trinity_dpm.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "radeon_asic.h"
  26. #include "trinityd.h"
  27. #include "r600_dpm.h"
  28. #include "trinity_dpm.h"
  29. #include <linux/seq_file.h>
  30. #define TRINITY_MAX_DEEPSLEEP_DIVIDER_ID 5
  31. #define TRINITY_MINIMUM_ENGINE_CLOCK 800
  32. #define SCLK_MIN_DIV_INTV_SHIFT 12
  33. #define TRINITY_DISPCLK_BYPASS_THRESHOLD 10000
  34. #ifndef TRINITY_MGCG_SEQUENCE
  35. #define TRINITY_MGCG_SEQUENCE 100
  36. static const u32 trinity_mgcg_shls_default[] =
  37. {
  38. /* Register, Value, Mask */
  39. 0x0000802c, 0xc0000000, 0xffffffff,
  40. 0x00003fc4, 0xc0000000, 0xffffffff,
  41. 0x00005448, 0x00000100, 0xffffffff,
  42. 0x000055e4, 0x00000100, 0xffffffff,
  43. 0x0000160c, 0x00000100, 0xffffffff,
  44. 0x00008984, 0x06000100, 0xffffffff,
  45. 0x0000c164, 0x00000100, 0xffffffff,
  46. 0x00008a18, 0x00000100, 0xffffffff,
  47. 0x0000897c, 0x06000100, 0xffffffff,
  48. 0x00008b28, 0x00000100, 0xffffffff,
  49. 0x00009144, 0x00800200, 0xffffffff,
  50. 0x00009a60, 0x00000100, 0xffffffff,
  51. 0x00009868, 0x00000100, 0xffffffff,
  52. 0x00008d58, 0x00000100, 0xffffffff,
  53. 0x00009510, 0x00000100, 0xffffffff,
  54. 0x0000949c, 0x00000100, 0xffffffff,
  55. 0x00009654, 0x00000100, 0xffffffff,
  56. 0x00009030, 0x00000100, 0xffffffff,
  57. 0x00009034, 0x00000100, 0xffffffff,
  58. 0x00009038, 0x00000100, 0xffffffff,
  59. 0x0000903c, 0x00000100, 0xffffffff,
  60. 0x00009040, 0x00000100, 0xffffffff,
  61. 0x0000a200, 0x00000100, 0xffffffff,
  62. 0x0000a204, 0x00000100, 0xffffffff,
  63. 0x0000a208, 0x00000100, 0xffffffff,
  64. 0x0000a20c, 0x00000100, 0xffffffff,
  65. 0x00009744, 0x00000100, 0xffffffff,
  66. 0x00003f80, 0x00000100, 0xffffffff,
  67. 0x0000a210, 0x00000100, 0xffffffff,
  68. 0x0000a214, 0x00000100, 0xffffffff,
  69. 0x000004d8, 0x00000100, 0xffffffff,
  70. 0x00009664, 0x00000100, 0xffffffff,
  71. 0x00009698, 0x00000100, 0xffffffff,
  72. 0x000004d4, 0x00000200, 0xffffffff,
  73. 0x000004d0, 0x00000000, 0xffffffff,
  74. 0x000030cc, 0x00000104, 0xffffffff,
  75. 0x0000d0c0, 0x00000100, 0xffffffff,
  76. 0x0000d8c0, 0x00000100, 0xffffffff,
  77. 0x0000951c, 0x00010000, 0xffffffff,
  78. 0x00009160, 0x00030002, 0xffffffff,
  79. 0x00009164, 0x00050004, 0xffffffff,
  80. 0x00009168, 0x00070006, 0xffffffff,
  81. 0x00009178, 0x00070000, 0xffffffff,
  82. 0x0000917c, 0x00030002, 0xffffffff,
  83. 0x00009180, 0x00050004, 0xffffffff,
  84. 0x0000918c, 0x00010006, 0xffffffff,
  85. 0x00009190, 0x00090008, 0xffffffff,
  86. 0x00009194, 0x00070000, 0xffffffff,
  87. 0x00009198, 0x00030002, 0xffffffff,
  88. 0x0000919c, 0x00050004, 0xffffffff,
  89. 0x000091a8, 0x00010006, 0xffffffff,
  90. 0x000091ac, 0x00090008, 0xffffffff,
  91. 0x000091b0, 0x00070000, 0xffffffff,
  92. 0x000091b4, 0x00030002, 0xffffffff,
  93. 0x000091b8, 0x00050004, 0xffffffff,
  94. 0x000091c4, 0x00010006, 0xffffffff,
  95. 0x000091c8, 0x00090008, 0xffffffff,
  96. 0x000091cc, 0x00070000, 0xffffffff,
  97. 0x000091d0, 0x00030002, 0xffffffff,
  98. 0x000091d4, 0x00050004, 0xffffffff,
  99. 0x000091e0, 0x00010006, 0xffffffff,
  100. 0x000091e4, 0x00090008, 0xffffffff,
  101. 0x000091e8, 0x00000000, 0xffffffff,
  102. 0x000091ec, 0x00070000, 0xffffffff,
  103. 0x000091f0, 0x00030002, 0xffffffff,
  104. 0x000091f4, 0x00050004, 0xffffffff,
  105. 0x00009200, 0x00010006, 0xffffffff,
  106. 0x00009204, 0x00090008, 0xffffffff,
  107. 0x00009208, 0x00070000, 0xffffffff,
  108. 0x0000920c, 0x00030002, 0xffffffff,
  109. 0x00009210, 0x00050004, 0xffffffff,
  110. 0x0000921c, 0x00010006, 0xffffffff,
  111. 0x00009220, 0x00090008, 0xffffffff,
  112. 0x00009294, 0x00000000, 0xffffffff
  113. };
  114. static const u32 trinity_mgcg_shls_enable[] =
  115. {
  116. /* Register, Value, Mask */
  117. 0x0000802c, 0xc0000000, 0xffffffff,
  118. 0x000008f8, 0x00000000, 0xffffffff,
  119. 0x000008fc, 0x00000000, 0x000133FF,
  120. 0x000008f8, 0x00000001, 0xffffffff,
  121. 0x000008fc, 0x00000000, 0xE00B03FC,
  122. 0x00009150, 0x96944200, 0xffffffff
  123. };
  124. static const u32 trinity_mgcg_shls_disable[] =
  125. {
  126. /* Register, Value, Mask */
  127. 0x0000802c, 0xc0000000, 0xffffffff,
  128. 0x00009150, 0x00600000, 0xffffffff,
  129. 0x000008f8, 0x00000000, 0xffffffff,
  130. 0x000008fc, 0xffffffff, 0x000133FF,
  131. 0x000008f8, 0x00000001, 0xffffffff,
  132. 0x000008fc, 0xffffffff, 0xE00B03FC
  133. };
  134. #endif
  135. #ifndef TRINITY_SYSLS_SEQUENCE
  136. #define TRINITY_SYSLS_SEQUENCE 100
  137. static const u32 trinity_sysls_default[] =
  138. {
  139. /* Register, Value, Mask */
  140. 0x000055e8, 0x00000000, 0xffffffff,
  141. 0x0000d0bc, 0x00000000, 0xffffffff,
  142. 0x0000d8bc, 0x00000000, 0xffffffff,
  143. 0x000015c0, 0x000c1401, 0xffffffff,
  144. 0x0000264c, 0x000c0400, 0xffffffff,
  145. 0x00002648, 0x000c0400, 0xffffffff,
  146. 0x00002650, 0x000c0400, 0xffffffff,
  147. 0x000020b8, 0x000c0400, 0xffffffff,
  148. 0x000020bc, 0x000c0400, 0xffffffff,
  149. 0x000020c0, 0x000c0c80, 0xffffffff,
  150. 0x0000f4a0, 0x000000c0, 0xffffffff,
  151. 0x0000f4a4, 0x00680fff, 0xffffffff,
  152. 0x00002f50, 0x00000404, 0xffffffff,
  153. 0x000004c8, 0x00000001, 0xffffffff,
  154. 0x0000641c, 0x00000000, 0xffffffff,
  155. 0x00000c7c, 0x00000000, 0xffffffff,
  156. 0x00006dfc, 0x00000000, 0xffffffff
  157. };
  158. static const u32 trinity_sysls_disable[] =
  159. {
  160. /* Register, Value, Mask */
  161. 0x0000d0c0, 0x00000000, 0xffffffff,
  162. 0x0000d8c0, 0x00000000, 0xffffffff,
  163. 0x000055e8, 0x00000000, 0xffffffff,
  164. 0x0000d0bc, 0x00000000, 0xffffffff,
  165. 0x0000d8bc, 0x00000000, 0xffffffff,
  166. 0x000015c0, 0x00041401, 0xffffffff,
  167. 0x0000264c, 0x00040400, 0xffffffff,
  168. 0x00002648, 0x00040400, 0xffffffff,
  169. 0x00002650, 0x00040400, 0xffffffff,
  170. 0x000020b8, 0x00040400, 0xffffffff,
  171. 0x000020bc, 0x00040400, 0xffffffff,
  172. 0x000020c0, 0x00040c80, 0xffffffff,
  173. 0x0000f4a0, 0x000000c0, 0xffffffff,
  174. 0x0000f4a4, 0x00680000, 0xffffffff,
  175. 0x00002f50, 0x00000404, 0xffffffff,
  176. 0x000004c8, 0x00000001, 0xffffffff,
  177. 0x0000641c, 0x00007ffd, 0xffffffff,
  178. 0x00000c7c, 0x0000ff00, 0xffffffff,
  179. 0x00006dfc, 0x0000007f, 0xffffffff
  180. };
  181. static const u32 trinity_sysls_enable[] =
  182. {
  183. /* Register, Value, Mask */
  184. 0x000055e8, 0x00000001, 0xffffffff,
  185. 0x0000d0bc, 0x00000100, 0xffffffff,
  186. 0x0000d8bc, 0x00000100, 0xffffffff,
  187. 0x000015c0, 0x000c1401, 0xffffffff,
  188. 0x0000264c, 0x000c0400, 0xffffffff,
  189. 0x00002648, 0x000c0400, 0xffffffff,
  190. 0x00002650, 0x000c0400, 0xffffffff,
  191. 0x000020b8, 0x000c0400, 0xffffffff,
  192. 0x000020bc, 0x000c0400, 0xffffffff,
  193. 0x000020c0, 0x000c0c80, 0xffffffff,
  194. 0x0000f4a0, 0x000000c0, 0xffffffff,
  195. 0x0000f4a4, 0x00680fff, 0xffffffff,
  196. 0x00002f50, 0x00000903, 0xffffffff,
  197. 0x000004c8, 0x00000000, 0xffffffff,
  198. 0x0000641c, 0x00000000, 0xffffffff,
  199. 0x00000c7c, 0x00000000, 0xffffffff,
  200. 0x00006dfc, 0x00000000, 0xffffffff
  201. };
  202. #endif
  203. static const u32 trinity_override_mgpg_sequences[] =
  204. {
  205. /* Register, Value */
  206. 0x00000200, 0xE030032C,
  207. 0x00000204, 0x00000FFF,
  208. 0x00000200, 0xE0300058,
  209. 0x00000204, 0x00030301,
  210. 0x00000200, 0xE0300054,
  211. 0x00000204, 0x500010FF,
  212. 0x00000200, 0xE0300074,
  213. 0x00000204, 0x00030301,
  214. 0x00000200, 0xE0300070,
  215. 0x00000204, 0x500010FF,
  216. 0x00000200, 0xE0300090,
  217. 0x00000204, 0x00030301,
  218. 0x00000200, 0xE030008C,
  219. 0x00000204, 0x500010FF,
  220. 0x00000200, 0xE03000AC,
  221. 0x00000204, 0x00030301,
  222. 0x00000200, 0xE03000A8,
  223. 0x00000204, 0x500010FF,
  224. 0x00000200, 0xE03000C8,
  225. 0x00000204, 0x00030301,
  226. 0x00000200, 0xE03000C4,
  227. 0x00000204, 0x500010FF,
  228. 0x00000200, 0xE03000E4,
  229. 0x00000204, 0x00030301,
  230. 0x00000200, 0xE03000E0,
  231. 0x00000204, 0x500010FF,
  232. 0x00000200, 0xE0300100,
  233. 0x00000204, 0x00030301,
  234. 0x00000200, 0xE03000FC,
  235. 0x00000204, 0x500010FF,
  236. 0x00000200, 0xE0300058,
  237. 0x00000204, 0x00030303,
  238. 0x00000200, 0xE0300054,
  239. 0x00000204, 0x600010FF,
  240. 0x00000200, 0xE0300074,
  241. 0x00000204, 0x00030303,
  242. 0x00000200, 0xE0300070,
  243. 0x00000204, 0x600010FF,
  244. 0x00000200, 0xE0300090,
  245. 0x00000204, 0x00030303,
  246. 0x00000200, 0xE030008C,
  247. 0x00000204, 0x600010FF,
  248. 0x00000200, 0xE03000AC,
  249. 0x00000204, 0x00030303,
  250. 0x00000200, 0xE03000A8,
  251. 0x00000204, 0x600010FF,
  252. 0x00000200, 0xE03000C8,
  253. 0x00000204, 0x00030303,
  254. 0x00000200, 0xE03000C4,
  255. 0x00000204, 0x600010FF,
  256. 0x00000200, 0xE03000E4,
  257. 0x00000204, 0x00030303,
  258. 0x00000200, 0xE03000E0,
  259. 0x00000204, 0x600010FF,
  260. 0x00000200, 0xE0300100,
  261. 0x00000204, 0x00030303,
  262. 0x00000200, 0xE03000FC,
  263. 0x00000204, 0x600010FF,
  264. 0x00000200, 0xE0300058,
  265. 0x00000204, 0x00030303,
  266. 0x00000200, 0xE0300054,
  267. 0x00000204, 0x700010FF,
  268. 0x00000200, 0xE0300074,
  269. 0x00000204, 0x00030303,
  270. 0x00000200, 0xE0300070,
  271. 0x00000204, 0x700010FF,
  272. 0x00000200, 0xE0300090,
  273. 0x00000204, 0x00030303,
  274. 0x00000200, 0xE030008C,
  275. 0x00000204, 0x700010FF,
  276. 0x00000200, 0xE03000AC,
  277. 0x00000204, 0x00030303,
  278. 0x00000200, 0xE03000A8,
  279. 0x00000204, 0x700010FF,
  280. 0x00000200, 0xE03000C8,
  281. 0x00000204, 0x00030303,
  282. 0x00000200, 0xE03000C4,
  283. 0x00000204, 0x700010FF,
  284. 0x00000200, 0xE03000E4,
  285. 0x00000204, 0x00030303,
  286. 0x00000200, 0xE03000E0,
  287. 0x00000204, 0x700010FF,
  288. 0x00000200, 0xE0300100,
  289. 0x00000204, 0x00030303,
  290. 0x00000200, 0xE03000FC,
  291. 0x00000204, 0x700010FF,
  292. 0x00000200, 0xE0300058,
  293. 0x00000204, 0x00010303,
  294. 0x00000200, 0xE0300054,
  295. 0x00000204, 0x800010FF,
  296. 0x00000200, 0xE0300074,
  297. 0x00000204, 0x00010303,
  298. 0x00000200, 0xE0300070,
  299. 0x00000204, 0x800010FF,
  300. 0x00000200, 0xE0300090,
  301. 0x00000204, 0x00010303,
  302. 0x00000200, 0xE030008C,
  303. 0x00000204, 0x800010FF,
  304. 0x00000200, 0xE03000AC,
  305. 0x00000204, 0x00010303,
  306. 0x00000200, 0xE03000A8,
  307. 0x00000204, 0x800010FF,
  308. 0x00000200, 0xE03000C4,
  309. 0x00000204, 0x800010FF,
  310. 0x00000200, 0xE03000C8,
  311. 0x00000204, 0x00010303,
  312. 0x00000200, 0xE03000E4,
  313. 0x00000204, 0x00010303,
  314. 0x00000200, 0xE03000E0,
  315. 0x00000204, 0x800010FF,
  316. 0x00000200, 0xE0300100,
  317. 0x00000204, 0x00010303,
  318. 0x00000200, 0xE03000FC,
  319. 0x00000204, 0x800010FF,
  320. 0x00000200, 0x0001f198,
  321. 0x00000204, 0x0003ffff,
  322. 0x00000200, 0x0001f19C,
  323. 0x00000204, 0x3fffffff,
  324. 0x00000200, 0xE030032C,
  325. 0x00000204, 0x00000000,
  326. };
  327. static void trinity_program_clk_gating_hw_sequence(struct radeon_device *rdev,
  328. const u32 *seq, u32 count);
  329. static void trinity_override_dynamic_mg_powergating(struct radeon_device *rdev);
  330. static void trinity_apply_state_adjust_rules(struct radeon_device *rdev,
  331. struct radeon_ps *new_rps,
  332. struct radeon_ps *old_rps);
  333. static struct trinity_ps *trinity_get_ps(struct radeon_ps *rps)
  334. {
  335. struct trinity_ps *ps = rps->ps_priv;
  336. return ps;
  337. }
  338. static struct trinity_power_info *trinity_get_pi(struct radeon_device *rdev)
  339. {
  340. struct trinity_power_info *pi = rdev->pm.dpm.priv;
  341. return pi;
  342. }
  343. static void trinity_gfx_powergating_initialize(struct radeon_device *rdev)
  344. {
  345. struct trinity_power_info *pi = trinity_get_pi(rdev);
  346. u32 p, u;
  347. u32 value;
  348. struct atom_clock_dividers dividers;
  349. u32 xclk = radeon_get_xclk(rdev);
  350. u32 sssd = 1;
  351. int ret;
  352. u32 hw_rev = (RREG32(HW_REV) & ATI_REV_ID_MASK) >> ATI_REV_ID_SHIFT;
  353. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  354. 25000, false, &dividers);
  355. if (ret)
  356. return;
  357. value = RREG32_SMC(GFX_POWER_GATING_CNTL);
  358. value &= ~(SSSD_MASK | PDS_DIV_MASK);
  359. if (sssd)
  360. value |= SSSD(1);
  361. value |= PDS_DIV(dividers.post_div);
  362. WREG32_SMC(GFX_POWER_GATING_CNTL, value);
  363. r600_calculate_u_and_p(500, xclk, 16, &p, &u);
  364. WREG32(CG_PG_CTRL, SP(p) | SU(u));
  365. WREG32_P(CG_GIPOTS, CG_GIPOT(p), ~CG_GIPOT_MASK);
  366. /* XXX double check hw_rev */
  367. if (pi->override_dynamic_mgpg && (hw_rev == 0))
  368. trinity_override_dynamic_mg_powergating(rdev);
  369. }
  370. #define CGCG_CGTT_LOCAL0_MASK 0xFFFF33FF
  371. #define CGCG_CGTT_LOCAL1_MASK 0xFFFB0FFE
  372. #define CGTS_SM_CTRL_REG_DISABLE 0x00600000
  373. #define CGTS_SM_CTRL_REG_ENABLE 0x96944200
  374. static void trinity_mg_clockgating_enable(struct radeon_device *rdev,
  375. bool enable)
  376. {
  377. u32 local0;
  378. u32 local1;
  379. if (enable) {
  380. local0 = RREG32_CG(CG_CGTT_LOCAL_0);
  381. local1 = RREG32_CG(CG_CGTT_LOCAL_1);
  382. WREG32_CG(CG_CGTT_LOCAL_0,
  383. (0x00380000 & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
  384. WREG32_CG(CG_CGTT_LOCAL_1,
  385. (0x0E000000 & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
  386. WREG32(CGTS_SM_CTRL_REG, CGTS_SM_CTRL_REG_ENABLE);
  387. } else {
  388. WREG32(CGTS_SM_CTRL_REG, CGTS_SM_CTRL_REG_DISABLE);
  389. local0 = RREG32_CG(CG_CGTT_LOCAL_0);
  390. local1 = RREG32_CG(CG_CGTT_LOCAL_1);
  391. WREG32_CG(CG_CGTT_LOCAL_0,
  392. CGCG_CGTT_LOCAL0_MASK | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
  393. WREG32_CG(CG_CGTT_LOCAL_1,
  394. CGCG_CGTT_LOCAL1_MASK | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
  395. }
  396. }
  397. static void trinity_mg_clockgating_initialize(struct radeon_device *rdev)
  398. {
  399. u32 count;
  400. const u32 *seq = NULL;
  401. seq = &trinity_mgcg_shls_default[0];
  402. count = sizeof(trinity_mgcg_shls_default) / (3 * sizeof(u32));
  403. trinity_program_clk_gating_hw_sequence(rdev, seq, count);
  404. }
  405. static void trinity_gfx_clockgating_enable(struct radeon_device *rdev,
  406. bool enable)
  407. {
  408. if (enable) {
  409. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  410. } else {
  411. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  412. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  413. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  414. RREG32(GB_ADDR_CONFIG);
  415. }
  416. }
  417. static void trinity_program_clk_gating_hw_sequence(struct radeon_device *rdev,
  418. const u32 *seq, u32 count)
  419. {
  420. u32 i, length = count * 3;
  421. for (i = 0; i < length; i += 3)
  422. WREG32_P(seq[i], seq[i+1], ~seq[i+2]);
  423. }
  424. static void trinity_program_override_mgpg_sequences(struct radeon_device *rdev,
  425. const u32 *seq, u32 count)
  426. {
  427. u32 i, length = count * 2;
  428. for (i = 0; i < length; i += 2)
  429. WREG32(seq[i], seq[i+1]);
  430. }
  431. static void trinity_override_dynamic_mg_powergating(struct radeon_device *rdev)
  432. {
  433. u32 count;
  434. const u32 *seq = NULL;
  435. seq = &trinity_override_mgpg_sequences[0];
  436. count = sizeof(trinity_override_mgpg_sequences) / (2 * sizeof(u32));
  437. trinity_program_override_mgpg_sequences(rdev, seq, count);
  438. }
  439. static void trinity_ls_clockgating_enable(struct radeon_device *rdev,
  440. bool enable)
  441. {
  442. u32 count;
  443. const u32 *seq = NULL;
  444. if (enable) {
  445. seq = &trinity_sysls_enable[0];
  446. count = sizeof(trinity_sysls_enable) / (3 * sizeof(u32));
  447. } else {
  448. seq = &trinity_sysls_disable[0];
  449. count = sizeof(trinity_sysls_disable) / (3 * sizeof(u32));
  450. }
  451. trinity_program_clk_gating_hw_sequence(rdev, seq, count);
  452. }
  453. static void trinity_gfx_powergating_enable(struct radeon_device *rdev,
  454. bool enable)
  455. {
  456. if (enable) {
  457. if (RREG32_SMC(CC_SMU_TST_EFUSE1_MISC) & RB_BACKEND_DISABLE_MASK)
  458. WREG32_SMC(SMU_SCRATCH_A, (RREG32_SMC(SMU_SCRATCH_A) | 0x01));
  459. WREG32_P(SCLK_PWRMGT_CNTL, DYN_PWR_DOWN_EN, ~DYN_PWR_DOWN_EN);
  460. } else {
  461. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_PWR_DOWN_EN);
  462. RREG32(GB_ADDR_CONFIG);
  463. }
  464. }
  465. static void trinity_gfx_dynamic_mgpg_enable(struct radeon_device *rdev,
  466. bool enable)
  467. {
  468. u32 value;
  469. if (enable) {
  470. value = RREG32_SMC(PM_I_CNTL_1);
  471. value &= ~DS_PG_CNTL_MASK;
  472. value |= DS_PG_CNTL(1);
  473. WREG32_SMC(PM_I_CNTL_1, value);
  474. value = RREG32_SMC(SMU_S_PG_CNTL);
  475. value &= ~DS_PG_EN_MASK;
  476. value |= DS_PG_EN(1);
  477. WREG32_SMC(SMU_S_PG_CNTL, value);
  478. } else {
  479. value = RREG32_SMC(SMU_S_PG_CNTL);
  480. value &= ~DS_PG_EN_MASK;
  481. WREG32_SMC(SMU_S_PG_CNTL, value);
  482. value = RREG32_SMC(PM_I_CNTL_1);
  483. value &= ~DS_PG_CNTL_MASK;
  484. WREG32_SMC(PM_I_CNTL_1, value);
  485. }
  486. trinity_gfx_dynamic_mgpg_config(rdev);
  487. }
  488. static void trinity_enable_clock_power_gating(struct radeon_device *rdev)
  489. {
  490. struct trinity_power_info *pi = trinity_get_pi(rdev);
  491. if (pi->enable_gfx_clock_gating)
  492. sumo_gfx_clockgating_initialize(rdev);
  493. if (pi->enable_mg_clock_gating)
  494. trinity_mg_clockgating_initialize(rdev);
  495. if (pi->enable_gfx_power_gating)
  496. trinity_gfx_powergating_initialize(rdev);
  497. if (pi->enable_mg_clock_gating) {
  498. trinity_ls_clockgating_enable(rdev, true);
  499. trinity_mg_clockgating_enable(rdev, true);
  500. }
  501. if (pi->enable_gfx_clock_gating)
  502. trinity_gfx_clockgating_enable(rdev, true);
  503. if (pi->enable_gfx_dynamic_mgpg)
  504. trinity_gfx_dynamic_mgpg_enable(rdev, true);
  505. if (pi->enable_gfx_power_gating)
  506. trinity_gfx_powergating_enable(rdev, true);
  507. }
  508. static void trinity_disable_clock_power_gating(struct radeon_device *rdev)
  509. {
  510. struct trinity_power_info *pi = trinity_get_pi(rdev);
  511. if (pi->enable_gfx_power_gating)
  512. trinity_gfx_powergating_enable(rdev, false);
  513. if (pi->enable_gfx_dynamic_mgpg)
  514. trinity_gfx_dynamic_mgpg_enable(rdev, false);
  515. if (pi->enable_gfx_clock_gating)
  516. trinity_gfx_clockgating_enable(rdev, false);
  517. if (pi->enable_mg_clock_gating) {
  518. trinity_mg_clockgating_enable(rdev, false);
  519. trinity_ls_clockgating_enable(rdev, false);
  520. }
  521. }
  522. static void trinity_set_divider_value(struct radeon_device *rdev,
  523. u32 index, u32 sclk)
  524. {
  525. struct atom_clock_dividers dividers;
  526. int ret;
  527. u32 value;
  528. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  529. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  530. sclk, false, &dividers);
  531. if (ret)
  532. return;
  533. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
  534. value &= ~CLK_DIVIDER_MASK;
  535. value |= CLK_DIVIDER(dividers.post_div);
  536. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
  537. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  538. sclk/2, false, &dividers);
  539. if (ret)
  540. return;
  541. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_PG_CNTL + ix);
  542. value &= ~PD_SCLK_DIVIDER_MASK;
  543. value |= PD_SCLK_DIVIDER(dividers.post_div);
  544. WREG32_SMC(SMU_SCLK_DPM_STATE_0_PG_CNTL + ix, value);
  545. }
  546. static void trinity_set_ds_dividers(struct radeon_device *rdev,
  547. u32 index, u32 divider)
  548. {
  549. u32 value;
  550. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  551. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
  552. value &= ~DS_DIV_MASK;
  553. value |= DS_DIV(divider);
  554. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
  555. }
  556. static void trinity_set_ss_dividers(struct radeon_device *rdev,
  557. u32 index, u32 divider)
  558. {
  559. u32 value;
  560. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  561. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
  562. value &= ~DS_SH_DIV_MASK;
  563. value |= DS_SH_DIV(divider);
  564. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
  565. }
  566. static void trinity_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
  567. {
  568. struct trinity_power_info *pi = trinity_get_pi(rdev);
  569. u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, &pi->sys_info.vid_mapping_table, vid);
  570. u32 value;
  571. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  572. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
  573. value &= ~VID_MASK;
  574. value |= VID(vid_7bit);
  575. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
  576. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
  577. value &= ~LVRT_MASK;
  578. value |= LVRT(0);
  579. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
  580. }
  581. static void trinity_set_allos_gnb_slow(struct radeon_device *rdev,
  582. u32 index, u32 gnb_slow)
  583. {
  584. u32 value;
  585. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  586. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix);
  587. value &= ~GNB_SLOW_MASK;
  588. value |= GNB_SLOW(gnb_slow);
  589. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix, value);
  590. }
  591. static void trinity_set_force_nbp_state(struct radeon_device *rdev,
  592. u32 index, u32 force_nbp_state)
  593. {
  594. u32 value;
  595. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  596. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix);
  597. value &= ~FORCE_NBPS1_MASK;
  598. value |= FORCE_NBPS1(force_nbp_state);
  599. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix, value);
  600. }
  601. static void trinity_set_display_wm(struct radeon_device *rdev,
  602. u32 index, u32 wm)
  603. {
  604. u32 value;
  605. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  606. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
  607. value &= ~DISPLAY_WM_MASK;
  608. value |= DISPLAY_WM(wm);
  609. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
  610. }
  611. static void trinity_set_vce_wm(struct radeon_device *rdev,
  612. u32 index, u32 wm)
  613. {
  614. u32 value;
  615. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  616. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
  617. value &= ~VCE_WM_MASK;
  618. value |= VCE_WM(wm);
  619. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
  620. }
  621. static void trinity_set_at(struct radeon_device *rdev,
  622. u32 index, u32 at)
  623. {
  624. u32 value;
  625. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  626. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_AT + ix);
  627. value &= ~AT_MASK;
  628. value |= AT(at);
  629. WREG32_SMC(SMU_SCLK_DPM_STATE_0_AT + ix, value);
  630. }
  631. static void trinity_program_power_level(struct radeon_device *rdev,
  632. struct trinity_pl *pl, u32 index)
  633. {
  634. struct trinity_power_info *pi = trinity_get_pi(rdev);
  635. if (index >= SUMO_MAX_HARDWARE_POWERLEVELS)
  636. return;
  637. trinity_set_divider_value(rdev, index, pl->sclk);
  638. trinity_set_vid(rdev, index, pl->vddc_index);
  639. trinity_set_ss_dividers(rdev, index, pl->ss_divider_index);
  640. trinity_set_ds_dividers(rdev, index, pl->ds_divider_index);
  641. trinity_set_allos_gnb_slow(rdev, index, pl->allow_gnb_slow);
  642. trinity_set_force_nbp_state(rdev, index, pl->force_nbp_state);
  643. trinity_set_display_wm(rdev, index, pl->display_wm);
  644. trinity_set_vce_wm(rdev, index, pl->vce_wm);
  645. trinity_set_at(rdev, index, pi->at[index]);
  646. }
  647. static void trinity_power_level_enable_disable(struct radeon_device *rdev,
  648. u32 index, bool enable)
  649. {
  650. u32 value;
  651. u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
  652. value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
  653. value &= ~STATE_VALID_MASK;
  654. if (enable)
  655. value |= STATE_VALID(1);
  656. WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
  657. }
  658. static bool trinity_dpm_enabled(struct radeon_device *rdev)
  659. {
  660. if (RREG32_SMC(SMU_SCLK_DPM_CNTL) & SCLK_DPM_EN(1))
  661. return true;
  662. else
  663. return false;
  664. }
  665. static void trinity_start_dpm(struct radeon_device *rdev)
  666. {
  667. u32 value = RREG32_SMC(SMU_SCLK_DPM_CNTL);
  668. value &= ~(SCLK_DPM_EN_MASK | SCLK_DPM_BOOT_STATE_MASK | VOLTAGE_CHG_EN_MASK);
  669. value |= SCLK_DPM_EN(1) | SCLK_DPM_BOOT_STATE(0) | VOLTAGE_CHG_EN(1);
  670. WREG32_SMC(SMU_SCLK_DPM_CNTL, value);
  671. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  672. WREG32_P(CG_CG_VOLTAGE_CNTL, 0, ~EN);
  673. trinity_dpm_config(rdev, true);
  674. }
  675. static void trinity_wait_for_dpm_enabled(struct radeon_device *rdev)
  676. {
  677. int i;
  678. for (i = 0; i < rdev->usec_timeout; i++) {
  679. if (RREG32(SCLK_PWRMGT_CNTL) & DYNAMIC_PM_EN)
  680. break;
  681. udelay(1);
  682. }
  683. for (i = 0; i < rdev->usec_timeout; i++) {
  684. if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_STATE_MASK) == 0)
  685. break;
  686. udelay(1);
  687. }
  688. for (i = 0; i < rdev->usec_timeout; i++) {
  689. if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_MASK) == 0)
  690. break;
  691. udelay(1);
  692. }
  693. }
  694. static void trinity_stop_dpm(struct radeon_device *rdev)
  695. {
  696. u32 sclk_dpm_cntl;
  697. WREG32_P(CG_CG_VOLTAGE_CNTL, EN, ~EN);
  698. sclk_dpm_cntl = RREG32_SMC(SMU_SCLK_DPM_CNTL);
  699. sclk_dpm_cntl &= ~(SCLK_DPM_EN_MASK | VOLTAGE_CHG_EN_MASK);
  700. WREG32_SMC(SMU_SCLK_DPM_CNTL, sclk_dpm_cntl);
  701. trinity_dpm_config(rdev, false);
  702. }
  703. static void trinity_start_am(struct radeon_device *rdev)
  704. {
  705. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~(RESET_SCLK_CNT | RESET_BUSY_CNT));
  706. }
  707. static void trinity_reset_am(struct radeon_device *rdev)
  708. {
  709. WREG32_P(SCLK_PWRMGT_CNTL, RESET_SCLK_CNT | RESET_BUSY_CNT,
  710. ~(RESET_SCLK_CNT | RESET_BUSY_CNT));
  711. }
  712. static void trinity_wait_for_level_0(struct radeon_device *rdev)
  713. {
  714. int i;
  715. for (i = 0; i < rdev->usec_timeout; i++) {
  716. if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_MASK) == 0)
  717. break;
  718. udelay(1);
  719. }
  720. }
  721. static void trinity_enable_power_level_0(struct radeon_device *rdev)
  722. {
  723. trinity_power_level_enable_disable(rdev, 0, true);
  724. }
  725. static void trinity_force_level_0(struct radeon_device *rdev)
  726. {
  727. trinity_dpm_force_state(rdev, 0);
  728. }
  729. static void trinity_unforce_levels(struct radeon_device *rdev)
  730. {
  731. trinity_dpm_no_forced_level(rdev);
  732. }
  733. static void trinity_program_power_levels_0_to_n(struct radeon_device *rdev,
  734. struct radeon_ps *new_rps,
  735. struct radeon_ps *old_rps)
  736. {
  737. struct trinity_ps *new_ps = trinity_get_ps(new_rps);
  738. struct trinity_ps *old_ps = trinity_get_ps(old_rps);
  739. u32 i;
  740. u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels;
  741. for (i = 0; i < new_ps->num_levels; i++) {
  742. trinity_program_power_level(rdev, &new_ps->levels[i], i);
  743. trinity_power_level_enable_disable(rdev, i, true);
  744. }
  745. for (i = new_ps->num_levels; i < n_current_state_levels; i++)
  746. trinity_power_level_enable_disable(rdev, i, false);
  747. }
  748. static void trinity_program_bootup_state(struct radeon_device *rdev)
  749. {
  750. struct trinity_power_info *pi = trinity_get_pi(rdev);
  751. u32 i;
  752. trinity_program_power_level(rdev, &pi->boot_pl, 0);
  753. trinity_power_level_enable_disable(rdev, 0, true);
  754. for (i = 1; i < 8; i++)
  755. trinity_power_level_enable_disable(rdev, i, false);
  756. }
  757. static void trinity_setup_uvd_clock_table(struct radeon_device *rdev,
  758. struct radeon_ps *rps)
  759. {
  760. struct trinity_ps *ps = trinity_get_ps(rps);
  761. u32 uvdstates = (ps->vclk_low_divider |
  762. ps->vclk_high_divider << 8 |
  763. ps->dclk_low_divider << 16 |
  764. ps->dclk_high_divider << 24);
  765. WREG32_SMC(SMU_UVD_DPM_STATES, uvdstates);
  766. }
  767. static void trinity_setup_uvd_dpm_interval(struct radeon_device *rdev,
  768. u32 interval)
  769. {
  770. u32 p, u;
  771. u32 tp = RREG32_SMC(PM_TP);
  772. u32 val;
  773. u32 xclk = radeon_get_xclk(rdev);
  774. r600_calculate_u_and_p(interval, xclk, 16, &p, &u);
  775. val = (p + tp - 1) / tp;
  776. WREG32_SMC(SMU_UVD_DPM_CNTL, val);
  777. }
  778. static bool trinity_uvd_clocks_zero(struct radeon_ps *rps)
  779. {
  780. if ((rps->vclk == 0) && (rps->dclk == 0))
  781. return true;
  782. else
  783. return false;
  784. }
  785. static bool trinity_uvd_clocks_equal(struct radeon_ps *rps1,
  786. struct radeon_ps *rps2)
  787. {
  788. struct trinity_ps *ps1 = trinity_get_ps(rps1);
  789. struct trinity_ps *ps2 = trinity_get_ps(rps2);
  790. if ((rps1->vclk == rps2->vclk) &&
  791. (rps1->dclk == rps2->dclk) &&
  792. (ps1->vclk_low_divider == ps2->vclk_low_divider) &&
  793. (ps1->vclk_high_divider == ps2->vclk_high_divider) &&
  794. (ps1->dclk_low_divider == ps2->dclk_low_divider) &&
  795. (ps1->dclk_high_divider == ps2->dclk_high_divider))
  796. return true;
  797. else
  798. return false;
  799. }
  800. static void trinity_setup_uvd_clocks(struct radeon_device *rdev,
  801. struct radeon_ps *new_rps,
  802. struct radeon_ps *old_rps)
  803. {
  804. struct trinity_power_info *pi = trinity_get_pi(rdev);
  805. if (pi->enable_gfx_power_gating) {
  806. trinity_gfx_powergating_enable(rdev, false);
  807. }
  808. if (pi->uvd_dpm) {
  809. if (trinity_uvd_clocks_zero(new_rps) &&
  810. !trinity_uvd_clocks_zero(old_rps)) {
  811. trinity_setup_uvd_dpm_interval(rdev, 0);
  812. } else if (!trinity_uvd_clocks_zero(new_rps)) {
  813. trinity_setup_uvd_clock_table(rdev, new_rps);
  814. if (trinity_uvd_clocks_zero(old_rps)) {
  815. u32 tmp = RREG32(CG_MISC_REG);
  816. tmp &= 0xfffffffd;
  817. WREG32(CG_MISC_REG, tmp);
  818. radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
  819. trinity_setup_uvd_dpm_interval(rdev, 3000);
  820. }
  821. }
  822. trinity_uvd_dpm_config(rdev);
  823. } else {
  824. if (trinity_uvd_clocks_zero(new_rps) ||
  825. trinity_uvd_clocks_equal(new_rps, old_rps))
  826. return;
  827. radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
  828. }
  829. if (pi->enable_gfx_power_gating) {
  830. trinity_gfx_powergating_enable(rdev, true);
  831. }
  832. }
  833. static void trinity_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  834. struct radeon_ps *new_rps,
  835. struct radeon_ps *old_rps)
  836. {
  837. struct trinity_ps *new_ps = trinity_get_ps(new_rps);
  838. struct trinity_ps *current_ps = trinity_get_ps(new_rps);
  839. if (new_ps->levels[new_ps->num_levels - 1].sclk >=
  840. current_ps->levels[current_ps->num_levels - 1].sclk)
  841. return;
  842. trinity_setup_uvd_clocks(rdev, new_rps, old_rps);
  843. }
  844. static void trinity_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  845. struct radeon_ps *new_rps,
  846. struct radeon_ps *old_rps)
  847. {
  848. struct trinity_ps *new_ps = trinity_get_ps(new_rps);
  849. struct trinity_ps *current_ps = trinity_get_ps(old_rps);
  850. if (new_ps->levels[new_ps->num_levels - 1].sclk <
  851. current_ps->levels[current_ps->num_levels - 1].sclk)
  852. return;
  853. trinity_setup_uvd_clocks(rdev, new_rps, old_rps);
  854. }
  855. static void trinity_program_ttt(struct radeon_device *rdev)
  856. {
  857. struct trinity_power_info *pi = trinity_get_pi(rdev);
  858. u32 value = RREG32_SMC(SMU_SCLK_DPM_TTT);
  859. value &= ~(HT_MASK | LT_MASK);
  860. value |= HT((pi->thermal_auto_throttling + 49) * 8);
  861. value |= LT((pi->thermal_auto_throttling + 49 - pi->sys_info.htc_hyst_lmt) * 8);
  862. WREG32_SMC(SMU_SCLK_DPM_TTT, value);
  863. }
  864. static void trinity_enable_att(struct radeon_device *rdev)
  865. {
  866. u32 value = RREG32_SMC(SMU_SCLK_DPM_TT_CNTL);
  867. value &= ~SCLK_TT_EN_MASK;
  868. value |= SCLK_TT_EN(1);
  869. WREG32_SMC(SMU_SCLK_DPM_TT_CNTL, value);
  870. }
  871. static void trinity_program_sclk_dpm(struct radeon_device *rdev)
  872. {
  873. u32 p, u;
  874. u32 tp = RREG32_SMC(PM_TP);
  875. u32 ni;
  876. u32 xclk = radeon_get_xclk(rdev);
  877. u32 value;
  878. r600_calculate_u_and_p(400, xclk, 16, &p, &u);
  879. ni = (p + tp - 1) / tp;
  880. value = RREG32_SMC(PM_I_CNTL_1);
  881. value &= ~SCLK_DPM_MASK;
  882. value |= SCLK_DPM(ni);
  883. WREG32_SMC(PM_I_CNTL_1, value);
  884. }
  885. static int trinity_set_thermal_temperature_range(struct radeon_device *rdev,
  886. int min_temp, int max_temp)
  887. {
  888. int low_temp = 0 * 1000;
  889. int high_temp = 255 * 1000;
  890. if (low_temp < min_temp)
  891. low_temp = min_temp;
  892. if (high_temp > max_temp)
  893. high_temp = max_temp;
  894. if (high_temp < low_temp) {
  895. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  896. return -EINVAL;
  897. }
  898. WREG32_P(CG_THERMAL_INT_CTRL, DIG_THERM_INTH(49 + (high_temp / 1000)), ~DIG_THERM_INTH_MASK);
  899. WREG32_P(CG_THERMAL_INT_CTRL, DIG_THERM_INTL(49 + (low_temp / 1000)), ~DIG_THERM_INTL_MASK);
  900. rdev->pm.dpm.thermal.min_temp = low_temp;
  901. rdev->pm.dpm.thermal.max_temp = high_temp;
  902. return 0;
  903. }
  904. static void trinity_update_current_ps(struct radeon_device *rdev,
  905. struct radeon_ps *rps)
  906. {
  907. struct trinity_ps *new_ps = trinity_get_ps(rps);
  908. struct trinity_power_info *pi = trinity_get_pi(rdev);
  909. pi->current_rps = *rps;
  910. pi->current_ps = *new_ps;
  911. pi->current_rps.ps_priv = &pi->current_ps;
  912. }
  913. static void trinity_update_requested_ps(struct radeon_device *rdev,
  914. struct radeon_ps *rps)
  915. {
  916. struct trinity_ps *new_ps = trinity_get_ps(rps);
  917. struct trinity_power_info *pi = trinity_get_pi(rdev);
  918. pi->requested_rps = *rps;
  919. pi->requested_ps = *new_ps;
  920. pi->requested_rps.ps_priv = &pi->requested_ps;
  921. }
  922. void trinity_dpm_enable_bapm(struct radeon_device *rdev, bool enable)
  923. {
  924. struct trinity_power_info *pi = trinity_get_pi(rdev);
  925. if (pi->enable_bapm) {
  926. trinity_acquire_mutex(rdev);
  927. trinity_dpm_bapm_enable(rdev, enable);
  928. trinity_release_mutex(rdev);
  929. }
  930. }
  931. int trinity_dpm_enable(struct radeon_device *rdev)
  932. {
  933. struct trinity_power_info *pi = trinity_get_pi(rdev);
  934. trinity_acquire_mutex(rdev);
  935. if (trinity_dpm_enabled(rdev)) {
  936. trinity_release_mutex(rdev);
  937. return -EINVAL;
  938. }
  939. trinity_program_bootup_state(rdev);
  940. sumo_program_vc(rdev, 0x00C00033);
  941. trinity_start_am(rdev);
  942. if (pi->enable_auto_thermal_throttling) {
  943. trinity_program_ttt(rdev);
  944. trinity_enable_att(rdev);
  945. }
  946. trinity_program_sclk_dpm(rdev);
  947. trinity_start_dpm(rdev);
  948. trinity_wait_for_dpm_enabled(rdev);
  949. trinity_dpm_bapm_enable(rdev, false);
  950. trinity_release_mutex(rdev);
  951. trinity_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  952. return 0;
  953. }
  954. int trinity_dpm_late_enable(struct radeon_device *rdev)
  955. {
  956. int ret;
  957. trinity_acquire_mutex(rdev);
  958. trinity_enable_clock_power_gating(rdev);
  959. if (rdev->irq.installed &&
  960. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  961. ret = trinity_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  962. if (ret) {
  963. trinity_release_mutex(rdev);
  964. return ret;
  965. }
  966. rdev->irq.dpm_thermal = true;
  967. radeon_irq_set(rdev);
  968. }
  969. trinity_release_mutex(rdev);
  970. return 0;
  971. }
  972. void trinity_dpm_disable(struct radeon_device *rdev)
  973. {
  974. trinity_acquire_mutex(rdev);
  975. if (!trinity_dpm_enabled(rdev)) {
  976. trinity_release_mutex(rdev);
  977. return;
  978. }
  979. trinity_dpm_bapm_enable(rdev, false);
  980. trinity_disable_clock_power_gating(rdev);
  981. sumo_clear_vc(rdev);
  982. trinity_wait_for_level_0(rdev);
  983. trinity_stop_dpm(rdev);
  984. trinity_reset_am(rdev);
  985. trinity_release_mutex(rdev);
  986. if (rdev->irq.installed &&
  987. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  988. rdev->irq.dpm_thermal = false;
  989. radeon_irq_set(rdev);
  990. }
  991. trinity_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  992. }
  993. static void trinity_get_min_sclk_divider(struct radeon_device *rdev)
  994. {
  995. struct trinity_power_info *pi = trinity_get_pi(rdev);
  996. pi->min_sclk_did =
  997. (RREG32_SMC(CC_SMU_MISC_FUSES) & MinSClkDid_MASK) >> MinSClkDid_SHIFT;
  998. }
  999. static void trinity_setup_nbp_sim(struct radeon_device *rdev,
  1000. struct radeon_ps *rps)
  1001. {
  1002. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1003. struct trinity_ps *new_ps = trinity_get_ps(rps);
  1004. u32 nbpsconfig;
  1005. if (pi->sys_info.nb_dpm_enable) {
  1006. nbpsconfig = RREG32_SMC(NB_PSTATE_CONFIG);
  1007. nbpsconfig &= ~(Dpm0PgNbPsLo_MASK | Dpm0PgNbPsHi_MASK | DpmXNbPsLo_MASK | DpmXNbPsHi_MASK);
  1008. nbpsconfig |= (Dpm0PgNbPsLo(new_ps->Dpm0PgNbPsLo) |
  1009. Dpm0PgNbPsHi(new_ps->Dpm0PgNbPsHi) |
  1010. DpmXNbPsLo(new_ps->DpmXNbPsLo) |
  1011. DpmXNbPsHi(new_ps->DpmXNbPsHi));
  1012. WREG32_SMC(NB_PSTATE_CONFIG, nbpsconfig);
  1013. }
  1014. }
  1015. int trinity_dpm_force_performance_level(struct radeon_device *rdev,
  1016. enum radeon_dpm_forced_level level)
  1017. {
  1018. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1019. struct radeon_ps *rps = &pi->current_rps;
  1020. struct trinity_ps *ps = trinity_get_ps(rps);
  1021. int i, ret;
  1022. if (ps->num_levels <= 1)
  1023. return 0;
  1024. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  1025. /* not supported by the hw */
  1026. return -EINVAL;
  1027. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  1028. ret = trinity_dpm_n_levels_disabled(rdev, ps->num_levels - 1);
  1029. if (ret)
  1030. return ret;
  1031. } else {
  1032. for (i = 0; i < ps->num_levels; i++) {
  1033. ret = trinity_dpm_n_levels_disabled(rdev, 0);
  1034. if (ret)
  1035. return ret;
  1036. }
  1037. }
  1038. rdev->pm.dpm.forced_level = level;
  1039. return 0;
  1040. }
  1041. int trinity_dpm_pre_set_power_state(struct radeon_device *rdev)
  1042. {
  1043. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1044. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  1045. struct radeon_ps *new_ps = &requested_ps;
  1046. trinity_update_requested_ps(rdev, new_ps);
  1047. trinity_apply_state_adjust_rules(rdev,
  1048. &pi->requested_rps,
  1049. &pi->current_rps);
  1050. return 0;
  1051. }
  1052. int trinity_dpm_set_power_state(struct radeon_device *rdev)
  1053. {
  1054. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1055. struct radeon_ps *new_ps = &pi->requested_rps;
  1056. struct radeon_ps *old_ps = &pi->current_rps;
  1057. trinity_acquire_mutex(rdev);
  1058. if (pi->enable_dpm) {
  1059. if (pi->enable_bapm)
  1060. trinity_dpm_bapm_enable(rdev, rdev->pm.dpm.ac_power);
  1061. trinity_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1062. trinity_enable_power_level_0(rdev);
  1063. trinity_force_level_0(rdev);
  1064. trinity_wait_for_level_0(rdev);
  1065. trinity_setup_nbp_sim(rdev, new_ps);
  1066. trinity_program_power_levels_0_to_n(rdev, new_ps, old_ps);
  1067. trinity_force_level_0(rdev);
  1068. trinity_unforce_levels(rdev);
  1069. trinity_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1070. }
  1071. trinity_release_mutex(rdev);
  1072. return 0;
  1073. }
  1074. void trinity_dpm_post_set_power_state(struct radeon_device *rdev)
  1075. {
  1076. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1077. struct radeon_ps *new_ps = &pi->requested_rps;
  1078. trinity_update_current_ps(rdev, new_ps);
  1079. }
  1080. void trinity_dpm_setup_asic(struct radeon_device *rdev)
  1081. {
  1082. trinity_acquire_mutex(rdev);
  1083. sumo_program_sstp(rdev);
  1084. sumo_take_smu_control(rdev, true);
  1085. trinity_get_min_sclk_divider(rdev);
  1086. trinity_release_mutex(rdev);
  1087. }
  1088. void trinity_dpm_reset_asic(struct radeon_device *rdev)
  1089. {
  1090. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1091. trinity_acquire_mutex(rdev);
  1092. if (pi->enable_dpm) {
  1093. trinity_enable_power_level_0(rdev);
  1094. trinity_force_level_0(rdev);
  1095. trinity_wait_for_level_0(rdev);
  1096. trinity_program_bootup_state(rdev);
  1097. trinity_force_level_0(rdev);
  1098. trinity_unforce_levels(rdev);
  1099. }
  1100. trinity_release_mutex(rdev);
  1101. }
  1102. static u16 trinity_convert_voltage_index_to_value(struct radeon_device *rdev,
  1103. u32 vid_2bit)
  1104. {
  1105. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1106. u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, &pi->sys_info.vid_mapping_table, vid_2bit);
  1107. u32 svi_mode = (RREG32_SMC(PM_CONFIG) & SVI_Mode) ? 1 : 0;
  1108. u32 step = (svi_mode == 0) ? 1250 : 625;
  1109. u32 delta = vid_7bit * step + 50;
  1110. if (delta > 155000)
  1111. return 0;
  1112. return (155000 - delta) / 100;
  1113. }
  1114. static void trinity_patch_boot_state(struct radeon_device *rdev,
  1115. struct trinity_ps *ps)
  1116. {
  1117. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1118. ps->num_levels = 1;
  1119. ps->nbps_flags = 0;
  1120. ps->bapm_flags = 0;
  1121. ps->levels[0] = pi->boot_pl;
  1122. }
  1123. static u8 trinity_calculate_vce_wm(struct radeon_device *rdev, u32 sclk)
  1124. {
  1125. if (sclk < 20000)
  1126. return 1;
  1127. return 0;
  1128. }
  1129. static void trinity_construct_boot_state(struct radeon_device *rdev)
  1130. {
  1131. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1132. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  1133. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  1134. pi->boot_pl.ds_divider_index = 0;
  1135. pi->boot_pl.ss_divider_index = 0;
  1136. pi->boot_pl.allow_gnb_slow = 1;
  1137. pi->boot_pl.force_nbp_state = 0;
  1138. pi->boot_pl.display_wm = 0;
  1139. pi->boot_pl.vce_wm = 0;
  1140. pi->current_ps.num_levels = 1;
  1141. pi->current_ps.levels[0] = pi->boot_pl;
  1142. }
  1143. static u8 trinity_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1144. u32 sclk, u32 min_sclk_in_sr)
  1145. {
  1146. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1147. u32 i;
  1148. u32 temp;
  1149. u32 min = (min_sclk_in_sr > TRINITY_MINIMUM_ENGINE_CLOCK) ?
  1150. min_sclk_in_sr : TRINITY_MINIMUM_ENGINE_CLOCK;
  1151. if (sclk < min)
  1152. return 0;
  1153. if (!pi->enable_sclk_ds)
  1154. return 0;
  1155. for (i = TRINITY_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1156. temp = sclk / sumo_get_sleep_divider_from_id(i);
  1157. if (temp >= min || i == 0)
  1158. break;
  1159. }
  1160. return (u8)i;
  1161. }
  1162. static u32 trinity_get_valid_engine_clock(struct radeon_device *rdev,
  1163. u32 lower_limit)
  1164. {
  1165. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1166. u32 i;
  1167. for (i = 0; i < pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries; i++) {
  1168. if (pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency >= lower_limit)
  1169. return pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency;
  1170. }
  1171. if (i == pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries)
  1172. DRM_ERROR("engine clock out of range!");
  1173. return 0;
  1174. }
  1175. static void trinity_patch_thermal_state(struct radeon_device *rdev,
  1176. struct trinity_ps *ps,
  1177. struct trinity_ps *current_ps)
  1178. {
  1179. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1180. u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
  1181. u32 current_vddc;
  1182. u32 current_sclk;
  1183. u32 current_index = 0;
  1184. if (current_ps) {
  1185. current_vddc = current_ps->levels[current_index].vddc_index;
  1186. current_sclk = current_ps->levels[current_index].sclk;
  1187. } else {
  1188. current_vddc = pi->boot_pl.vddc_index;
  1189. current_sclk = pi->boot_pl.sclk;
  1190. }
  1191. ps->levels[0].vddc_index = current_vddc;
  1192. if (ps->levels[0].sclk > current_sclk)
  1193. ps->levels[0].sclk = current_sclk;
  1194. ps->levels[0].ds_divider_index =
  1195. trinity_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, sclk_in_sr);
  1196. ps->levels[0].ss_divider_index = ps->levels[0].ds_divider_index;
  1197. ps->levels[0].allow_gnb_slow = 1;
  1198. ps->levels[0].force_nbp_state = 0;
  1199. ps->levels[0].display_wm = 0;
  1200. ps->levels[0].vce_wm =
  1201. trinity_calculate_vce_wm(rdev, ps->levels[0].sclk);
  1202. }
  1203. static u8 trinity_calculate_display_wm(struct radeon_device *rdev,
  1204. struct trinity_ps *ps, u32 index)
  1205. {
  1206. if (ps == NULL || ps->num_levels <= 1)
  1207. return 0;
  1208. else if (ps->num_levels == 2) {
  1209. if (index == 0)
  1210. return 0;
  1211. else
  1212. return 1;
  1213. } else {
  1214. if (index == 0)
  1215. return 0;
  1216. else if (ps->levels[index].sclk < 30000)
  1217. return 0;
  1218. else
  1219. return 1;
  1220. }
  1221. }
  1222. static u32 trinity_get_uvd_clock_index(struct radeon_device *rdev,
  1223. struct radeon_ps *rps)
  1224. {
  1225. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1226. u32 i = 0;
  1227. for (i = 0; i < 4; i++) {
  1228. if ((rps->vclk == pi->sys_info.uvd_clock_table_entries[i].vclk) &&
  1229. (rps->dclk == pi->sys_info.uvd_clock_table_entries[i].dclk))
  1230. break;
  1231. }
  1232. if (i >= 4) {
  1233. DRM_ERROR("UVD clock index not found!\n");
  1234. i = 3;
  1235. }
  1236. return i;
  1237. }
  1238. static void trinity_adjust_uvd_state(struct radeon_device *rdev,
  1239. struct radeon_ps *rps)
  1240. {
  1241. struct trinity_ps *ps = trinity_get_ps(rps);
  1242. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1243. u32 high_index = 0;
  1244. u32 low_index = 0;
  1245. if (pi->uvd_dpm && r600_is_uvd_state(rps->class, rps->class2)) {
  1246. high_index = trinity_get_uvd_clock_index(rdev, rps);
  1247. switch(high_index) {
  1248. case 3:
  1249. case 2:
  1250. low_index = 1;
  1251. break;
  1252. case 1:
  1253. case 0:
  1254. default:
  1255. low_index = 0;
  1256. break;
  1257. }
  1258. ps->vclk_low_divider =
  1259. pi->sys_info.uvd_clock_table_entries[high_index].vclk_did;
  1260. ps->dclk_low_divider =
  1261. pi->sys_info.uvd_clock_table_entries[high_index].dclk_did;
  1262. ps->vclk_high_divider =
  1263. pi->sys_info.uvd_clock_table_entries[low_index].vclk_did;
  1264. ps->dclk_high_divider =
  1265. pi->sys_info.uvd_clock_table_entries[low_index].dclk_did;
  1266. }
  1267. }
  1268. static void trinity_apply_state_adjust_rules(struct radeon_device *rdev,
  1269. struct radeon_ps *new_rps,
  1270. struct radeon_ps *old_rps)
  1271. {
  1272. struct trinity_ps *ps = trinity_get_ps(new_rps);
  1273. struct trinity_ps *current_ps = trinity_get_ps(old_rps);
  1274. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1275. u32 min_voltage = 0; /* ??? */
  1276. u32 min_sclk = pi->sys_info.min_sclk; /* XXX check against disp reqs */
  1277. u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
  1278. u32 i;
  1279. bool force_high;
  1280. u32 num_active_displays = rdev->pm.dpm.new_active_crtc_count;
  1281. if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  1282. return trinity_patch_thermal_state(rdev, ps, current_ps);
  1283. trinity_adjust_uvd_state(rdev, new_rps);
  1284. for (i = 0; i < ps->num_levels; i++) {
  1285. if (ps->levels[i].vddc_index < min_voltage)
  1286. ps->levels[i].vddc_index = min_voltage;
  1287. if (ps->levels[i].sclk < min_sclk)
  1288. ps->levels[i].sclk =
  1289. trinity_get_valid_engine_clock(rdev, min_sclk);
  1290. ps->levels[i].ds_divider_index =
  1291. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, sclk_in_sr);
  1292. ps->levels[i].ss_divider_index = ps->levels[i].ds_divider_index;
  1293. ps->levels[i].allow_gnb_slow = 1;
  1294. ps->levels[i].force_nbp_state = 0;
  1295. ps->levels[i].display_wm =
  1296. trinity_calculate_display_wm(rdev, ps, i);
  1297. ps->levels[i].vce_wm =
  1298. trinity_calculate_vce_wm(rdev, ps->levels[0].sclk);
  1299. }
  1300. if ((new_rps->class & (ATOM_PPLIB_CLASSIFICATION_HDSTATE | ATOM_PPLIB_CLASSIFICATION_SDSTATE)) ||
  1301. ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY))
  1302. ps->bapm_flags |= TRINITY_POWERSTATE_FLAGS_BAPM_DISABLE;
  1303. if (pi->sys_info.nb_dpm_enable) {
  1304. ps->Dpm0PgNbPsLo = 0x1;
  1305. ps->Dpm0PgNbPsHi = 0x0;
  1306. ps->DpmXNbPsLo = 0x2;
  1307. ps->DpmXNbPsHi = 0x1;
  1308. if ((new_rps->class & (ATOM_PPLIB_CLASSIFICATION_HDSTATE | ATOM_PPLIB_CLASSIFICATION_SDSTATE)) ||
  1309. ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)) {
  1310. force_high = ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) ||
  1311. ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) &&
  1312. (pi->sys_info.uma_channel_number == 1)));
  1313. force_high = (num_active_displays >= 3) || force_high;
  1314. ps->Dpm0PgNbPsLo = force_high ? 0x2 : 0x3;
  1315. ps->Dpm0PgNbPsHi = 0x1;
  1316. ps->DpmXNbPsLo = force_high ? 0x2 : 0x3;
  1317. ps->DpmXNbPsHi = 0x2;
  1318. ps->levels[ps->num_levels - 1].allow_gnb_slow = 0;
  1319. }
  1320. }
  1321. }
  1322. static void trinity_cleanup_asic(struct radeon_device *rdev)
  1323. {
  1324. sumo_take_smu_control(rdev, false);
  1325. }
  1326. #if 0
  1327. static void trinity_pre_display_configuration_change(struct radeon_device *rdev)
  1328. {
  1329. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1330. if (pi->voltage_drop_in_dce)
  1331. trinity_dce_enable_voltage_adjustment(rdev, false);
  1332. }
  1333. #endif
  1334. static void trinity_add_dccac_value(struct radeon_device *rdev)
  1335. {
  1336. u32 gpu_cac_avrg_cntl_window_size;
  1337. u32 num_active_displays = rdev->pm.dpm.new_active_crtc_count;
  1338. u64 disp_clk = rdev->clock.default_dispclk / 100;
  1339. u32 dc_cac_value;
  1340. gpu_cac_avrg_cntl_window_size =
  1341. (RREG32_SMC(GPU_CAC_AVRG_CNTL) & WINDOW_SIZE_MASK) >> WINDOW_SIZE_SHIFT;
  1342. dc_cac_value = (u32)((14213 * disp_clk * disp_clk * (u64)num_active_displays) >>
  1343. (32 - gpu_cac_avrg_cntl_window_size));
  1344. WREG32_SMC(DC_CAC_VALUE, dc_cac_value);
  1345. }
  1346. void trinity_dpm_display_configuration_changed(struct radeon_device *rdev)
  1347. {
  1348. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1349. if (pi->voltage_drop_in_dce)
  1350. trinity_dce_enable_voltage_adjustment(rdev, true);
  1351. trinity_add_dccac_value(rdev);
  1352. }
  1353. union power_info {
  1354. struct _ATOM_POWERPLAY_INFO info;
  1355. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1356. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1357. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1358. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1359. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1360. };
  1361. union pplib_clock_info {
  1362. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1363. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1364. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1365. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1366. };
  1367. union pplib_power_state {
  1368. struct _ATOM_PPLIB_STATE v1;
  1369. struct _ATOM_PPLIB_STATE_V2 v2;
  1370. };
  1371. static void trinity_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1372. struct radeon_ps *rps,
  1373. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  1374. u8 table_rev)
  1375. {
  1376. struct trinity_ps *ps = trinity_get_ps(rps);
  1377. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1378. rps->class = le16_to_cpu(non_clock_info->usClassification);
  1379. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  1380. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  1381. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  1382. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  1383. } else {
  1384. rps->vclk = 0;
  1385. rps->dclk = 0;
  1386. }
  1387. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1388. rdev->pm.dpm.boot_ps = rps;
  1389. trinity_patch_boot_state(rdev, ps);
  1390. }
  1391. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  1392. rdev->pm.dpm.uvd_ps = rps;
  1393. }
  1394. static void trinity_parse_pplib_clock_info(struct radeon_device *rdev,
  1395. struct radeon_ps *rps, int index,
  1396. union pplib_clock_info *clock_info)
  1397. {
  1398. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1399. struct trinity_ps *ps = trinity_get_ps(rps);
  1400. struct trinity_pl *pl = &ps->levels[index];
  1401. u32 sclk;
  1402. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  1403. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  1404. pl->sclk = sclk;
  1405. pl->vddc_index = clock_info->sumo.vddcIndex;
  1406. ps->num_levels = index + 1;
  1407. if (pi->enable_sclk_ds) {
  1408. pl->ds_divider_index = 5;
  1409. pl->ss_divider_index = 5;
  1410. }
  1411. }
  1412. static int trinity_parse_power_table(struct radeon_device *rdev)
  1413. {
  1414. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1415. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1416. union pplib_power_state *power_state;
  1417. int i, j, k, non_clock_array_index, clock_array_index;
  1418. union pplib_clock_info *clock_info;
  1419. struct _StateArray *state_array;
  1420. struct _ClockInfoArray *clock_info_array;
  1421. struct _NonClockInfoArray *non_clock_info_array;
  1422. union power_info *power_info;
  1423. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1424. u16 data_offset;
  1425. u8 frev, crev;
  1426. u8 *power_state_offset;
  1427. struct sumo_ps *ps;
  1428. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1429. &frev, &crev, &data_offset))
  1430. return -EINVAL;
  1431. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1432. state_array = (struct _StateArray *)
  1433. (mode_info->atom_context->bios + data_offset +
  1434. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  1435. clock_info_array = (struct _ClockInfoArray *)
  1436. (mode_info->atom_context->bios + data_offset +
  1437. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  1438. non_clock_info_array = (struct _NonClockInfoArray *)
  1439. (mode_info->atom_context->bios + data_offset +
  1440. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  1441. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  1442. state_array->ucNumEntries, GFP_KERNEL);
  1443. if (!rdev->pm.dpm.ps)
  1444. return -ENOMEM;
  1445. power_state_offset = (u8 *)state_array->states;
  1446. for (i = 0; i < state_array->ucNumEntries; i++) {
  1447. u8 *idx;
  1448. power_state = (union pplib_power_state *)power_state_offset;
  1449. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  1450. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1451. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  1452. if (!rdev->pm.power_state[i].clock_info)
  1453. return -EINVAL;
  1454. ps = kzalloc(sizeof(struct sumo_ps), GFP_KERNEL);
  1455. if (ps == NULL) {
  1456. kfree(rdev->pm.dpm.ps);
  1457. return -ENOMEM;
  1458. }
  1459. rdev->pm.dpm.ps[i].ps_priv = ps;
  1460. k = 0;
  1461. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  1462. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  1463. clock_array_index = idx[j];
  1464. if (clock_array_index >= clock_info_array->ucNumEntries)
  1465. continue;
  1466. if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
  1467. break;
  1468. clock_info = (union pplib_clock_info *)
  1469. ((u8 *)&clock_info_array->clockInfo[0] +
  1470. (clock_array_index * clock_info_array->ucEntrySize));
  1471. trinity_parse_pplib_clock_info(rdev,
  1472. &rdev->pm.dpm.ps[i], k,
  1473. clock_info);
  1474. k++;
  1475. }
  1476. trinity_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  1477. non_clock_info,
  1478. non_clock_info_array->ucEntrySize);
  1479. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  1480. }
  1481. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  1482. return 0;
  1483. }
  1484. union igp_info {
  1485. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1486. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1487. struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
  1488. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  1489. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  1490. };
  1491. static u32 trinity_convert_did_to_freq(struct radeon_device *rdev, u8 did)
  1492. {
  1493. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1494. u32 divider;
  1495. if (did >= 8 && did <= 0x3f)
  1496. divider = did * 25;
  1497. else if (did > 0x3f && did <= 0x5f)
  1498. divider = (did - 64) * 50 + 1600;
  1499. else if (did > 0x5f && did <= 0x7e)
  1500. divider = (did - 96) * 100 + 3200;
  1501. else if (did == 0x7f)
  1502. divider = 128 * 100;
  1503. else
  1504. return 10000;
  1505. return ((pi->sys_info.dentist_vco_freq * 100) + (divider - 1)) / divider;
  1506. }
  1507. static int trinity_parse_sys_info_table(struct radeon_device *rdev)
  1508. {
  1509. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1510. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1511. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1512. union igp_info *igp_info;
  1513. u8 frev, crev;
  1514. u16 data_offset;
  1515. int i;
  1516. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1517. &frev, &crev, &data_offset)) {
  1518. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1519. data_offset);
  1520. if (crev != 7) {
  1521. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1522. return -EINVAL;
  1523. }
  1524. pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_7.ulBootUpEngineClock);
  1525. pi->sys_info.min_sclk = le32_to_cpu(igp_info->info_7.ulMinEngineClock);
  1526. pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_7.ulBootUpUMAClock);
  1527. pi->sys_info.dentist_vco_freq = le32_to_cpu(igp_info->info_7.ulDentistVCOFreq);
  1528. pi->sys_info.bootup_nb_voltage_index =
  1529. le16_to_cpu(igp_info->info_7.usBootUpNBVoltage);
  1530. if (igp_info->info_7.ucHtcTmpLmt == 0)
  1531. pi->sys_info.htc_tmp_lmt = 203;
  1532. else
  1533. pi->sys_info.htc_tmp_lmt = igp_info->info_7.ucHtcTmpLmt;
  1534. if (igp_info->info_7.ucHtcHystLmt == 0)
  1535. pi->sys_info.htc_hyst_lmt = 5;
  1536. else
  1537. pi->sys_info.htc_hyst_lmt = igp_info->info_7.ucHtcHystLmt;
  1538. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  1539. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  1540. }
  1541. if (pi->enable_nbps_policy)
  1542. pi->sys_info.nb_dpm_enable = igp_info->info_7.ucNBDPMEnable;
  1543. else
  1544. pi->sys_info.nb_dpm_enable = 0;
  1545. for (i = 0; i < TRINITY_NUM_NBPSTATES; i++) {
  1546. pi->sys_info.nbp_mclk[i] = le32_to_cpu(igp_info->info_7.ulNbpStateMemclkFreq[i]);
  1547. pi->sys_info.nbp_nclk[i] = le32_to_cpu(igp_info->info_7.ulNbpStateNClkFreq[i]);
  1548. }
  1549. pi->sys_info.nbp_voltage_index[0] = le16_to_cpu(igp_info->info_7.usNBP0Voltage);
  1550. pi->sys_info.nbp_voltage_index[1] = le16_to_cpu(igp_info->info_7.usNBP1Voltage);
  1551. pi->sys_info.nbp_voltage_index[2] = le16_to_cpu(igp_info->info_7.usNBP2Voltage);
  1552. pi->sys_info.nbp_voltage_index[3] = le16_to_cpu(igp_info->info_7.usNBP3Voltage);
  1553. if (!pi->sys_info.nb_dpm_enable) {
  1554. for (i = 1; i < TRINITY_NUM_NBPSTATES; i++) {
  1555. pi->sys_info.nbp_mclk[i] = pi->sys_info.nbp_mclk[0];
  1556. pi->sys_info.nbp_nclk[i] = pi->sys_info.nbp_nclk[0];
  1557. pi->sys_info.nbp_voltage_index[i] = pi->sys_info.nbp_voltage_index[0];
  1558. }
  1559. }
  1560. pi->sys_info.uma_channel_number = igp_info->info_7.ucUMAChannelNumber;
  1561. sumo_construct_sclk_voltage_mapping_table(rdev,
  1562. &pi->sys_info.sclk_voltage_mapping_table,
  1563. igp_info->info_7.sAvail_SCLK);
  1564. sumo_construct_vid_mapping_table(rdev, &pi->sys_info.vid_mapping_table,
  1565. igp_info->info_7.sAvail_SCLK);
  1566. pi->sys_info.uvd_clock_table_entries[0].vclk_did =
  1567. igp_info->info_7.ucDPMState0VclkFid;
  1568. pi->sys_info.uvd_clock_table_entries[1].vclk_did =
  1569. igp_info->info_7.ucDPMState1VclkFid;
  1570. pi->sys_info.uvd_clock_table_entries[2].vclk_did =
  1571. igp_info->info_7.ucDPMState2VclkFid;
  1572. pi->sys_info.uvd_clock_table_entries[3].vclk_did =
  1573. igp_info->info_7.ucDPMState3VclkFid;
  1574. pi->sys_info.uvd_clock_table_entries[0].dclk_did =
  1575. igp_info->info_7.ucDPMState0DclkFid;
  1576. pi->sys_info.uvd_clock_table_entries[1].dclk_did =
  1577. igp_info->info_7.ucDPMState1DclkFid;
  1578. pi->sys_info.uvd_clock_table_entries[2].dclk_did =
  1579. igp_info->info_7.ucDPMState2DclkFid;
  1580. pi->sys_info.uvd_clock_table_entries[3].dclk_did =
  1581. igp_info->info_7.ucDPMState3DclkFid;
  1582. for (i = 0; i < 4; i++) {
  1583. pi->sys_info.uvd_clock_table_entries[i].vclk =
  1584. trinity_convert_did_to_freq(rdev,
  1585. pi->sys_info.uvd_clock_table_entries[i].vclk_did);
  1586. pi->sys_info.uvd_clock_table_entries[i].dclk =
  1587. trinity_convert_did_to_freq(rdev,
  1588. pi->sys_info.uvd_clock_table_entries[i].dclk_did);
  1589. }
  1590. }
  1591. return 0;
  1592. }
  1593. int trinity_dpm_init(struct radeon_device *rdev)
  1594. {
  1595. struct trinity_power_info *pi;
  1596. int ret, i;
  1597. pi = kzalloc(sizeof(struct trinity_power_info), GFP_KERNEL);
  1598. if (pi == NULL)
  1599. return -ENOMEM;
  1600. rdev->pm.dpm.priv = pi;
  1601. for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++)
  1602. pi->at[i] = TRINITY_AT_DFLT;
  1603. if (radeon_bapm == -1) {
  1604. /* There are stability issues reported on with
  1605. * bapm enabled when switching between AC and battery
  1606. * power. At the same time, some MSI boards hang
  1607. * if it's not enabled and dpm is enabled. Just enable
  1608. * it for MSI boards right now.
  1609. */
  1610. if (rdev->pdev->subsystem_vendor == 0x1462)
  1611. pi->enable_bapm = true;
  1612. else
  1613. pi->enable_bapm = false;
  1614. } else if (radeon_bapm == 0) {
  1615. pi->enable_bapm = false;
  1616. } else {
  1617. pi->enable_bapm = true;
  1618. }
  1619. pi->enable_nbps_policy = true;
  1620. pi->enable_sclk_ds = true;
  1621. pi->enable_gfx_power_gating = true;
  1622. pi->enable_gfx_clock_gating = true;
  1623. pi->enable_mg_clock_gating = false;
  1624. pi->enable_gfx_dynamic_mgpg = false;
  1625. pi->override_dynamic_mgpg = false;
  1626. pi->enable_auto_thermal_throttling = true;
  1627. pi->voltage_drop_in_dce = false; /* need to restructure dpm/modeset interaction */
  1628. pi->uvd_dpm = true; /* ??? */
  1629. ret = trinity_parse_sys_info_table(rdev);
  1630. if (ret)
  1631. return ret;
  1632. trinity_construct_boot_state(rdev);
  1633. ret = r600_get_platform_caps(rdev);
  1634. if (ret)
  1635. return ret;
  1636. ret = trinity_parse_power_table(rdev);
  1637. if (ret)
  1638. return ret;
  1639. pi->thermal_auto_throttling = pi->sys_info.htc_tmp_lmt;
  1640. pi->enable_dpm = true;
  1641. return 0;
  1642. }
  1643. void trinity_dpm_print_power_state(struct radeon_device *rdev,
  1644. struct radeon_ps *rps)
  1645. {
  1646. int i;
  1647. struct trinity_ps *ps = trinity_get_ps(rps);
  1648. r600_dpm_print_class_info(rps->class, rps->class2);
  1649. r600_dpm_print_cap_info(rps->caps);
  1650. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1651. for (i = 0; i < ps->num_levels; i++) {
  1652. struct trinity_pl *pl = &ps->levels[i];
  1653. printk("\t\tpower level %d sclk: %u vddc: %u\n",
  1654. i, pl->sclk,
  1655. trinity_convert_voltage_index_to_value(rdev, pl->vddc_index));
  1656. }
  1657. r600_dpm_print_ps_status(rdev, rps);
  1658. }
  1659. void trinity_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  1660. struct seq_file *m)
  1661. {
  1662. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1663. struct radeon_ps *rps = &pi->current_rps;
  1664. struct trinity_ps *ps = trinity_get_ps(rps);
  1665. struct trinity_pl *pl;
  1666. u32 current_index =
  1667. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_MASK) >>
  1668. CURRENT_STATE_SHIFT;
  1669. if (current_index >= ps->num_levels) {
  1670. seq_printf(m, "invalid dpm profile %d\n", current_index);
  1671. } else {
  1672. pl = &ps->levels[current_index];
  1673. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1674. seq_printf(m, "power level %d sclk: %u vddc: %u\n",
  1675. current_index, pl->sclk,
  1676. trinity_convert_voltage_index_to_value(rdev, pl->vddc_index));
  1677. }
  1678. }
  1679. void trinity_dpm_fini(struct radeon_device *rdev)
  1680. {
  1681. int i;
  1682. trinity_cleanup_asic(rdev); /* ??? */
  1683. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1684. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1685. }
  1686. kfree(rdev->pm.dpm.ps);
  1687. kfree(rdev->pm.dpm.priv);
  1688. }
  1689. u32 trinity_dpm_get_sclk(struct radeon_device *rdev, bool low)
  1690. {
  1691. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1692. struct trinity_ps *requested_state = trinity_get_ps(&pi->requested_rps);
  1693. if (low)
  1694. return requested_state->levels[0].sclk;
  1695. else
  1696. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1697. }
  1698. u32 trinity_dpm_get_mclk(struct radeon_device *rdev, bool low)
  1699. {
  1700. struct trinity_power_info *pi = trinity_get_pi(rdev);
  1701. return pi->sys_info.bootup_uma_clk;
  1702. }