rv770_dpm.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "rv770d.h"
  28. #include "r600_dpm.h"
  29. #include "rv770_dpm.h"
  30. #include "cypress_dpm.h"
  31. #include "atom.h"
  32. #include <linux/seq_file.h>
  33. #define MC_CG_ARB_FREQ_F0 0x0a
  34. #define MC_CG_ARB_FREQ_F1 0x0b
  35. #define MC_CG_ARB_FREQ_F2 0x0c
  36. #define MC_CG_ARB_FREQ_F3 0x0d
  37. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  38. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  39. #define PCIE_BUS_CLK 10000
  40. #define TCLK (PCIE_BUS_CLK / 10)
  41. #define SMC_RAM_END 0xC000
  42. struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps)
  43. {
  44. struct rv7xx_ps *ps = rps->ps_priv;
  45. return ps;
  46. }
  47. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev)
  48. {
  49. struct rv7xx_power_info *pi = rdev->pm.dpm.priv;
  50. return pi;
  51. }
  52. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev)
  53. {
  54. struct evergreen_power_info *pi = rdev->pm.dpm.priv;
  55. return pi;
  56. }
  57. static void rv770_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  58. bool enable)
  59. {
  60. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  61. u32 tmp;
  62. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  63. if (enable) {
  64. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  65. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  66. tmp |= LC_GEN2_EN_STRAP;
  67. } else {
  68. if (!pi->boot_in_gen2) {
  69. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  70. tmp &= ~LC_GEN2_EN_STRAP;
  71. }
  72. }
  73. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  74. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  75. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  76. }
  77. static void rv770_enable_l0s(struct radeon_device *rdev)
  78. {
  79. u32 tmp;
  80. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK;
  81. tmp |= LC_L0S_INACTIVITY(3);
  82. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  83. }
  84. static void rv770_enable_l1(struct radeon_device *rdev)
  85. {
  86. u32 tmp;
  87. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  88. tmp &= ~LC_L1_INACTIVITY_MASK;
  89. tmp |= LC_L1_INACTIVITY(4);
  90. tmp &= ~LC_PMI_TO_L1_DIS;
  91. tmp &= ~LC_ASPM_TO_L1_DIS;
  92. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  93. }
  94. static void rv770_enable_pll_sleep_in_l1(struct radeon_device *rdev)
  95. {
  96. u32 tmp;
  97. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK;
  98. tmp |= LC_L1_INACTIVITY(8);
  99. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  100. /* NOTE, this is a PCIE indirect reg, not PCIE PORT */
  101. tmp = RREG32_PCIE(PCIE_P_CNTL);
  102. tmp |= P_PLL_PWRDN_IN_L1L23;
  103. tmp &= ~P_PLL_BUF_PDNB;
  104. tmp &= ~P_PLL_PDNB;
  105. tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF;
  106. WREG32_PCIE(PCIE_P_CNTL, tmp);
  107. }
  108. static void rv770_gfx_clock_gating_enable(struct radeon_device *rdev,
  109. bool enable)
  110. {
  111. if (enable)
  112. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  113. else {
  114. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  115. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  116. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  117. RREG32(GB_TILING_CONFIG);
  118. }
  119. }
  120. static void rv770_mg_clock_gating_enable(struct radeon_device *rdev,
  121. bool enable)
  122. {
  123. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  124. if (enable) {
  125. u32 mgcg_cgtt_local0;
  126. if (rdev->family == CHIP_RV770)
  127. mgcg_cgtt_local0 = RV770_MGCGTTLOCAL0_DFLT;
  128. else
  129. mgcg_cgtt_local0 = RV7XX_MGCGTTLOCAL0_DFLT;
  130. WREG32(CG_CGTT_LOCAL_0, mgcg_cgtt_local0);
  131. WREG32(CG_CGTT_LOCAL_1, (RV770_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF));
  132. if (pi->mgcgtssm)
  133. WREG32(CGTS_SM_CTRL_REG, RV770_MGCGCGTSSMCTRL_DFLT);
  134. } else {
  135. WREG32(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
  136. WREG32(CG_CGTT_LOCAL_1, 0xFFFFCFFF);
  137. }
  138. }
  139. void rv770_restore_cgcg(struct radeon_device *rdev)
  140. {
  141. bool dpm_en = false, cg_en = false;
  142. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  143. dpm_en = true;
  144. if (RREG32(SCLK_PWRMGT_CNTL) & DYN_GFX_CLK_OFF_EN)
  145. cg_en = true;
  146. if (dpm_en && !cg_en)
  147. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  148. }
  149. static void rv770_start_dpm(struct radeon_device *rdev)
  150. {
  151. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  152. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  153. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  154. }
  155. void rv770_stop_dpm(struct radeon_device *rdev)
  156. {
  157. PPSMC_Result result;
  158. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_TwoLevelsDisabled);
  159. if (result != PPSMC_Result_OK)
  160. DRM_ERROR("Could not force DPM to low.\n");
  161. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  162. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  163. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  164. }
  165. bool rv770_dpm_enabled(struct radeon_device *rdev)
  166. {
  167. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  168. return true;
  169. else
  170. return false;
  171. }
  172. void rv770_enable_thermal_protection(struct radeon_device *rdev,
  173. bool enable)
  174. {
  175. if (enable)
  176. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  177. else
  178. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  179. }
  180. void rv770_enable_acpi_pm(struct radeon_device *rdev)
  181. {
  182. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  183. }
  184. u8 rv770_get_seq_value(struct radeon_device *rdev,
  185. struct rv7xx_pl *pl)
  186. {
  187. return (pl->flags & ATOM_PPLIB_R600_FLAGS_LOWPOWER) ?
  188. MC_CG_SEQ_DRAMCONF_S0 : MC_CG_SEQ_DRAMCONF_S1;
  189. }
  190. int rv770_read_smc_soft_register(struct radeon_device *rdev,
  191. u16 reg_offset, u32 *value)
  192. {
  193. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  194. return rv770_read_smc_sram_dword(rdev,
  195. pi->soft_regs_start + reg_offset,
  196. value, pi->sram_end);
  197. }
  198. int rv770_write_smc_soft_register(struct radeon_device *rdev,
  199. u16 reg_offset, u32 value)
  200. {
  201. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  202. return rv770_write_smc_sram_dword(rdev,
  203. pi->soft_regs_start + reg_offset,
  204. value, pi->sram_end);
  205. }
  206. int rv770_populate_smc_t(struct radeon_device *rdev,
  207. struct radeon_ps *radeon_state,
  208. RV770_SMC_SWSTATE *smc_state)
  209. {
  210. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  211. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  212. int i;
  213. int a_n;
  214. int a_d;
  215. u8 l[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
  216. u8 r[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
  217. u32 a_t;
  218. l[0] = 0;
  219. r[2] = 100;
  220. a_n = (int)state->medium.sclk * pi->lmp +
  221. (int)state->low.sclk * (R600_AH_DFLT - pi->rlp);
  222. a_d = (int)state->low.sclk * (100 - (int)pi->rlp) +
  223. (int)state->medium.sclk * pi->lmp;
  224. l[1] = (u8)(pi->lmp - (int)pi->lmp * a_n / a_d);
  225. r[0] = (u8)(pi->rlp + (100 - (int)pi->rlp) * a_n / a_d);
  226. a_n = (int)state->high.sclk * pi->lhp + (int)state->medium.sclk *
  227. (R600_AH_DFLT - pi->rmp);
  228. a_d = (int)state->medium.sclk * (100 - (int)pi->rmp) +
  229. (int)state->high.sclk * pi->lhp;
  230. l[2] = (u8)(pi->lhp - (int)pi->lhp * a_n / a_d);
  231. r[1] = (u8)(pi->rmp + (100 - (int)pi->rmp) * a_n / a_d);
  232. for (i = 0; i < (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1); i++) {
  233. a_t = CG_R(r[i] * pi->bsp / 200) | CG_L(l[i] * pi->bsp / 200);
  234. smc_state->levels[i].aT = cpu_to_be32(a_t);
  235. }
  236. a_t = CG_R(r[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1] * pi->pbsp / 200) |
  237. CG_L(l[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1] * pi->pbsp / 200);
  238. smc_state->levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1].aT =
  239. cpu_to_be32(a_t);
  240. return 0;
  241. }
  242. int rv770_populate_smc_sp(struct radeon_device *rdev,
  243. struct radeon_ps *radeon_state,
  244. RV770_SMC_SWSTATE *smc_state)
  245. {
  246. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  247. int i;
  248. for (i = 0; i < (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1); i++)
  249. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  250. smc_state->levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1].bSP =
  251. cpu_to_be32(pi->psp);
  252. return 0;
  253. }
  254. static void rv770_calculate_fractional_mpll_feedback_divider(u32 memory_clock,
  255. u32 reference_clock,
  256. bool gddr5,
  257. struct atom_clock_dividers *dividers,
  258. u32 *clkf,
  259. u32 *clkfrac)
  260. {
  261. u32 post_divider, reference_divider, feedback_divider8;
  262. u32 fyclk;
  263. if (gddr5)
  264. fyclk = (memory_clock * 8) / 2;
  265. else
  266. fyclk = (memory_clock * 4) / 2;
  267. post_divider = dividers->post_div;
  268. reference_divider = dividers->ref_div;
  269. feedback_divider8 =
  270. (8 * fyclk * reference_divider * post_divider) / reference_clock;
  271. *clkf = feedback_divider8 / 8;
  272. *clkfrac = feedback_divider8 % 8;
  273. }
  274. static int rv770_encode_yclk_post_div(u32 postdiv, u32 *encoded_postdiv)
  275. {
  276. int ret = 0;
  277. switch (postdiv) {
  278. case 1:
  279. *encoded_postdiv = 0;
  280. break;
  281. case 2:
  282. *encoded_postdiv = 1;
  283. break;
  284. case 4:
  285. *encoded_postdiv = 2;
  286. break;
  287. case 8:
  288. *encoded_postdiv = 3;
  289. break;
  290. case 16:
  291. *encoded_postdiv = 4;
  292. break;
  293. default:
  294. ret = -EINVAL;
  295. break;
  296. }
  297. return ret;
  298. }
  299. u32 rv770_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
  300. {
  301. if (clkf <= 0x10)
  302. return 0x4B;
  303. if (clkf <= 0x19)
  304. return 0x5B;
  305. if (clkf <= 0x21)
  306. return 0x2B;
  307. if (clkf <= 0x27)
  308. return 0x6C;
  309. if (clkf <= 0x31)
  310. return 0x9D;
  311. return 0xC6;
  312. }
  313. static int rv770_populate_mclk_value(struct radeon_device *rdev,
  314. u32 engine_clock, u32 memory_clock,
  315. RV7XX_SMC_MCLK_VALUE *mclk)
  316. {
  317. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  318. u8 encoded_reference_dividers[] = { 0, 16, 17, 20, 21 };
  319. u32 mpll_ad_func_cntl =
  320. pi->clk_regs.rv770.mpll_ad_func_cntl;
  321. u32 mpll_ad_func_cntl_2 =
  322. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  323. u32 mpll_dq_func_cntl =
  324. pi->clk_regs.rv770.mpll_dq_func_cntl;
  325. u32 mpll_dq_func_cntl_2 =
  326. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  327. u32 mclk_pwrmgt_cntl =
  328. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  329. u32 dll_cntl = pi->clk_regs.rv770.dll_cntl;
  330. struct atom_clock_dividers dividers;
  331. u32 reference_clock = rdev->clock.mpll.reference_freq;
  332. u32 clkf, clkfrac;
  333. u32 postdiv_yclk;
  334. u32 ibias;
  335. int ret;
  336. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  337. memory_clock, false, &dividers);
  338. if (ret)
  339. return ret;
  340. if ((dividers.ref_div < 1) || (dividers.ref_div > 5))
  341. return -EINVAL;
  342. rv770_calculate_fractional_mpll_feedback_divider(memory_clock, reference_clock,
  343. pi->mem_gddr5,
  344. &dividers, &clkf, &clkfrac);
  345. ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk);
  346. if (ret)
  347. return ret;
  348. ibias = rv770_map_clkf_to_ibias(rdev, clkf);
  349. mpll_ad_func_cntl &= ~(CLKR_MASK |
  350. YCLK_POST_DIV_MASK |
  351. CLKF_MASK |
  352. CLKFRAC_MASK |
  353. IBIAS_MASK);
  354. mpll_ad_func_cntl |= CLKR(encoded_reference_dividers[dividers.ref_div - 1]);
  355. mpll_ad_func_cntl |= YCLK_POST_DIV(postdiv_yclk);
  356. mpll_ad_func_cntl |= CLKF(clkf);
  357. mpll_ad_func_cntl |= CLKFRAC(clkfrac);
  358. mpll_ad_func_cntl |= IBIAS(ibias);
  359. if (dividers.vco_mode)
  360. mpll_ad_func_cntl_2 |= VCO_MODE;
  361. else
  362. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  363. if (pi->mem_gddr5) {
  364. rv770_calculate_fractional_mpll_feedback_divider(memory_clock,
  365. reference_clock,
  366. pi->mem_gddr5,
  367. &dividers, &clkf, &clkfrac);
  368. ibias = rv770_map_clkf_to_ibias(rdev, clkf);
  369. ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk);
  370. if (ret)
  371. return ret;
  372. mpll_dq_func_cntl &= ~(CLKR_MASK |
  373. YCLK_POST_DIV_MASK |
  374. CLKF_MASK |
  375. CLKFRAC_MASK |
  376. IBIAS_MASK);
  377. mpll_dq_func_cntl |= CLKR(encoded_reference_dividers[dividers.ref_div - 1]);
  378. mpll_dq_func_cntl |= YCLK_POST_DIV(postdiv_yclk);
  379. mpll_dq_func_cntl |= CLKF(clkf);
  380. mpll_dq_func_cntl |= CLKFRAC(clkfrac);
  381. mpll_dq_func_cntl |= IBIAS(ibias);
  382. if (dividers.vco_mode)
  383. mpll_dq_func_cntl_2 |= VCO_MODE;
  384. else
  385. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  386. }
  387. mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
  388. mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  389. mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  390. mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  391. mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  392. mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  393. mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  394. return 0;
  395. }
  396. static int rv770_populate_sclk_value(struct radeon_device *rdev,
  397. u32 engine_clock,
  398. RV770_SMC_SCLK_VALUE *sclk)
  399. {
  400. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  401. struct atom_clock_dividers dividers;
  402. u32 spll_func_cntl =
  403. pi->clk_regs.rv770.cg_spll_func_cntl;
  404. u32 spll_func_cntl_2 =
  405. pi->clk_regs.rv770.cg_spll_func_cntl_2;
  406. u32 spll_func_cntl_3 =
  407. pi->clk_regs.rv770.cg_spll_func_cntl_3;
  408. u32 cg_spll_spread_spectrum =
  409. pi->clk_regs.rv770.cg_spll_spread_spectrum;
  410. u32 cg_spll_spread_spectrum_2 =
  411. pi->clk_regs.rv770.cg_spll_spread_spectrum_2;
  412. u64 tmp;
  413. u32 reference_clock = rdev->clock.spll.reference_freq;
  414. u32 reference_divider, post_divider;
  415. u32 fbdiv;
  416. int ret;
  417. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  418. engine_clock, false, &dividers);
  419. if (ret)
  420. return ret;
  421. reference_divider = 1 + dividers.ref_div;
  422. if (dividers.enable_post_div)
  423. post_divider = (0x0f & (dividers.post_div >> 4)) + (0x0f & dividers.post_div) + 2;
  424. else
  425. post_divider = 1;
  426. tmp = (u64) engine_clock * reference_divider * post_divider * 16384;
  427. do_div(tmp, reference_clock);
  428. fbdiv = (u32) tmp;
  429. if (dividers.enable_post_div)
  430. spll_func_cntl |= SPLL_DIVEN;
  431. else
  432. spll_func_cntl &= ~SPLL_DIVEN;
  433. spll_func_cntl &= ~(SPLL_HILEN_MASK | SPLL_LOLEN_MASK | SPLL_REF_DIV_MASK);
  434. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  435. spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf);
  436. spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf);
  437. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  438. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  439. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  440. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  441. spll_func_cntl_3 |= SPLL_DITHEN;
  442. if (pi->sclk_ss) {
  443. struct radeon_atom_ss ss;
  444. u32 vco_freq = engine_clock * post_divider;
  445. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  446. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  447. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  448. u32 clk_v = ss.percentage * fbdiv / (clk_s * 10000);
  449. cg_spll_spread_spectrum &= ~CLKS_MASK;
  450. cg_spll_spread_spectrum |= CLKS(clk_s);
  451. cg_spll_spread_spectrum |= SSEN;
  452. cg_spll_spread_spectrum_2 &= ~CLKV_MASK;
  453. cg_spll_spread_spectrum_2 |= CLKV(clk_v);
  454. }
  455. }
  456. sclk->sclk_value = cpu_to_be32(engine_clock);
  457. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  458. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  459. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  460. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(cg_spll_spread_spectrum);
  461. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(cg_spll_spread_spectrum_2);
  462. return 0;
  463. }
  464. int rv770_populate_vddc_value(struct radeon_device *rdev, u16 vddc,
  465. RV770_SMC_VOLTAGE_VALUE *voltage)
  466. {
  467. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  468. int i;
  469. if (!pi->voltage_control) {
  470. voltage->index = 0;
  471. voltage->value = 0;
  472. return 0;
  473. }
  474. for (i = 0; i < pi->valid_vddc_entries; i++) {
  475. if (vddc <= pi->vddc_table[i].vddc) {
  476. voltage->index = pi->vddc_table[i].vddc_index;
  477. voltage->value = cpu_to_be16(vddc);
  478. break;
  479. }
  480. }
  481. if (i == pi->valid_vddc_entries)
  482. return -EINVAL;
  483. return 0;
  484. }
  485. int rv770_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  486. RV770_SMC_VOLTAGE_VALUE *voltage)
  487. {
  488. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  489. if (!pi->mvdd_control) {
  490. voltage->index = MVDD_HIGH_INDEX;
  491. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  492. return 0;
  493. }
  494. if (mclk <= pi->mvdd_split_frequency) {
  495. voltage->index = MVDD_LOW_INDEX;
  496. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  497. } else {
  498. voltage->index = MVDD_HIGH_INDEX;
  499. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  500. }
  501. return 0;
  502. }
  503. static int rv770_convert_power_level_to_smc(struct radeon_device *rdev,
  504. struct rv7xx_pl *pl,
  505. RV770_SMC_HW_PERFORMANCE_LEVEL *level,
  506. u8 watermark_level)
  507. {
  508. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  509. int ret;
  510. level->gen2PCIE = pi->pcie_gen2 ?
  511. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  512. level->gen2XSP = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
  513. level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
  514. level->displayWatermark = watermark_level;
  515. if (rdev->family == CHIP_RV740)
  516. ret = rv740_populate_sclk_value(rdev, pl->sclk,
  517. &level->sclk);
  518. else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  519. ret = rv730_populate_sclk_value(rdev, pl->sclk,
  520. &level->sclk);
  521. else
  522. ret = rv770_populate_sclk_value(rdev, pl->sclk,
  523. &level->sclk);
  524. if (ret)
  525. return ret;
  526. if (rdev->family == CHIP_RV740) {
  527. if (pi->mem_gddr5) {
  528. if (pl->mclk <= pi->mclk_strobe_mode_threshold)
  529. level->strobeMode =
  530. rv740_get_mclk_frequency_ratio(pl->mclk) | 0x10;
  531. else
  532. level->strobeMode = 0;
  533. if (pl->mclk > pi->mclk_edc_enable_threshold)
  534. level->mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
  535. else
  536. level->mcFlags = 0;
  537. }
  538. ret = rv740_populate_mclk_value(rdev, pl->sclk,
  539. pl->mclk, &level->mclk);
  540. } else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  541. ret = rv730_populate_mclk_value(rdev, pl->sclk,
  542. pl->mclk, &level->mclk);
  543. else
  544. ret = rv770_populate_mclk_value(rdev, pl->sclk,
  545. pl->mclk, &level->mclk);
  546. if (ret)
  547. return ret;
  548. ret = rv770_populate_vddc_value(rdev, pl->vddc,
  549. &level->vddc);
  550. if (ret)
  551. return ret;
  552. ret = rv770_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  553. return ret;
  554. }
  555. static int rv770_convert_power_state_to_smc(struct radeon_device *rdev,
  556. struct radeon_ps *radeon_state,
  557. RV770_SMC_SWSTATE *smc_state)
  558. {
  559. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  560. int ret;
  561. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  562. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  563. ret = rv770_convert_power_level_to_smc(rdev,
  564. &state->low,
  565. &smc_state->levels[0],
  566. PPSMC_DISPLAY_WATERMARK_LOW);
  567. if (ret)
  568. return ret;
  569. ret = rv770_convert_power_level_to_smc(rdev,
  570. &state->medium,
  571. &smc_state->levels[1],
  572. PPSMC_DISPLAY_WATERMARK_LOW);
  573. if (ret)
  574. return ret;
  575. ret = rv770_convert_power_level_to_smc(rdev,
  576. &state->high,
  577. &smc_state->levels[2],
  578. PPSMC_DISPLAY_WATERMARK_HIGH);
  579. if (ret)
  580. return ret;
  581. smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
  582. smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
  583. smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
  584. smc_state->levels[0].seqValue = rv770_get_seq_value(rdev,
  585. &state->low);
  586. smc_state->levels[1].seqValue = rv770_get_seq_value(rdev,
  587. &state->medium);
  588. smc_state->levels[2].seqValue = rv770_get_seq_value(rdev,
  589. &state->high);
  590. rv770_populate_smc_sp(rdev, radeon_state, smc_state);
  591. return rv770_populate_smc_t(rdev, radeon_state, smc_state);
  592. }
  593. u32 rv770_calculate_memory_refresh_rate(struct radeon_device *rdev,
  594. u32 engine_clock)
  595. {
  596. u32 dram_rows;
  597. u32 dram_refresh_rate;
  598. u32 mc_arb_rfsh_rate;
  599. u32 tmp;
  600. tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  601. dram_rows = 1 << (tmp + 10);
  602. tmp = RREG32(MC_SEQ_MISC0) & 3;
  603. dram_refresh_rate = 1 << (tmp + 3);
  604. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  605. return mc_arb_rfsh_rate;
  606. }
  607. static void rv770_program_memory_timing_parameters(struct radeon_device *rdev,
  608. struct radeon_ps *radeon_state)
  609. {
  610. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  611. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  612. u32 sqm_ratio;
  613. u32 arb_refresh_rate;
  614. u32 high_clock;
  615. if (state->high.sclk < (state->low.sclk * 0xFF / 0x40))
  616. high_clock = state->high.sclk;
  617. else
  618. high_clock = (state->low.sclk * 0xFF / 0x40);
  619. radeon_atom_set_engine_dram_timings(rdev, high_clock,
  620. state->high.mclk);
  621. sqm_ratio =
  622. STATE0(64 * high_clock / pi->boot_sclk) |
  623. STATE1(64 * high_clock / state->low.sclk) |
  624. STATE2(64 * high_clock / state->medium.sclk) |
  625. STATE3(64 * high_clock / state->high.sclk);
  626. WREG32(MC_ARB_SQM_RATIO, sqm_ratio);
  627. arb_refresh_rate =
  628. POWERMODE0(rv770_calculate_memory_refresh_rate(rdev, pi->boot_sclk)) |
  629. POWERMODE1(rv770_calculate_memory_refresh_rate(rdev, state->low.sclk)) |
  630. POWERMODE2(rv770_calculate_memory_refresh_rate(rdev, state->medium.sclk)) |
  631. POWERMODE3(rv770_calculate_memory_refresh_rate(rdev, state->high.sclk));
  632. WREG32(MC_ARB_RFSH_RATE, arb_refresh_rate);
  633. }
  634. void rv770_enable_backbias(struct radeon_device *rdev,
  635. bool enable)
  636. {
  637. if (enable)
  638. WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN, ~BACKBIAS_PAD_EN);
  639. else
  640. WREG32_P(GENERAL_PWRMGT, 0, ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN));
  641. }
  642. static void rv770_enable_spread_spectrum(struct radeon_device *rdev,
  643. bool enable)
  644. {
  645. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  646. if (enable) {
  647. if (pi->sclk_ss)
  648. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  649. if (pi->mclk_ss) {
  650. if (rdev->family == CHIP_RV740)
  651. rv740_enable_mclk_spread_spectrum(rdev, true);
  652. }
  653. } else {
  654. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  655. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  656. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  657. if (rdev->family == CHIP_RV740)
  658. rv740_enable_mclk_spread_spectrum(rdev, false);
  659. }
  660. }
  661. static void rv770_program_mpll_timing_parameters(struct radeon_device *rdev)
  662. {
  663. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  664. if ((rdev->family == CHIP_RV770) && !pi->mem_gddr5) {
  665. WREG32(MPLL_TIME,
  666. (MPLL_LOCK_TIME(R600_MPLLLOCKTIME_DFLT * pi->ref_div) |
  667. MPLL_RESET_TIME(R600_MPLLRESETTIME_DFLT)));
  668. }
  669. }
  670. void rv770_setup_bsp(struct radeon_device *rdev)
  671. {
  672. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  673. u32 xclk = radeon_get_xclk(rdev);
  674. r600_calculate_u_and_p(pi->asi,
  675. xclk,
  676. 16,
  677. &pi->bsp,
  678. &pi->bsu);
  679. r600_calculate_u_and_p(pi->pasi,
  680. xclk,
  681. 16,
  682. &pi->pbsp,
  683. &pi->pbsu);
  684. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  685. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  686. WREG32(CG_BSP, pi->dsp);
  687. }
  688. void rv770_program_git(struct radeon_device *rdev)
  689. {
  690. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  691. }
  692. void rv770_program_tp(struct radeon_device *rdev)
  693. {
  694. int i;
  695. enum r600_td td = R600_TD_DFLT;
  696. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  697. WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  698. if (td == R600_TD_AUTO)
  699. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  700. else
  701. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  702. if (td == R600_TD_UP)
  703. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  704. if (td == R600_TD_DOWN)
  705. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  706. }
  707. void rv770_program_tpp(struct radeon_device *rdev)
  708. {
  709. WREG32(CG_TPC, R600_TPC_DFLT);
  710. }
  711. void rv770_program_sstp(struct radeon_device *rdev)
  712. {
  713. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  714. }
  715. void rv770_program_engine_speed_parameters(struct radeon_device *rdev)
  716. {
  717. WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC);
  718. }
  719. static void rv770_enable_display_gap(struct radeon_device *rdev)
  720. {
  721. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  722. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  723. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
  724. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  725. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  726. }
  727. void rv770_program_vc(struct radeon_device *rdev)
  728. {
  729. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  730. WREG32(CG_FTV, pi->vrc);
  731. }
  732. void rv770_clear_vc(struct radeon_device *rdev)
  733. {
  734. WREG32(CG_FTV, 0);
  735. }
  736. int rv770_upload_firmware(struct radeon_device *rdev)
  737. {
  738. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  739. int ret;
  740. rv770_reset_smc(rdev);
  741. rv770_stop_smc_clock(rdev);
  742. ret = rv770_load_smc_ucode(rdev, pi->sram_end);
  743. if (ret)
  744. return ret;
  745. return 0;
  746. }
  747. static int rv770_populate_smc_acpi_state(struct radeon_device *rdev,
  748. RV770_SMC_STATETABLE *table)
  749. {
  750. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  751. u32 mpll_ad_func_cntl =
  752. pi->clk_regs.rv770.mpll_ad_func_cntl;
  753. u32 mpll_ad_func_cntl_2 =
  754. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  755. u32 mpll_dq_func_cntl =
  756. pi->clk_regs.rv770.mpll_dq_func_cntl;
  757. u32 mpll_dq_func_cntl_2 =
  758. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  759. u32 spll_func_cntl =
  760. pi->clk_regs.rv770.cg_spll_func_cntl;
  761. u32 spll_func_cntl_2 =
  762. pi->clk_regs.rv770.cg_spll_func_cntl_2;
  763. u32 spll_func_cntl_3 =
  764. pi->clk_regs.rv770.cg_spll_func_cntl_3;
  765. u32 mclk_pwrmgt_cntl;
  766. u32 dll_cntl;
  767. table->ACPIState = table->initialState;
  768. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  769. if (pi->acpi_vddc) {
  770. rv770_populate_vddc_value(rdev, pi->acpi_vddc,
  771. &table->ACPIState.levels[0].vddc);
  772. if (pi->pcie_gen2) {
  773. if (pi->acpi_pcie_gen2)
  774. table->ACPIState.levels[0].gen2PCIE = 1;
  775. else
  776. table->ACPIState.levels[0].gen2PCIE = 0;
  777. } else
  778. table->ACPIState.levels[0].gen2PCIE = 0;
  779. if (pi->acpi_pcie_gen2)
  780. table->ACPIState.levels[0].gen2XSP = 1;
  781. else
  782. table->ACPIState.levels[0].gen2XSP = 0;
  783. } else {
  784. rv770_populate_vddc_value(rdev, pi->min_vddc_in_table,
  785. &table->ACPIState.levels[0].vddc);
  786. table->ACPIState.levels[0].gen2PCIE = 0;
  787. }
  788. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  789. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  790. mclk_pwrmgt_cntl = (MRDCKA0_RESET |
  791. MRDCKA1_RESET |
  792. MRDCKB0_RESET |
  793. MRDCKB1_RESET |
  794. MRDCKC0_RESET |
  795. MRDCKC1_RESET |
  796. MRDCKD0_RESET |
  797. MRDCKD1_RESET);
  798. dll_cntl = 0xff000000;
  799. spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
  800. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  801. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  802. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  803. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  804. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  805. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  806. table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  807. table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  808. table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
  809. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  810. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  811. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  812. table->ACPIState.levels[0].sclk.sclk_value = 0;
  813. rv770_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  814. table->ACPIState.levels[1] = table->ACPIState.levels[0];
  815. table->ACPIState.levels[2] = table->ACPIState.levels[0];
  816. return 0;
  817. }
  818. int rv770_populate_initial_mvdd_value(struct radeon_device *rdev,
  819. RV770_SMC_VOLTAGE_VALUE *voltage)
  820. {
  821. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  822. if ((pi->s0_vid_lower_smio_cntl & pi->mvdd_mask_low) ==
  823. (pi->mvdd_low_smio[MVDD_LOW_INDEX] & pi->mvdd_mask_low) ) {
  824. voltage->index = MVDD_LOW_INDEX;
  825. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  826. } else {
  827. voltage->index = MVDD_HIGH_INDEX;
  828. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  829. }
  830. return 0;
  831. }
  832. static int rv770_populate_smc_initial_state(struct radeon_device *rdev,
  833. struct radeon_ps *radeon_state,
  834. RV770_SMC_STATETABLE *table)
  835. {
  836. struct rv7xx_ps *initial_state = rv770_get_ps(radeon_state);
  837. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  838. u32 a_t;
  839. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  840. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
  841. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  842. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
  843. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  844. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
  845. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  846. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
  847. table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  848. cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
  849. table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
  850. cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
  851. table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
  852. cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
  853. table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
  854. cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
  855. table->initialState.levels[0].mclk.mclk770.mclk_value =
  856. cpu_to_be32(initial_state->low.mclk);
  857. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  858. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
  859. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  860. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
  861. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  862. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
  863. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  864. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
  865. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  866. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
  867. table->initialState.levels[0].sclk.sclk_value =
  868. cpu_to_be32(initial_state->low.sclk);
  869. table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  870. table->initialState.levels[0].seqValue =
  871. rv770_get_seq_value(rdev, &initial_state->low);
  872. rv770_populate_vddc_value(rdev,
  873. initial_state->low.vddc,
  874. &table->initialState.levels[0].vddc);
  875. rv770_populate_initial_mvdd_value(rdev,
  876. &table->initialState.levels[0].mvdd);
  877. a_t = CG_R(0xffff) | CG_L(0);
  878. table->initialState.levels[0].aT = cpu_to_be32(a_t);
  879. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  880. if (pi->boot_in_gen2)
  881. table->initialState.levels[0].gen2PCIE = 1;
  882. else
  883. table->initialState.levels[0].gen2PCIE = 0;
  884. if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  885. table->initialState.levels[0].gen2XSP = 1;
  886. else
  887. table->initialState.levels[0].gen2XSP = 0;
  888. if (rdev->family == CHIP_RV740) {
  889. if (pi->mem_gddr5) {
  890. if (initial_state->low.mclk <= pi->mclk_strobe_mode_threshold)
  891. table->initialState.levels[0].strobeMode =
  892. rv740_get_mclk_frequency_ratio(initial_state->low.mclk) | 0x10;
  893. else
  894. table->initialState.levels[0].strobeMode = 0;
  895. if (initial_state->low.mclk >= pi->mclk_edc_enable_threshold)
  896. table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
  897. else
  898. table->initialState.levels[0].mcFlags = 0;
  899. }
  900. }
  901. table->initialState.levels[1] = table->initialState.levels[0];
  902. table->initialState.levels[2] = table->initialState.levels[0];
  903. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  904. return 0;
  905. }
  906. static int rv770_populate_smc_vddc_table(struct radeon_device *rdev,
  907. RV770_SMC_STATETABLE *table)
  908. {
  909. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  910. int i;
  911. for (i = 0; i < pi->valid_vddc_entries; i++) {
  912. table->highSMIO[pi->vddc_table[i].vddc_index] =
  913. pi->vddc_table[i].high_smio;
  914. table->lowSMIO[pi->vddc_table[i].vddc_index] =
  915. cpu_to_be32(pi->vddc_table[i].low_smio);
  916. }
  917. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
  918. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
  919. cpu_to_be32(pi->vddc_mask_low);
  920. for (i = 0;
  921. ((i < pi->valid_vddc_entries) &&
  922. (pi->max_vddc_in_table >
  923. pi->vddc_table[i].vddc));
  924. i++);
  925. table->maxVDDCIndexInPPTable =
  926. pi->vddc_table[i].vddc_index;
  927. return 0;
  928. }
  929. static int rv770_populate_smc_mvdd_table(struct radeon_device *rdev,
  930. RV770_SMC_STATETABLE *table)
  931. {
  932. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  933. if (pi->mvdd_control) {
  934. table->lowSMIO[MVDD_HIGH_INDEX] |=
  935. cpu_to_be32(pi->mvdd_low_smio[MVDD_HIGH_INDEX]);
  936. table->lowSMIO[MVDD_LOW_INDEX] |=
  937. cpu_to_be32(pi->mvdd_low_smio[MVDD_LOW_INDEX]);
  938. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_MVDD] = 0;
  939. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_MVDD] =
  940. cpu_to_be32(pi->mvdd_mask_low);
  941. }
  942. return 0;
  943. }
  944. static int rv770_init_smc_table(struct radeon_device *rdev,
  945. struct radeon_ps *radeon_boot_state)
  946. {
  947. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  948. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  949. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  950. int ret;
  951. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  952. pi->boot_sclk = boot_state->low.sclk;
  953. rv770_populate_smc_vddc_table(rdev, table);
  954. rv770_populate_smc_mvdd_table(rdev, table);
  955. switch (rdev->pm.int_thermal_type) {
  956. case THERMAL_TYPE_RV770:
  957. case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
  958. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  959. break;
  960. case THERMAL_TYPE_NONE:
  961. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  962. break;
  963. case THERMAL_TYPE_EXTERNAL_GPIO:
  964. default:
  965. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  966. break;
  967. }
  968. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC) {
  969. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  970. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_DONT_WAIT_FOR_VBLANK_ON_ALERT)
  971. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK;
  972. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_GOTO_BOOT_ON_ALERT)
  973. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE;
  974. }
  975. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  976. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  977. if (pi->mem_gddr5)
  978. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  979. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  980. ret = rv730_populate_smc_initial_state(rdev, radeon_boot_state, table);
  981. else
  982. ret = rv770_populate_smc_initial_state(rdev, radeon_boot_state, table);
  983. if (ret)
  984. return ret;
  985. if (rdev->family == CHIP_RV740)
  986. ret = rv740_populate_smc_acpi_state(rdev, table);
  987. else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  988. ret = rv730_populate_smc_acpi_state(rdev, table);
  989. else
  990. ret = rv770_populate_smc_acpi_state(rdev, table);
  991. if (ret)
  992. return ret;
  993. table->driverState = table->initialState;
  994. return rv770_copy_bytes_to_smc(rdev,
  995. pi->state_table_start,
  996. (const u8 *)table,
  997. sizeof(RV770_SMC_STATETABLE),
  998. pi->sram_end);
  999. }
  1000. static int rv770_construct_vddc_table(struct radeon_device *rdev)
  1001. {
  1002. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1003. u16 min, max, step;
  1004. u32 steps = 0;
  1005. u8 vddc_index = 0;
  1006. u32 i;
  1007. radeon_atom_get_min_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &min);
  1008. radeon_atom_get_max_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &max);
  1009. radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &step);
  1010. steps = (max - min) / step + 1;
  1011. if (steps > MAX_NO_VREG_STEPS)
  1012. return -EINVAL;
  1013. for (i = 0; i < steps; i++) {
  1014. u32 gpio_pins, gpio_mask;
  1015. pi->vddc_table[i].vddc = (u16)(min + i * step);
  1016. radeon_atom_get_voltage_gpio_settings(rdev,
  1017. pi->vddc_table[i].vddc,
  1018. SET_VOLTAGE_TYPE_ASIC_VDDC,
  1019. &gpio_pins, &gpio_mask);
  1020. pi->vddc_table[i].low_smio = gpio_pins & gpio_mask;
  1021. pi->vddc_table[i].high_smio = 0;
  1022. pi->vddc_mask_low = gpio_mask;
  1023. if (i > 0) {
  1024. if ((pi->vddc_table[i].low_smio !=
  1025. pi->vddc_table[i - 1].low_smio ) ||
  1026. (pi->vddc_table[i].high_smio !=
  1027. pi->vddc_table[i - 1].high_smio))
  1028. vddc_index++;
  1029. }
  1030. pi->vddc_table[i].vddc_index = vddc_index;
  1031. }
  1032. pi->valid_vddc_entries = (u8)steps;
  1033. return 0;
  1034. }
  1035. static u32 rv770_get_mclk_split_point(struct atom_memory_info *memory_info)
  1036. {
  1037. if (memory_info->mem_type == MEM_TYPE_GDDR3)
  1038. return 30000;
  1039. return 0;
  1040. }
  1041. static int rv770_get_mvdd_pin_configuration(struct radeon_device *rdev)
  1042. {
  1043. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1044. u32 gpio_pins, gpio_mask;
  1045. radeon_atom_get_voltage_gpio_settings(rdev,
  1046. MVDD_HIGH_VALUE, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  1047. &gpio_pins, &gpio_mask);
  1048. pi->mvdd_mask_low = gpio_mask;
  1049. pi->mvdd_low_smio[MVDD_HIGH_INDEX] =
  1050. gpio_pins & gpio_mask;
  1051. radeon_atom_get_voltage_gpio_settings(rdev,
  1052. MVDD_LOW_VALUE, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  1053. &gpio_pins, &gpio_mask);
  1054. pi->mvdd_low_smio[MVDD_LOW_INDEX] =
  1055. gpio_pins & gpio_mask;
  1056. return 0;
  1057. }
  1058. u8 rv770_get_memory_module_index(struct radeon_device *rdev)
  1059. {
  1060. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  1061. }
  1062. static int rv770_get_mvdd_configuration(struct radeon_device *rdev)
  1063. {
  1064. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1065. u8 memory_module_index;
  1066. struct atom_memory_info memory_info;
  1067. memory_module_index = rv770_get_memory_module_index(rdev);
  1068. if (radeon_atom_get_memory_info(rdev, memory_module_index, &memory_info)) {
  1069. pi->mvdd_control = false;
  1070. return 0;
  1071. }
  1072. pi->mvdd_split_frequency =
  1073. rv770_get_mclk_split_point(&memory_info);
  1074. if (pi->mvdd_split_frequency == 0) {
  1075. pi->mvdd_control = false;
  1076. return 0;
  1077. }
  1078. return rv770_get_mvdd_pin_configuration(rdev);
  1079. }
  1080. void rv770_enable_voltage_control(struct radeon_device *rdev,
  1081. bool enable)
  1082. {
  1083. if (enable)
  1084. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  1085. else
  1086. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  1087. }
  1088. static void rv770_program_display_gap(struct radeon_device *rdev)
  1089. {
  1090. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  1091. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  1092. if (rdev->pm.dpm.new_active_crtcs & 1) {
  1093. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  1094. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1095. } else if (rdev->pm.dpm.new_active_crtcs & 2) {
  1096. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1097. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  1098. } else {
  1099. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1100. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1101. }
  1102. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1103. }
  1104. static void rv770_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  1105. bool enable)
  1106. {
  1107. rv770_enable_bif_dynamic_pcie_gen2(rdev, enable);
  1108. if (enable)
  1109. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  1110. else
  1111. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  1112. }
  1113. static void r7xx_program_memory_timing_parameters(struct radeon_device *rdev,
  1114. struct radeon_ps *radeon_new_state)
  1115. {
  1116. if ((rdev->family == CHIP_RV730) ||
  1117. (rdev->family == CHIP_RV710) ||
  1118. (rdev->family == CHIP_RV740))
  1119. rv730_program_memory_timing_parameters(rdev, radeon_new_state);
  1120. else
  1121. rv770_program_memory_timing_parameters(rdev, radeon_new_state);
  1122. }
  1123. static int rv770_upload_sw_state(struct radeon_device *rdev,
  1124. struct radeon_ps *radeon_new_state)
  1125. {
  1126. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1127. u16 address = pi->state_table_start +
  1128. offsetof(RV770_SMC_STATETABLE, driverState);
  1129. RV770_SMC_SWSTATE state = { 0 };
  1130. int ret;
  1131. ret = rv770_convert_power_state_to_smc(rdev, radeon_new_state, &state);
  1132. if (ret)
  1133. return ret;
  1134. return rv770_copy_bytes_to_smc(rdev, address, (const u8 *)&state,
  1135. sizeof(RV770_SMC_SWSTATE),
  1136. pi->sram_end);
  1137. }
  1138. int rv770_halt_smc(struct radeon_device *rdev)
  1139. {
  1140. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  1141. return -EINVAL;
  1142. if (rv770_wait_for_smc_inactive(rdev) != PPSMC_Result_OK)
  1143. return -EINVAL;
  1144. return 0;
  1145. }
  1146. int rv770_resume_smc(struct radeon_device *rdev)
  1147. {
  1148. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_Resume) != PPSMC_Result_OK)
  1149. return -EINVAL;
  1150. return 0;
  1151. }
  1152. int rv770_set_sw_state(struct radeon_device *rdev)
  1153. {
  1154. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) != PPSMC_Result_OK)
  1155. return -EINVAL;
  1156. return 0;
  1157. }
  1158. int rv770_set_boot_state(struct radeon_device *rdev)
  1159. {
  1160. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) != PPSMC_Result_OK)
  1161. return -EINVAL;
  1162. return 0;
  1163. }
  1164. void rv770_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  1165. struct radeon_ps *new_ps,
  1166. struct radeon_ps *old_ps)
  1167. {
  1168. struct rv7xx_ps *new_state = rv770_get_ps(new_ps);
  1169. struct rv7xx_ps *current_state = rv770_get_ps(old_ps);
  1170. if ((new_ps->vclk == old_ps->vclk) &&
  1171. (new_ps->dclk == old_ps->dclk))
  1172. return;
  1173. if (new_state->high.sclk >= current_state->high.sclk)
  1174. return;
  1175. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  1176. }
  1177. void rv770_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  1178. struct radeon_ps *new_ps,
  1179. struct radeon_ps *old_ps)
  1180. {
  1181. struct rv7xx_ps *new_state = rv770_get_ps(new_ps);
  1182. struct rv7xx_ps *current_state = rv770_get_ps(old_ps);
  1183. if ((new_ps->vclk == old_ps->vclk) &&
  1184. (new_ps->dclk == old_ps->dclk))
  1185. return;
  1186. if (new_state->high.sclk < current_state->high.sclk)
  1187. return;
  1188. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  1189. }
  1190. int rv770_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  1191. {
  1192. if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_NoForcedLevel)) != PPSMC_Result_OK)
  1193. return -EINVAL;
  1194. if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_TwoLevelsDisabled)) != PPSMC_Result_OK)
  1195. return -EINVAL;
  1196. return 0;
  1197. }
  1198. int rv770_dpm_force_performance_level(struct radeon_device *rdev,
  1199. enum radeon_dpm_forced_level level)
  1200. {
  1201. PPSMC_Msg msg;
  1202. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  1203. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_ZeroLevelsDisabled) != PPSMC_Result_OK)
  1204. return -EINVAL;
  1205. msg = PPSMC_MSG_ForceHigh;
  1206. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  1207. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  1208. return -EINVAL;
  1209. msg = (PPSMC_Msg)(PPSMC_MSG_TwoLevelsDisabled);
  1210. } else {
  1211. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  1212. return -EINVAL;
  1213. msg = (PPSMC_Msg)(PPSMC_MSG_ZeroLevelsDisabled);
  1214. }
  1215. if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
  1216. return -EINVAL;
  1217. rdev->pm.dpm.forced_level = level;
  1218. return 0;
  1219. }
  1220. void r7xx_start_smc(struct radeon_device *rdev)
  1221. {
  1222. rv770_start_smc(rdev);
  1223. rv770_start_smc_clock(rdev);
  1224. }
  1225. void r7xx_stop_smc(struct radeon_device *rdev)
  1226. {
  1227. rv770_reset_smc(rdev);
  1228. rv770_stop_smc_clock(rdev);
  1229. }
  1230. static void rv770_read_clock_registers(struct radeon_device *rdev)
  1231. {
  1232. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1233. pi->clk_regs.rv770.cg_spll_func_cntl =
  1234. RREG32(CG_SPLL_FUNC_CNTL);
  1235. pi->clk_regs.rv770.cg_spll_func_cntl_2 =
  1236. RREG32(CG_SPLL_FUNC_CNTL_2);
  1237. pi->clk_regs.rv770.cg_spll_func_cntl_3 =
  1238. RREG32(CG_SPLL_FUNC_CNTL_3);
  1239. pi->clk_regs.rv770.cg_spll_spread_spectrum =
  1240. RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1241. pi->clk_regs.rv770.cg_spll_spread_spectrum_2 =
  1242. RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1243. pi->clk_regs.rv770.mpll_ad_func_cntl =
  1244. RREG32(MPLL_AD_FUNC_CNTL);
  1245. pi->clk_regs.rv770.mpll_ad_func_cntl_2 =
  1246. RREG32(MPLL_AD_FUNC_CNTL_2);
  1247. pi->clk_regs.rv770.mpll_dq_func_cntl =
  1248. RREG32(MPLL_DQ_FUNC_CNTL);
  1249. pi->clk_regs.rv770.mpll_dq_func_cntl_2 =
  1250. RREG32(MPLL_DQ_FUNC_CNTL_2);
  1251. pi->clk_regs.rv770.mclk_pwrmgt_cntl =
  1252. RREG32(MCLK_PWRMGT_CNTL);
  1253. pi->clk_regs.rv770.dll_cntl = RREG32(DLL_CNTL);
  1254. }
  1255. static void r7xx_read_clock_registers(struct radeon_device *rdev)
  1256. {
  1257. if (rdev->family == CHIP_RV740)
  1258. rv740_read_clock_registers(rdev);
  1259. else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1260. rv730_read_clock_registers(rdev);
  1261. else
  1262. rv770_read_clock_registers(rdev);
  1263. }
  1264. void rv770_read_voltage_smio_registers(struct radeon_device *rdev)
  1265. {
  1266. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1267. pi->s0_vid_lower_smio_cntl =
  1268. RREG32(S0_VID_LOWER_SMIO_CNTL);
  1269. }
  1270. void rv770_reset_smio_status(struct radeon_device *rdev)
  1271. {
  1272. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1273. u32 sw_smio_index, vid_smio_cntl;
  1274. sw_smio_index =
  1275. (RREG32(GENERAL_PWRMGT) & SW_SMIO_INDEX_MASK) >> SW_SMIO_INDEX_SHIFT;
  1276. switch (sw_smio_index) {
  1277. case 3:
  1278. vid_smio_cntl = RREG32(S3_VID_LOWER_SMIO_CNTL);
  1279. break;
  1280. case 2:
  1281. vid_smio_cntl = RREG32(S2_VID_LOWER_SMIO_CNTL);
  1282. break;
  1283. case 1:
  1284. vid_smio_cntl = RREG32(S1_VID_LOWER_SMIO_CNTL);
  1285. break;
  1286. case 0:
  1287. return;
  1288. default:
  1289. vid_smio_cntl = pi->s0_vid_lower_smio_cntl;
  1290. break;
  1291. }
  1292. WREG32(S0_VID_LOWER_SMIO_CNTL, vid_smio_cntl);
  1293. WREG32_P(GENERAL_PWRMGT, SW_SMIO_INDEX(0), ~SW_SMIO_INDEX_MASK);
  1294. }
  1295. void rv770_get_memory_type(struct radeon_device *rdev)
  1296. {
  1297. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1298. u32 tmp;
  1299. tmp = RREG32(MC_SEQ_MISC0);
  1300. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  1301. MC_SEQ_MISC0_GDDR5_VALUE)
  1302. pi->mem_gddr5 = true;
  1303. else
  1304. pi->mem_gddr5 = false;
  1305. }
  1306. void rv770_get_pcie_gen2_status(struct radeon_device *rdev)
  1307. {
  1308. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1309. u32 tmp;
  1310. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1311. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1312. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  1313. pi->pcie_gen2 = true;
  1314. else
  1315. pi->pcie_gen2 = false;
  1316. if (pi->pcie_gen2) {
  1317. if (tmp & LC_CURRENT_DATA_RATE)
  1318. pi->boot_in_gen2 = true;
  1319. else
  1320. pi->boot_in_gen2 = false;
  1321. } else
  1322. pi->boot_in_gen2 = false;
  1323. }
  1324. #if 0
  1325. static int rv770_enter_ulp_state(struct radeon_device *rdev)
  1326. {
  1327. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1328. if (pi->gfx_clock_gating) {
  1329. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1330. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1331. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1332. RREG32(GB_TILING_CONFIG);
  1333. }
  1334. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1335. ~HOST_SMC_MSG_MASK);
  1336. udelay(7000);
  1337. return 0;
  1338. }
  1339. static int rv770_exit_ulp_state(struct radeon_device *rdev)
  1340. {
  1341. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1342. int i;
  1343. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_ResumeFromMinimumPower),
  1344. ~HOST_SMC_MSG_MASK);
  1345. udelay(7000);
  1346. for (i = 0; i < rdev->usec_timeout; i++) {
  1347. if (((RREG32(SMC_MSG) & HOST_SMC_RESP_MASK) >> HOST_SMC_RESP_SHIFT) == 1)
  1348. break;
  1349. udelay(1000);
  1350. }
  1351. if (pi->gfx_clock_gating)
  1352. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  1353. return 0;
  1354. }
  1355. #endif
  1356. static void rv770_get_mclk_odt_threshold(struct radeon_device *rdev)
  1357. {
  1358. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1359. u8 memory_module_index;
  1360. struct atom_memory_info memory_info;
  1361. pi->mclk_odt_threshold = 0;
  1362. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710)) {
  1363. memory_module_index = rv770_get_memory_module_index(rdev);
  1364. if (radeon_atom_get_memory_info(rdev, memory_module_index, &memory_info))
  1365. return;
  1366. if (memory_info.mem_type == MEM_TYPE_DDR2 ||
  1367. memory_info.mem_type == MEM_TYPE_DDR3)
  1368. pi->mclk_odt_threshold = 30000;
  1369. }
  1370. }
  1371. void rv770_get_max_vddc(struct radeon_device *rdev)
  1372. {
  1373. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1374. u16 vddc;
  1375. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc))
  1376. pi->max_vddc = 0;
  1377. else
  1378. pi->max_vddc = vddc;
  1379. }
  1380. void rv770_program_response_times(struct radeon_device *rdev)
  1381. {
  1382. u32 voltage_response_time, backbias_response_time;
  1383. u32 acpi_delay_time, vbi_time_out;
  1384. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly;
  1385. u32 reference_clock;
  1386. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1387. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1388. if (voltage_response_time == 0)
  1389. voltage_response_time = 1000;
  1390. if (backbias_response_time == 0)
  1391. backbias_response_time = 1000;
  1392. acpi_delay_time = 15000;
  1393. vbi_time_out = 100000;
  1394. reference_clock = radeon_get_xclk(rdev);
  1395. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1396. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1397. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1398. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1399. rv770_write_smc_soft_register(rdev,
  1400. RV770_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1401. rv770_write_smc_soft_register(rdev,
  1402. RV770_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1403. rv770_write_smc_soft_register(rdev,
  1404. RV770_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1405. rv770_write_smc_soft_register(rdev,
  1406. RV770_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1407. #if 0
  1408. /* XXX look up hw revision */
  1409. if (WEKIVA_A21)
  1410. rv770_write_smc_soft_register(rdev,
  1411. RV770_SMC_SOFT_REGISTER_baby_step_timer,
  1412. 0x10);
  1413. #endif
  1414. }
  1415. static void rv770_program_dcodt_before_state_switch(struct radeon_device *rdev,
  1416. struct radeon_ps *radeon_new_state,
  1417. struct radeon_ps *radeon_current_state)
  1418. {
  1419. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1420. struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
  1421. struct rv7xx_ps *current_state = rv770_get_ps(radeon_current_state);
  1422. bool current_use_dc = false;
  1423. bool new_use_dc = false;
  1424. if (pi->mclk_odt_threshold == 0)
  1425. return;
  1426. if (current_state->high.mclk <= pi->mclk_odt_threshold)
  1427. current_use_dc = true;
  1428. if (new_state->high.mclk <= pi->mclk_odt_threshold)
  1429. new_use_dc = true;
  1430. if (current_use_dc == new_use_dc)
  1431. return;
  1432. if (!current_use_dc && new_use_dc)
  1433. return;
  1434. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1435. rv730_program_dcodt(rdev, new_use_dc);
  1436. }
  1437. static void rv770_program_dcodt_after_state_switch(struct radeon_device *rdev,
  1438. struct radeon_ps *radeon_new_state,
  1439. struct radeon_ps *radeon_current_state)
  1440. {
  1441. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1442. struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
  1443. struct rv7xx_ps *current_state = rv770_get_ps(radeon_current_state);
  1444. bool current_use_dc = false;
  1445. bool new_use_dc = false;
  1446. if (pi->mclk_odt_threshold == 0)
  1447. return;
  1448. if (current_state->high.mclk <= pi->mclk_odt_threshold)
  1449. current_use_dc = true;
  1450. if (new_state->high.mclk <= pi->mclk_odt_threshold)
  1451. new_use_dc = true;
  1452. if (current_use_dc == new_use_dc)
  1453. return;
  1454. if (current_use_dc && !new_use_dc)
  1455. return;
  1456. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1457. rv730_program_dcodt(rdev, new_use_dc);
  1458. }
  1459. static void rv770_retrieve_odt_values(struct radeon_device *rdev)
  1460. {
  1461. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1462. if (pi->mclk_odt_threshold == 0)
  1463. return;
  1464. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1465. rv730_get_odt_values(rdev);
  1466. }
  1467. static void rv770_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  1468. {
  1469. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1470. bool want_thermal_protection;
  1471. enum radeon_dpm_event_src dpm_event_src;
  1472. switch (sources) {
  1473. case 0:
  1474. default:
  1475. want_thermal_protection = false;
  1476. break;
  1477. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1478. want_thermal_protection = true;
  1479. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  1480. break;
  1481. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1482. want_thermal_protection = true;
  1483. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  1484. break;
  1485. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1486. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1487. want_thermal_protection = true;
  1488. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1489. break;
  1490. }
  1491. if (want_thermal_protection) {
  1492. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  1493. if (pi->thermal_protection)
  1494. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  1495. } else {
  1496. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  1497. }
  1498. }
  1499. void rv770_enable_auto_throttle_source(struct radeon_device *rdev,
  1500. enum radeon_dpm_auto_throttle_src source,
  1501. bool enable)
  1502. {
  1503. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1504. if (enable) {
  1505. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1506. pi->active_auto_throttle_sources |= 1 << source;
  1507. rv770_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1508. }
  1509. } else {
  1510. if (pi->active_auto_throttle_sources & (1 << source)) {
  1511. pi->active_auto_throttle_sources &= ~(1 << source);
  1512. rv770_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1513. }
  1514. }
  1515. }
  1516. static int rv770_set_thermal_temperature_range(struct radeon_device *rdev,
  1517. int min_temp, int max_temp)
  1518. {
  1519. int low_temp = 0 * 1000;
  1520. int high_temp = 255 * 1000;
  1521. if (low_temp < min_temp)
  1522. low_temp = min_temp;
  1523. if (high_temp > max_temp)
  1524. high_temp = max_temp;
  1525. if (high_temp < low_temp) {
  1526. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  1527. return -EINVAL;
  1528. }
  1529. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  1530. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  1531. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  1532. rdev->pm.dpm.thermal.min_temp = low_temp;
  1533. rdev->pm.dpm.thermal.max_temp = high_temp;
  1534. return 0;
  1535. }
  1536. int rv770_dpm_enable(struct radeon_device *rdev)
  1537. {
  1538. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1539. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1540. int ret;
  1541. if (pi->gfx_clock_gating)
  1542. rv770_restore_cgcg(rdev);
  1543. if (rv770_dpm_enabled(rdev))
  1544. return -EINVAL;
  1545. if (pi->voltage_control) {
  1546. rv770_enable_voltage_control(rdev, true);
  1547. ret = rv770_construct_vddc_table(rdev);
  1548. if (ret) {
  1549. DRM_ERROR("rv770_construct_vddc_table failed\n");
  1550. return ret;
  1551. }
  1552. }
  1553. if (pi->dcodt)
  1554. rv770_retrieve_odt_values(rdev);
  1555. if (pi->mvdd_control) {
  1556. ret = rv770_get_mvdd_configuration(rdev);
  1557. if (ret) {
  1558. DRM_ERROR("rv770_get_mvdd_configuration failed\n");
  1559. return ret;
  1560. }
  1561. }
  1562. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1563. rv770_enable_backbias(rdev, true);
  1564. rv770_enable_spread_spectrum(rdev, true);
  1565. if (pi->thermal_protection)
  1566. rv770_enable_thermal_protection(rdev, true);
  1567. rv770_program_mpll_timing_parameters(rdev);
  1568. rv770_setup_bsp(rdev);
  1569. rv770_program_git(rdev);
  1570. rv770_program_tp(rdev);
  1571. rv770_program_tpp(rdev);
  1572. rv770_program_sstp(rdev);
  1573. rv770_program_engine_speed_parameters(rdev);
  1574. rv770_enable_display_gap(rdev);
  1575. rv770_program_vc(rdev);
  1576. if (pi->dynamic_pcie_gen2)
  1577. rv770_enable_dynamic_pcie_gen2(rdev, true);
  1578. ret = rv770_upload_firmware(rdev);
  1579. if (ret) {
  1580. DRM_ERROR("rv770_upload_firmware failed\n");
  1581. return ret;
  1582. }
  1583. ret = rv770_init_smc_table(rdev, boot_ps);
  1584. if (ret) {
  1585. DRM_ERROR("rv770_init_smc_table failed\n");
  1586. return ret;
  1587. }
  1588. rv770_program_response_times(rdev);
  1589. r7xx_start_smc(rdev);
  1590. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1591. rv730_start_dpm(rdev);
  1592. else
  1593. rv770_start_dpm(rdev);
  1594. if (pi->gfx_clock_gating)
  1595. rv770_gfx_clock_gating_enable(rdev, true);
  1596. if (pi->mg_clock_gating)
  1597. rv770_mg_clock_gating_enable(rdev, true);
  1598. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  1599. return 0;
  1600. }
  1601. int rv770_dpm_late_enable(struct radeon_device *rdev)
  1602. {
  1603. int ret;
  1604. if (rdev->irq.installed &&
  1605. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1606. PPSMC_Result result;
  1607. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1608. if (ret)
  1609. return ret;
  1610. rdev->irq.dpm_thermal = true;
  1611. radeon_irq_set(rdev);
  1612. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  1613. if (result != PPSMC_Result_OK)
  1614. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  1615. }
  1616. return 0;
  1617. }
  1618. void rv770_dpm_disable(struct radeon_device *rdev)
  1619. {
  1620. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1621. if (!rv770_dpm_enabled(rdev))
  1622. return;
  1623. rv770_clear_vc(rdev);
  1624. if (pi->thermal_protection)
  1625. rv770_enable_thermal_protection(rdev, false);
  1626. rv770_enable_spread_spectrum(rdev, false);
  1627. if (pi->dynamic_pcie_gen2)
  1628. rv770_enable_dynamic_pcie_gen2(rdev, false);
  1629. if (rdev->irq.installed &&
  1630. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1631. rdev->irq.dpm_thermal = false;
  1632. radeon_irq_set(rdev);
  1633. }
  1634. if (pi->gfx_clock_gating)
  1635. rv770_gfx_clock_gating_enable(rdev, false);
  1636. if (pi->mg_clock_gating)
  1637. rv770_mg_clock_gating_enable(rdev, false);
  1638. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1639. rv730_stop_dpm(rdev);
  1640. else
  1641. rv770_stop_dpm(rdev);
  1642. r7xx_stop_smc(rdev);
  1643. rv770_reset_smio_status(rdev);
  1644. }
  1645. int rv770_dpm_set_power_state(struct radeon_device *rdev)
  1646. {
  1647. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1648. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  1649. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  1650. int ret;
  1651. ret = rv770_restrict_performance_levels_before_switch(rdev);
  1652. if (ret) {
  1653. DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
  1654. return ret;
  1655. }
  1656. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1657. ret = rv770_halt_smc(rdev);
  1658. if (ret) {
  1659. DRM_ERROR("rv770_halt_smc failed\n");
  1660. return ret;
  1661. }
  1662. ret = rv770_upload_sw_state(rdev, new_ps);
  1663. if (ret) {
  1664. DRM_ERROR("rv770_upload_sw_state failed\n");
  1665. return ret;
  1666. }
  1667. r7xx_program_memory_timing_parameters(rdev, new_ps);
  1668. if (pi->dcodt)
  1669. rv770_program_dcodt_before_state_switch(rdev, new_ps, old_ps);
  1670. ret = rv770_resume_smc(rdev);
  1671. if (ret) {
  1672. DRM_ERROR("rv770_resume_smc failed\n");
  1673. return ret;
  1674. }
  1675. ret = rv770_set_sw_state(rdev);
  1676. if (ret) {
  1677. DRM_ERROR("rv770_set_sw_state failed\n");
  1678. return ret;
  1679. }
  1680. if (pi->dcodt)
  1681. rv770_program_dcodt_after_state_switch(rdev, new_ps, old_ps);
  1682. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1683. return 0;
  1684. }
  1685. void rv770_dpm_reset_asic(struct radeon_device *rdev)
  1686. {
  1687. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1688. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1689. rv770_restrict_performance_levels_before_switch(rdev);
  1690. if (pi->dcodt)
  1691. rv770_program_dcodt_before_state_switch(rdev, boot_ps, boot_ps);
  1692. rv770_set_boot_state(rdev);
  1693. if (pi->dcodt)
  1694. rv770_program_dcodt_after_state_switch(rdev, boot_ps, boot_ps);
  1695. }
  1696. void rv770_dpm_setup_asic(struct radeon_device *rdev)
  1697. {
  1698. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1699. r7xx_read_clock_registers(rdev);
  1700. rv770_read_voltage_smio_registers(rdev);
  1701. rv770_get_memory_type(rdev);
  1702. if (pi->dcodt)
  1703. rv770_get_mclk_odt_threshold(rdev);
  1704. rv770_get_pcie_gen2_status(rdev);
  1705. rv770_enable_acpi_pm(rdev);
  1706. if (radeon_aspm != 0) {
  1707. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s)
  1708. rv770_enable_l0s(rdev);
  1709. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1)
  1710. rv770_enable_l1(rdev);
  1711. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1)
  1712. rv770_enable_pll_sleep_in_l1(rdev);
  1713. }
  1714. }
  1715. void rv770_dpm_display_configuration_changed(struct radeon_device *rdev)
  1716. {
  1717. rv770_program_display_gap(rdev);
  1718. }
  1719. union power_info {
  1720. struct _ATOM_POWERPLAY_INFO info;
  1721. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1722. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1723. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1724. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1725. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1726. };
  1727. union pplib_clock_info {
  1728. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1729. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1730. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1731. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1732. };
  1733. union pplib_power_state {
  1734. struct _ATOM_PPLIB_STATE v1;
  1735. struct _ATOM_PPLIB_STATE_V2 v2;
  1736. };
  1737. static void rv7xx_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1738. struct radeon_ps *rps,
  1739. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  1740. u8 table_rev)
  1741. {
  1742. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1743. rps->class = le16_to_cpu(non_clock_info->usClassification);
  1744. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  1745. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  1746. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  1747. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  1748. } else {
  1749. rps->vclk = 0;
  1750. rps->dclk = 0;
  1751. }
  1752. if (r600_is_uvd_state(rps->class, rps->class2)) {
  1753. if ((rps->vclk == 0) || (rps->dclk == 0)) {
  1754. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  1755. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  1756. }
  1757. }
  1758. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  1759. rdev->pm.dpm.boot_ps = rps;
  1760. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  1761. rdev->pm.dpm.uvd_ps = rps;
  1762. }
  1763. static void rv7xx_parse_pplib_clock_info(struct radeon_device *rdev,
  1764. struct radeon_ps *rps, int index,
  1765. union pplib_clock_info *clock_info)
  1766. {
  1767. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1768. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1769. struct rv7xx_ps *ps = rv770_get_ps(rps);
  1770. u32 sclk, mclk;
  1771. struct rv7xx_pl *pl;
  1772. switch (index) {
  1773. case 0:
  1774. pl = &ps->low;
  1775. break;
  1776. case 1:
  1777. pl = &ps->medium;
  1778. break;
  1779. case 2:
  1780. default:
  1781. pl = &ps->high;
  1782. break;
  1783. }
  1784. if (rdev->family >= CHIP_CEDAR) {
  1785. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  1786. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  1787. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  1788. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  1789. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  1790. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  1791. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  1792. } else {
  1793. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  1794. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  1795. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  1796. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  1797. pl->vddc = le16_to_cpu(clock_info->r600.usVDDC);
  1798. pl->flags = le32_to_cpu(clock_info->r600.ulFlags);
  1799. }
  1800. pl->mclk = mclk;
  1801. pl->sclk = sclk;
  1802. /* patch up vddc if necessary */
  1803. if (pl->vddc == 0xff01) {
  1804. if (pi->max_vddc)
  1805. pl->vddc = pi->max_vddc;
  1806. }
  1807. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  1808. pi->acpi_vddc = pl->vddc;
  1809. if (rdev->family >= CHIP_CEDAR)
  1810. eg_pi->acpi_vddci = pl->vddci;
  1811. if (ps->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  1812. pi->acpi_pcie_gen2 = true;
  1813. else
  1814. pi->acpi_pcie_gen2 = false;
  1815. }
  1816. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  1817. if (rdev->family >= CHIP_BARTS) {
  1818. eg_pi->ulv.supported = true;
  1819. eg_pi->ulv.pl = pl;
  1820. }
  1821. }
  1822. if (pi->min_vddc_in_table > pl->vddc)
  1823. pi->min_vddc_in_table = pl->vddc;
  1824. if (pi->max_vddc_in_table < pl->vddc)
  1825. pi->max_vddc_in_table = pl->vddc;
  1826. /* patch up boot state */
  1827. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1828. u16 vddc, vddci, mvdd;
  1829. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  1830. pl->mclk = rdev->clock.default_mclk;
  1831. pl->sclk = rdev->clock.default_sclk;
  1832. pl->vddc = vddc;
  1833. pl->vddci = vddci;
  1834. }
  1835. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1836. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  1837. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  1838. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  1839. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  1840. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  1841. }
  1842. }
  1843. int rv7xx_parse_power_table(struct radeon_device *rdev)
  1844. {
  1845. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1846. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1847. union pplib_power_state *power_state;
  1848. int i, j;
  1849. union pplib_clock_info *clock_info;
  1850. union power_info *power_info;
  1851. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1852. u16 data_offset;
  1853. u8 frev, crev;
  1854. struct rv7xx_ps *ps;
  1855. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1856. &frev, &crev, &data_offset))
  1857. return -EINVAL;
  1858. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1859. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  1860. power_info->pplib.ucNumStates, GFP_KERNEL);
  1861. if (!rdev->pm.dpm.ps)
  1862. return -ENOMEM;
  1863. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  1864. power_state = (union pplib_power_state *)
  1865. (mode_info->atom_context->bios + data_offset +
  1866. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  1867. i * power_info->pplib.ucStateEntrySize);
  1868. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1869. (mode_info->atom_context->bios + data_offset +
  1870. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  1871. (power_state->v1.ucNonClockStateIndex *
  1872. power_info->pplib.ucNonClockSize));
  1873. if (power_info->pplib.ucStateEntrySize - 1) {
  1874. u8 *idx;
  1875. ps = kzalloc(sizeof(struct rv7xx_ps), GFP_KERNEL);
  1876. if (ps == NULL) {
  1877. kfree(rdev->pm.dpm.ps);
  1878. return -ENOMEM;
  1879. }
  1880. rdev->pm.dpm.ps[i].ps_priv = ps;
  1881. rv7xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  1882. non_clock_info,
  1883. power_info->pplib.ucNonClockSize);
  1884. idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
  1885. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  1886. clock_info = (union pplib_clock_info *)
  1887. (mode_info->atom_context->bios + data_offset +
  1888. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  1889. (idx[j] * power_info->pplib.ucClockInfoSize));
  1890. rv7xx_parse_pplib_clock_info(rdev,
  1891. &rdev->pm.dpm.ps[i], j,
  1892. clock_info);
  1893. }
  1894. }
  1895. }
  1896. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  1897. return 0;
  1898. }
  1899. void rv770_get_engine_memory_ss(struct radeon_device *rdev)
  1900. {
  1901. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1902. struct radeon_atom_ss ss;
  1903. pi->sclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1904. ASIC_INTERNAL_ENGINE_SS, 0);
  1905. pi->mclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1906. ASIC_INTERNAL_MEMORY_SS, 0);
  1907. if (pi->sclk_ss || pi->mclk_ss)
  1908. pi->dynamic_ss = true;
  1909. else
  1910. pi->dynamic_ss = false;
  1911. }
  1912. int rv770_dpm_init(struct radeon_device *rdev)
  1913. {
  1914. struct rv7xx_power_info *pi;
  1915. struct atom_clock_dividers dividers;
  1916. int ret;
  1917. pi = kzalloc(sizeof(struct rv7xx_power_info), GFP_KERNEL);
  1918. if (pi == NULL)
  1919. return -ENOMEM;
  1920. rdev->pm.dpm.priv = pi;
  1921. rv770_get_max_vddc(rdev);
  1922. pi->acpi_vddc = 0;
  1923. pi->min_vddc_in_table = 0;
  1924. pi->max_vddc_in_table = 0;
  1925. ret = r600_get_platform_caps(rdev);
  1926. if (ret)
  1927. return ret;
  1928. ret = rv7xx_parse_power_table(rdev);
  1929. if (ret)
  1930. return ret;
  1931. if (rdev->pm.dpm.voltage_response_time == 0)
  1932. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  1933. if (rdev->pm.dpm.backbias_response_time == 0)
  1934. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  1935. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1936. 0, false, &dividers);
  1937. if (ret)
  1938. pi->ref_div = dividers.ref_div + 1;
  1939. else
  1940. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  1941. pi->mclk_strobe_mode_threshold = 30000;
  1942. pi->mclk_edc_enable_threshold = 30000;
  1943. pi->rlp = RV770_RLP_DFLT;
  1944. pi->rmp = RV770_RMP_DFLT;
  1945. pi->lhp = RV770_LHP_DFLT;
  1946. pi->lmp = RV770_LMP_DFLT;
  1947. pi->voltage_control =
  1948. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  1949. pi->mvdd_control =
  1950. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  1951. rv770_get_engine_memory_ss(rdev);
  1952. pi->asi = RV770_ASI_DFLT;
  1953. pi->pasi = RV770_HASI_DFLT;
  1954. pi->vrc = RV770_VRC_DFLT;
  1955. pi->power_gating = false;
  1956. pi->gfx_clock_gating = true;
  1957. pi->mg_clock_gating = true;
  1958. pi->mgcgtssm = true;
  1959. pi->dynamic_pcie_gen2 = true;
  1960. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  1961. pi->thermal_protection = true;
  1962. else
  1963. pi->thermal_protection = false;
  1964. pi->display_gap = true;
  1965. if (rdev->flags & RADEON_IS_MOBILITY)
  1966. pi->dcodt = true;
  1967. else
  1968. pi->dcodt = false;
  1969. pi->ulps = true;
  1970. pi->mclk_stutter_mode_threshold = 0;
  1971. pi->sram_end = SMC_RAM_END;
  1972. pi->state_table_start = RV770_SMC_TABLE_ADDRESS;
  1973. pi->soft_regs_start = RV770_SMC_SOFT_REGISTERS_START;
  1974. return 0;
  1975. }
  1976. void rv770_dpm_print_power_state(struct radeon_device *rdev,
  1977. struct radeon_ps *rps)
  1978. {
  1979. struct rv7xx_ps *ps = rv770_get_ps(rps);
  1980. struct rv7xx_pl *pl;
  1981. r600_dpm_print_class_info(rps->class, rps->class2);
  1982. r600_dpm_print_cap_info(rps->caps);
  1983. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1984. if (rdev->family >= CHIP_CEDAR) {
  1985. pl = &ps->low;
  1986. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  1987. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  1988. pl = &ps->medium;
  1989. printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  1990. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  1991. pl = &ps->high;
  1992. printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  1993. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  1994. } else {
  1995. pl = &ps->low;
  1996. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n",
  1997. pl->sclk, pl->mclk, pl->vddc);
  1998. pl = &ps->medium;
  1999. printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n",
  2000. pl->sclk, pl->mclk, pl->vddc);
  2001. pl = &ps->high;
  2002. printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n",
  2003. pl->sclk, pl->mclk, pl->vddc);
  2004. }
  2005. r600_dpm_print_ps_status(rdev, rps);
  2006. }
  2007. void rv770_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  2008. struct seq_file *m)
  2009. {
  2010. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  2011. struct rv7xx_ps *ps = rv770_get_ps(rps);
  2012. struct rv7xx_pl *pl;
  2013. u32 current_index =
  2014. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  2015. CURRENT_PROFILE_INDEX_SHIFT;
  2016. if (current_index > 2) {
  2017. seq_printf(m, "invalid dpm profile %d\n", current_index);
  2018. } else {
  2019. if (current_index == 0)
  2020. pl = &ps->low;
  2021. else if (current_index == 1)
  2022. pl = &ps->medium;
  2023. else /* current_index == 2 */
  2024. pl = &ps->high;
  2025. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  2026. if (rdev->family >= CHIP_CEDAR) {
  2027. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  2028. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  2029. } else {
  2030. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u\n",
  2031. current_index, pl->sclk, pl->mclk, pl->vddc);
  2032. }
  2033. }
  2034. }
  2035. void rv770_dpm_fini(struct radeon_device *rdev)
  2036. {
  2037. int i;
  2038. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  2039. kfree(rdev->pm.dpm.ps[i].ps_priv);
  2040. }
  2041. kfree(rdev->pm.dpm.ps);
  2042. kfree(rdev->pm.dpm.priv);
  2043. }
  2044. u32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low)
  2045. {
  2046. struct rv7xx_ps *requested_state = rv770_get_ps(rdev->pm.dpm.requested_ps);
  2047. if (low)
  2048. return requested_state->low.sclk;
  2049. else
  2050. return requested_state->high.sclk;
  2051. }
  2052. u32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low)
  2053. {
  2054. struct rv7xx_ps *requested_state = rv770_get_ps(rdev->pm.dpm.requested_ps);
  2055. if (low)
  2056. return requested_state->low.mclk;
  2057. else
  2058. return requested_state->high.mclk;
  2059. }
  2060. bool rv770_dpm_vblank_too_short(struct radeon_device *rdev)
  2061. {
  2062. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  2063. u32 switch_limit = 200; /* 300 */
  2064. /* RV770 */
  2065. /* mclk switching doesn't seem to work reliably on desktop RV770s */
  2066. if ((rdev->family == CHIP_RV770) &&
  2067. !(rdev->flags & RADEON_IS_MOBILITY))
  2068. switch_limit = 0xffffffff; /* disable mclk switching */
  2069. if (vblank_time < switch_limit)
  2070. return true;
  2071. else
  2072. return false;
  2073. }