rs600.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include <drm/drmP.h>
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. static void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. static const u32 crtc_offsets[2] =
  47. {
  48. 0,
  49. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  50. };
  51. static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
  52. {
  53. if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  54. return true;
  55. else
  56. return false;
  57. }
  58. static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
  59. {
  60. u32 pos1, pos2;
  61. pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  62. pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  63. if (pos1 != pos2)
  64. return true;
  65. else
  66. return false;
  67. }
  68. /**
  69. * avivo_wait_for_vblank - vblank wait asic callback.
  70. *
  71. * @rdev: radeon_device pointer
  72. * @crtc: crtc to wait for vblank on
  73. *
  74. * Wait for vblank on the requested crtc (r5xx-r7xx).
  75. */
  76. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  77. {
  78. unsigned i = 0;
  79. if (crtc >= rdev->num_crtc)
  80. return;
  81. if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
  82. return;
  83. /* depending on when we hit vblank, we may be close to active; if so,
  84. * wait for another frame.
  85. */
  86. while (avivo_is_in_vblank(rdev, crtc)) {
  87. if (i++ % 100 == 0) {
  88. if (!avivo_is_counter_moving(rdev, crtc))
  89. break;
  90. }
  91. }
  92. while (!avivo_is_in_vblank(rdev, crtc)) {
  93. if (i++ % 100 == 0) {
  94. if (!avivo_is_counter_moving(rdev, crtc))
  95. break;
  96. }
  97. }
  98. }
  99. void rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  100. {
  101. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  102. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  103. int i;
  104. /* Lock the graphics update lock */
  105. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  106. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  107. /* update the scanout addresses */
  108. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  109. (u32)crtc_base);
  110. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  111. (u32)crtc_base);
  112. /* Wait for update_pending to go high. */
  113. for (i = 0; i < rdev->usec_timeout; i++) {
  114. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  115. break;
  116. udelay(1);
  117. }
  118. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  119. /* Unlock the lock, so double-buffering can take place inside vblank */
  120. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  121. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  122. }
  123. bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id)
  124. {
  125. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  126. /* Return current update_pending status: */
  127. return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
  128. AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
  129. }
  130. void avivo_program_fmt(struct drm_encoder *encoder)
  131. {
  132. struct drm_device *dev = encoder->dev;
  133. struct radeon_device *rdev = dev->dev_private;
  134. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  135. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  136. int bpc = 0;
  137. u32 tmp = 0;
  138. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  139. if (connector) {
  140. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  141. bpc = radeon_get_monitor_bpc(connector);
  142. dither = radeon_connector->dither;
  143. }
  144. /* LVDS FMT is set up by atom */
  145. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  146. return;
  147. if (bpc == 0)
  148. return;
  149. switch (bpc) {
  150. case 6:
  151. if (dither == RADEON_FMT_DITHER_ENABLE)
  152. /* XXX sort out optimal dither settings */
  153. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  154. else
  155. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  156. break;
  157. case 8:
  158. if (dither == RADEON_FMT_DITHER_ENABLE)
  159. /* XXX sort out optimal dither settings */
  160. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
  161. AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
  162. else
  163. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
  164. AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
  165. break;
  166. case 10:
  167. default:
  168. /* not needed */
  169. break;
  170. }
  171. switch (radeon_encoder->encoder_id) {
  172. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  173. WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
  174. break;
  175. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  176. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
  177. break;
  178. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  179. WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
  180. break;
  181. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  182. WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
  183. break;
  184. default:
  185. break;
  186. }
  187. }
  188. void rs600_pm_misc(struct radeon_device *rdev)
  189. {
  190. int requested_index = rdev->pm.requested_power_state_index;
  191. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  192. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  193. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  194. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  195. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  196. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  197. tmp = RREG32(voltage->gpio.reg);
  198. if (voltage->active_high)
  199. tmp |= voltage->gpio.mask;
  200. else
  201. tmp &= ~(voltage->gpio.mask);
  202. WREG32(voltage->gpio.reg, tmp);
  203. if (voltage->delay)
  204. udelay(voltage->delay);
  205. } else {
  206. tmp = RREG32(voltage->gpio.reg);
  207. if (voltage->active_high)
  208. tmp &= ~voltage->gpio.mask;
  209. else
  210. tmp |= voltage->gpio.mask;
  211. WREG32(voltage->gpio.reg, tmp);
  212. if (voltage->delay)
  213. udelay(voltage->delay);
  214. }
  215. } else if (voltage->type == VOLTAGE_VDDC)
  216. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  217. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  218. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  219. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  220. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  221. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  222. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  223. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  224. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  225. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  226. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  227. }
  228. } else {
  229. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  230. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  231. }
  232. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  233. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  234. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  235. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  236. if (voltage->delay) {
  237. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  238. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  239. } else
  240. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  241. } else
  242. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  243. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  244. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  245. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  246. hdp_dyn_cntl &= ~HDP_FORCEON;
  247. else
  248. hdp_dyn_cntl |= HDP_FORCEON;
  249. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  250. #if 0
  251. /* mc_host_dyn seems to cause hangs from time to time */
  252. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  253. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  254. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  255. else
  256. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  257. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  258. #endif
  259. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  260. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  261. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  262. else
  263. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  264. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  265. /* set pcie lanes */
  266. if ((rdev->flags & RADEON_IS_PCIE) &&
  267. !(rdev->flags & RADEON_IS_IGP) &&
  268. rdev->asic->pm.set_pcie_lanes &&
  269. (ps->pcie_lanes !=
  270. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  271. radeon_set_pcie_lanes(rdev,
  272. ps->pcie_lanes);
  273. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  274. }
  275. }
  276. void rs600_pm_prepare(struct radeon_device *rdev)
  277. {
  278. struct drm_device *ddev = rdev->ddev;
  279. struct drm_crtc *crtc;
  280. struct radeon_crtc *radeon_crtc;
  281. u32 tmp;
  282. /* disable any active CRTCs */
  283. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  284. radeon_crtc = to_radeon_crtc(crtc);
  285. if (radeon_crtc->enabled) {
  286. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  287. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  288. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  289. }
  290. }
  291. }
  292. void rs600_pm_finish(struct radeon_device *rdev)
  293. {
  294. struct drm_device *ddev = rdev->ddev;
  295. struct drm_crtc *crtc;
  296. struct radeon_crtc *radeon_crtc;
  297. u32 tmp;
  298. /* enable any active CRTCs */
  299. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  300. radeon_crtc = to_radeon_crtc(crtc);
  301. if (radeon_crtc->enabled) {
  302. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  303. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  304. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  305. }
  306. }
  307. }
  308. /* hpd for digital panel detect/disconnect */
  309. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  310. {
  311. u32 tmp;
  312. bool connected = false;
  313. switch (hpd) {
  314. case RADEON_HPD_1:
  315. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  316. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  317. connected = true;
  318. break;
  319. case RADEON_HPD_2:
  320. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  321. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  322. connected = true;
  323. break;
  324. default:
  325. break;
  326. }
  327. return connected;
  328. }
  329. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  330. enum radeon_hpd_id hpd)
  331. {
  332. u32 tmp;
  333. bool connected = rs600_hpd_sense(rdev, hpd);
  334. switch (hpd) {
  335. case RADEON_HPD_1:
  336. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  337. if (connected)
  338. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  339. else
  340. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  341. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  342. break;
  343. case RADEON_HPD_2:
  344. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  345. if (connected)
  346. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  347. else
  348. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  349. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  350. break;
  351. default:
  352. break;
  353. }
  354. }
  355. void rs600_hpd_init(struct radeon_device *rdev)
  356. {
  357. struct drm_device *dev = rdev->ddev;
  358. struct drm_connector *connector;
  359. unsigned enable = 0;
  360. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  361. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  362. switch (radeon_connector->hpd.hpd) {
  363. case RADEON_HPD_1:
  364. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  365. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  366. break;
  367. case RADEON_HPD_2:
  368. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  369. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  370. break;
  371. default:
  372. break;
  373. }
  374. enable |= 1 << radeon_connector->hpd.hpd;
  375. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  376. }
  377. radeon_irq_kms_enable_hpd(rdev, enable);
  378. }
  379. void rs600_hpd_fini(struct radeon_device *rdev)
  380. {
  381. struct drm_device *dev = rdev->ddev;
  382. struct drm_connector *connector;
  383. unsigned disable = 0;
  384. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  385. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  386. switch (radeon_connector->hpd.hpd) {
  387. case RADEON_HPD_1:
  388. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  389. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  390. break;
  391. case RADEON_HPD_2:
  392. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  393. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  394. break;
  395. default:
  396. break;
  397. }
  398. disable |= 1 << radeon_connector->hpd.hpd;
  399. }
  400. radeon_irq_kms_disable_hpd(rdev, disable);
  401. }
  402. int rs600_asic_reset(struct radeon_device *rdev)
  403. {
  404. struct rv515_mc_save save;
  405. u32 status, tmp;
  406. int ret = 0;
  407. status = RREG32(R_000E40_RBBM_STATUS);
  408. if (!G_000E40_GUI_ACTIVE(status)) {
  409. return 0;
  410. }
  411. /* Stops all mc clients */
  412. rv515_mc_stop(rdev, &save);
  413. status = RREG32(R_000E40_RBBM_STATUS);
  414. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  415. /* stop CP */
  416. WREG32(RADEON_CP_CSQ_CNTL, 0);
  417. tmp = RREG32(RADEON_CP_RB_CNTL);
  418. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  419. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  420. WREG32(RADEON_CP_RB_WPTR, 0);
  421. WREG32(RADEON_CP_RB_CNTL, tmp);
  422. pci_save_state(rdev->pdev);
  423. /* disable bus mastering */
  424. pci_clear_master(rdev->pdev);
  425. mdelay(1);
  426. /* reset GA+VAP */
  427. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  428. S_0000F0_SOFT_RESET_GA(1));
  429. RREG32(R_0000F0_RBBM_SOFT_RESET);
  430. mdelay(500);
  431. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  432. mdelay(1);
  433. status = RREG32(R_000E40_RBBM_STATUS);
  434. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  435. /* reset CP */
  436. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  437. RREG32(R_0000F0_RBBM_SOFT_RESET);
  438. mdelay(500);
  439. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  440. mdelay(1);
  441. status = RREG32(R_000E40_RBBM_STATUS);
  442. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  443. /* reset MC */
  444. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  445. RREG32(R_0000F0_RBBM_SOFT_RESET);
  446. mdelay(500);
  447. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  448. mdelay(1);
  449. status = RREG32(R_000E40_RBBM_STATUS);
  450. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  451. /* restore PCI & busmastering */
  452. pci_restore_state(rdev->pdev);
  453. /* Check if GPU is idle */
  454. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  455. dev_err(rdev->dev, "failed to reset GPU\n");
  456. ret = -1;
  457. } else
  458. dev_info(rdev->dev, "GPU reset succeed\n");
  459. rv515_mc_resume(rdev, &save);
  460. return ret;
  461. }
  462. /*
  463. * GART.
  464. */
  465. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  466. {
  467. uint32_t tmp;
  468. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  469. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  470. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  471. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  472. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  473. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  474. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  475. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  476. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  477. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  478. }
  479. static int rs600_gart_init(struct radeon_device *rdev)
  480. {
  481. int r;
  482. if (rdev->gart.robj) {
  483. WARN(1, "RS600 GART already initialized\n");
  484. return 0;
  485. }
  486. /* Initialize common gart structure */
  487. r = radeon_gart_init(rdev);
  488. if (r) {
  489. return r;
  490. }
  491. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  492. return radeon_gart_table_vram_alloc(rdev);
  493. }
  494. static int rs600_gart_enable(struct radeon_device *rdev)
  495. {
  496. u32 tmp;
  497. int r, i;
  498. if (rdev->gart.robj == NULL) {
  499. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  500. return -EINVAL;
  501. }
  502. r = radeon_gart_table_vram_pin(rdev);
  503. if (r)
  504. return r;
  505. /* Enable bus master */
  506. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  507. WREG32(RADEON_BUS_CNTL, tmp);
  508. /* FIXME: setup default page */
  509. WREG32_MC(R_000100_MC_PT0_CNTL,
  510. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  511. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  512. for (i = 0; i < 19; i++) {
  513. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  514. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  515. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  516. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  517. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  518. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  519. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  520. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  521. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  522. }
  523. /* enable first context */
  524. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  525. S_000102_ENABLE_PAGE_TABLE(1) |
  526. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  527. /* disable all other contexts */
  528. for (i = 1; i < 8; i++)
  529. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  530. /* setup the page table */
  531. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  532. rdev->gart.table_addr);
  533. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  534. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  535. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  536. /* System context maps to VRAM space */
  537. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  538. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  539. /* enable page tables */
  540. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  541. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  542. tmp = RREG32_MC(R_000009_MC_CNTL1);
  543. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  544. rs600_gart_tlb_flush(rdev);
  545. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  546. (unsigned)(rdev->mc.gtt_size >> 20),
  547. (unsigned long long)rdev->gart.table_addr);
  548. rdev->gart.ready = true;
  549. return 0;
  550. }
  551. static void rs600_gart_disable(struct radeon_device *rdev)
  552. {
  553. u32 tmp;
  554. /* FIXME: disable out of gart access */
  555. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  556. tmp = RREG32_MC(R_000009_MC_CNTL1);
  557. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  558. radeon_gart_table_vram_unpin(rdev);
  559. }
  560. static void rs600_gart_fini(struct radeon_device *rdev)
  561. {
  562. radeon_gart_fini(rdev);
  563. rs600_gart_disable(rdev);
  564. radeon_gart_table_vram_free(rdev);
  565. }
  566. void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
  567. uint64_t addr, uint32_t flags)
  568. {
  569. void __iomem *ptr = (void *)rdev->gart.ptr;
  570. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  571. addr |= R600_PTE_SYSTEM;
  572. if (flags & RADEON_GART_PAGE_VALID)
  573. addr |= R600_PTE_VALID;
  574. if (flags & RADEON_GART_PAGE_READ)
  575. addr |= R600_PTE_READABLE;
  576. if (flags & RADEON_GART_PAGE_WRITE)
  577. addr |= R600_PTE_WRITEABLE;
  578. if (flags & RADEON_GART_PAGE_SNOOP)
  579. addr |= R600_PTE_SNOOPED;
  580. writeq(addr, ptr + (i * 8));
  581. }
  582. int rs600_irq_set(struct radeon_device *rdev)
  583. {
  584. uint32_t tmp = 0;
  585. uint32_t mode_int = 0;
  586. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  587. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  588. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  589. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  590. u32 hdmi0;
  591. if (ASIC_IS_DCE2(rdev))
  592. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  593. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  594. else
  595. hdmi0 = 0;
  596. if (!rdev->irq.installed) {
  597. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  598. WREG32(R_000040_GEN_INT_CNTL, 0);
  599. return -EINVAL;
  600. }
  601. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  602. tmp |= S_000040_SW_INT_EN(1);
  603. }
  604. if (rdev->irq.crtc_vblank_int[0] ||
  605. atomic_read(&rdev->irq.pflip[0])) {
  606. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  607. }
  608. if (rdev->irq.crtc_vblank_int[1] ||
  609. atomic_read(&rdev->irq.pflip[1])) {
  610. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  611. }
  612. if (rdev->irq.hpd[0]) {
  613. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  614. }
  615. if (rdev->irq.hpd[1]) {
  616. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  617. }
  618. if (rdev->irq.afmt[0]) {
  619. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  620. }
  621. WREG32(R_000040_GEN_INT_CNTL, tmp);
  622. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  623. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  624. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  625. if (ASIC_IS_DCE2(rdev))
  626. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  627. return 0;
  628. }
  629. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  630. {
  631. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  632. uint32_t irq_mask = S_000044_SW_INT(1);
  633. u32 tmp;
  634. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  635. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  636. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  637. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  638. S_006534_D1MODE_VBLANK_ACK(1));
  639. }
  640. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  641. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  642. S_006D34_D2MODE_VBLANK_ACK(1));
  643. }
  644. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  645. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  646. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  647. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  648. }
  649. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  650. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  651. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  652. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  653. }
  654. } else {
  655. rdev->irq.stat_regs.r500.disp_int = 0;
  656. }
  657. if (ASIC_IS_DCE2(rdev)) {
  658. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  659. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  660. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  661. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  662. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  663. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  664. }
  665. } else
  666. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  667. if (irqs) {
  668. WREG32(R_000044_GEN_INT_STATUS, irqs);
  669. }
  670. return irqs & irq_mask;
  671. }
  672. void rs600_irq_disable(struct radeon_device *rdev)
  673. {
  674. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  675. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  676. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  677. WREG32(R_000040_GEN_INT_CNTL, 0);
  678. WREG32(R_006540_DxMODE_INT_MASK, 0);
  679. /* Wait and acknowledge irq */
  680. mdelay(1);
  681. rs600_irq_ack(rdev);
  682. }
  683. int rs600_irq_process(struct radeon_device *rdev)
  684. {
  685. u32 status, msi_rearm;
  686. bool queue_hotplug = false;
  687. bool queue_hdmi = false;
  688. status = rs600_irq_ack(rdev);
  689. if (!status &&
  690. !rdev->irq.stat_regs.r500.disp_int &&
  691. !rdev->irq.stat_regs.r500.hdmi0_status) {
  692. return IRQ_NONE;
  693. }
  694. while (status ||
  695. rdev->irq.stat_regs.r500.disp_int ||
  696. rdev->irq.stat_regs.r500.hdmi0_status) {
  697. /* SW interrupt */
  698. if (G_000044_SW_INT(status)) {
  699. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  700. }
  701. /* Vertical blank interrupts */
  702. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  703. if (rdev->irq.crtc_vblank_int[0]) {
  704. drm_handle_vblank(rdev->ddev, 0);
  705. rdev->pm.vblank_sync = true;
  706. wake_up(&rdev->irq.vblank_queue);
  707. }
  708. if (atomic_read(&rdev->irq.pflip[0]))
  709. radeon_crtc_handle_vblank(rdev, 0);
  710. }
  711. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  712. if (rdev->irq.crtc_vblank_int[1]) {
  713. drm_handle_vblank(rdev->ddev, 1);
  714. rdev->pm.vblank_sync = true;
  715. wake_up(&rdev->irq.vblank_queue);
  716. }
  717. if (atomic_read(&rdev->irq.pflip[1]))
  718. radeon_crtc_handle_vblank(rdev, 1);
  719. }
  720. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  721. queue_hotplug = true;
  722. DRM_DEBUG("HPD1\n");
  723. }
  724. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  725. queue_hotplug = true;
  726. DRM_DEBUG("HPD2\n");
  727. }
  728. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  729. queue_hdmi = true;
  730. DRM_DEBUG("HDMI0\n");
  731. }
  732. status = rs600_irq_ack(rdev);
  733. }
  734. if (queue_hotplug)
  735. schedule_work(&rdev->hotplug_work);
  736. if (queue_hdmi)
  737. schedule_work(&rdev->audio_work);
  738. if (rdev->msi_enabled) {
  739. switch (rdev->family) {
  740. case CHIP_RS600:
  741. case CHIP_RS690:
  742. case CHIP_RS740:
  743. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  744. WREG32(RADEON_BUS_CNTL, msi_rearm);
  745. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  746. break;
  747. default:
  748. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  749. break;
  750. }
  751. }
  752. return IRQ_HANDLED;
  753. }
  754. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  755. {
  756. if (crtc == 0)
  757. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  758. else
  759. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  760. }
  761. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  762. {
  763. unsigned i;
  764. for (i = 0; i < rdev->usec_timeout; i++) {
  765. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  766. return 0;
  767. udelay(1);
  768. }
  769. return -1;
  770. }
  771. static void rs600_gpu_init(struct radeon_device *rdev)
  772. {
  773. r420_pipes_init(rdev);
  774. /* Wait for mc idle */
  775. if (rs600_mc_wait_for_idle(rdev))
  776. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  777. }
  778. static void rs600_mc_init(struct radeon_device *rdev)
  779. {
  780. u64 base;
  781. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  782. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  783. rdev->mc.vram_is_ddr = true;
  784. rdev->mc.vram_width = 128;
  785. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  786. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  787. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  788. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  789. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  790. base = G_000004_MC_FB_START(base) << 16;
  791. radeon_vram_location(rdev, &rdev->mc, base);
  792. rdev->mc.gtt_base_align = 0;
  793. radeon_gtt_location(rdev, &rdev->mc);
  794. radeon_update_bandwidth_info(rdev);
  795. }
  796. void rs600_bandwidth_update(struct radeon_device *rdev)
  797. {
  798. struct drm_display_mode *mode0 = NULL;
  799. struct drm_display_mode *mode1 = NULL;
  800. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  801. /* FIXME: implement full support */
  802. if (!rdev->mode_info.mode_config_initialized)
  803. return;
  804. radeon_update_display_priority(rdev);
  805. if (rdev->mode_info.crtcs[0]->base.enabled)
  806. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  807. if (rdev->mode_info.crtcs[1]->base.enabled)
  808. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  809. rs690_line_buffer_adjust(rdev, mode0, mode1);
  810. if (rdev->disp_priority == 2) {
  811. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  812. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  813. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  814. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  815. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  816. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  817. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  818. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  819. }
  820. }
  821. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  822. {
  823. unsigned long flags;
  824. u32 r;
  825. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  826. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  827. S_000070_MC_IND_CITF_ARB0(1));
  828. r = RREG32(R_000074_MC_IND_DATA);
  829. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  830. return r;
  831. }
  832. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  833. {
  834. unsigned long flags;
  835. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  836. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  837. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  838. WREG32(R_000074_MC_IND_DATA, v);
  839. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  840. }
  841. static void rs600_debugfs(struct radeon_device *rdev)
  842. {
  843. if (r100_debugfs_rbbm_init(rdev))
  844. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  845. }
  846. void rs600_set_safe_registers(struct radeon_device *rdev)
  847. {
  848. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  849. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  850. }
  851. static void rs600_mc_program(struct radeon_device *rdev)
  852. {
  853. struct rv515_mc_save save;
  854. /* Stops all mc clients */
  855. rv515_mc_stop(rdev, &save);
  856. /* Wait for mc idle */
  857. if (rs600_mc_wait_for_idle(rdev))
  858. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  859. /* FIXME: What does AGP means for such chipset ? */
  860. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  861. WREG32_MC(R_000006_AGP_BASE, 0);
  862. WREG32_MC(R_000007_AGP_BASE_2, 0);
  863. /* Program MC */
  864. WREG32_MC(R_000004_MC_FB_LOCATION,
  865. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  866. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  867. WREG32(R_000134_HDP_FB_LOCATION,
  868. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  869. rv515_mc_resume(rdev, &save);
  870. }
  871. static int rs600_startup(struct radeon_device *rdev)
  872. {
  873. int r;
  874. rs600_mc_program(rdev);
  875. /* Resume clock */
  876. rv515_clock_startup(rdev);
  877. /* Initialize GPU configuration (# pipes, ...) */
  878. rs600_gpu_init(rdev);
  879. /* Initialize GART (initialize after TTM so we can allocate
  880. * memory through TTM but finalize after TTM) */
  881. r = rs600_gart_enable(rdev);
  882. if (r)
  883. return r;
  884. /* allocate wb buffer */
  885. r = radeon_wb_init(rdev);
  886. if (r)
  887. return r;
  888. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  889. if (r) {
  890. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  891. return r;
  892. }
  893. /* Enable IRQ */
  894. if (!rdev->irq.installed) {
  895. r = radeon_irq_kms_init(rdev);
  896. if (r)
  897. return r;
  898. }
  899. rs600_irq_set(rdev);
  900. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  901. /* 1M ring buffer */
  902. r = r100_cp_init(rdev, 1024 * 1024);
  903. if (r) {
  904. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  905. return r;
  906. }
  907. r = radeon_ib_pool_init(rdev);
  908. if (r) {
  909. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  910. return r;
  911. }
  912. r = r600_audio_init(rdev);
  913. if (r) {
  914. dev_err(rdev->dev, "failed initializing audio\n");
  915. return r;
  916. }
  917. return 0;
  918. }
  919. int rs600_resume(struct radeon_device *rdev)
  920. {
  921. int r;
  922. /* Make sur GART are not working */
  923. rs600_gart_disable(rdev);
  924. /* Resume clock before doing reset */
  925. rv515_clock_startup(rdev);
  926. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  927. if (radeon_asic_reset(rdev)) {
  928. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  929. RREG32(R_000E40_RBBM_STATUS),
  930. RREG32(R_0007C0_CP_STAT));
  931. }
  932. /* post */
  933. atom_asic_init(rdev->mode_info.atom_context);
  934. /* Resume clock after posting */
  935. rv515_clock_startup(rdev);
  936. /* Initialize surface registers */
  937. radeon_surface_init(rdev);
  938. rdev->accel_working = true;
  939. r = rs600_startup(rdev);
  940. if (r) {
  941. rdev->accel_working = false;
  942. }
  943. return r;
  944. }
  945. int rs600_suspend(struct radeon_device *rdev)
  946. {
  947. radeon_pm_suspend(rdev);
  948. r600_audio_fini(rdev);
  949. r100_cp_disable(rdev);
  950. radeon_wb_disable(rdev);
  951. rs600_irq_disable(rdev);
  952. rs600_gart_disable(rdev);
  953. return 0;
  954. }
  955. void rs600_fini(struct radeon_device *rdev)
  956. {
  957. radeon_pm_fini(rdev);
  958. r600_audio_fini(rdev);
  959. r100_cp_fini(rdev);
  960. radeon_wb_fini(rdev);
  961. radeon_ib_pool_fini(rdev);
  962. radeon_gem_fini(rdev);
  963. rs600_gart_fini(rdev);
  964. radeon_irq_kms_fini(rdev);
  965. radeon_fence_driver_fini(rdev);
  966. radeon_bo_fini(rdev);
  967. radeon_atombios_fini(rdev);
  968. kfree(rdev->bios);
  969. rdev->bios = NULL;
  970. }
  971. int rs600_init(struct radeon_device *rdev)
  972. {
  973. int r;
  974. /* Disable VGA */
  975. rv515_vga_render_disable(rdev);
  976. /* Initialize scratch registers */
  977. radeon_scratch_init(rdev);
  978. /* Initialize surface registers */
  979. radeon_surface_init(rdev);
  980. /* restore some register to sane defaults */
  981. r100_restore_sanity(rdev);
  982. /* BIOS */
  983. if (!radeon_get_bios(rdev)) {
  984. if (ASIC_IS_AVIVO(rdev))
  985. return -EINVAL;
  986. }
  987. if (rdev->is_atom_bios) {
  988. r = radeon_atombios_init(rdev);
  989. if (r)
  990. return r;
  991. } else {
  992. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  993. return -EINVAL;
  994. }
  995. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  996. if (radeon_asic_reset(rdev)) {
  997. dev_warn(rdev->dev,
  998. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  999. RREG32(R_000E40_RBBM_STATUS),
  1000. RREG32(R_0007C0_CP_STAT));
  1001. }
  1002. /* check if cards are posted or not */
  1003. if (radeon_boot_test_post_card(rdev) == false)
  1004. return -EINVAL;
  1005. /* Initialize clocks */
  1006. radeon_get_clock_info(rdev->ddev);
  1007. /* initialize memory controller */
  1008. rs600_mc_init(rdev);
  1009. rs600_debugfs(rdev);
  1010. /* Fence driver */
  1011. r = radeon_fence_driver_init(rdev);
  1012. if (r)
  1013. return r;
  1014. /* Memory manager */
  1015. r = radeon_bo_init(rdev);
  1016. if (r)
  1017. return r;
  1018. r = rs600_gart_init(rdev);
  1019. if (r)
  1020. return r;
  1021. rs600_set_safe_registers(rdev);
  1022. /* Initialize power management */
  1023. radeon_pm_init(rdev);
  1024. rdev->accel_working = true;
  1025. r = rs600_startup(rdev);
  1026. if (r) {
  1027. /* Somethings want wront with the accel init stop accel */
  1028. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1029. r100_cp_fini(rdev);
  1030. radeon_wb_fini(rdev);
  1031. radeon_ib_pool_fini(rdev);
  1032. rs600_gart_fini(rdev);
  1033. radeon_irq_kms_fini(rdev);
  1034. rdev->accel_working = false;
  1035. }
  1036. return 0;
  1037. }