radeon_pm.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  65. mutex_lock(&rdev->pm.mutex);
  66. if (power_supply_is_system_supplied() > 0)
  67. rdev->pm.dpm.ac_power = true;
  68. else
  69. rdev->pm.dpm.ac_power = false;
  70. if (rdev->family == CHIP_ARUBA) {
  71. if (rdev->asic->dpm.enable_bapm)
  72. radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
  73. }
  74. mutex_unlock(&rdev->pm.mutex);
  75. } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  76. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  77. mutex_lock(&rdev->pm.mutex);
  78. radeon_pm_update_profile(rdev);
  79. radeon_pm_set_clocks(rdev);
  80. mutex_unlock(&rdev->pm.mutex);
  81. }
  82. }
  83. }
  84. static void radeon_pm_update_profile(struct radeon_device *rdev)
  85. {
  86. switch (rdev->pm.profile) {
  87. case PM_PROFILE_DEFAULT:
  88. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  89. break;
  90. case PM_PROFILE_AUTO:
  91. if (power_supply_is_system_supplied() > 0) {
  92. if (rdev->pm.active_crtc_count > 1)
  93. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  94. else
  95. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  96. } else {
  97. if (rdev->pm.active_crtc_count > 1)
  98. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  99. else
  100. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  101. }
  102. break;
  103. case PM_PROFILE_LOW:
  104. if (rdev->pm.active_crtc_count > 1)
  105. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  106. else
  107. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  108. break;
  109. case PM_PROFILE_MID:
  110. if (rdev->pm.active_crtc_count > 1)
  111. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  112. else
  113. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  114. break;
  115. case PM_PROFILE_HIGH:
  116. if (rdev->pm.active_crtc_count > 1)
  117. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  118. else
  119. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  120. break;
  121. }
  122. if (rdev->pm.active_crtc_count == 0) {
  123. rdev->pm.requested_power_state_index =
  124. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  125. rdev->pm.requested_clock_mode_index =
  126. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  127. } else {
  128. rdev->pm.requested_power_state_index =
  129. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  130. rdev->pm.requested_clock_mode_index =
  131. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  132. }
  133. }
  134. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  135. {
  136. struct radeon_bo *bo, *n;
  137. if (list_empty(&rdev->gem.objects))
  138. return;
  139. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  140. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  141. ttm_bo_unmap_virtual(&bo->tbo);
  142. }
  143. }
  144. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  145. {
  146. if (rdev->pm.active_crtcs) {
  147. rdev->pm.vblank_sync = false;
  148. wait_event_timeout(
  149. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  150. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  151. }
  152. }
  153. static void radeon_set_power_state(struct radeon_device *rdev)
  154. {
  155. u32 sclk, mclk;
  156. bool misc_after = false;
  157. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  158. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  159. return;
  160. if (radeon_gui_idle(rdev)) {
  161. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  162. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  163. if (sclk > rdev->pm.default_sclk)
  164. sclk = rdev->pm.default_sclk;
  165. /* starting with BTC, there is one state that is used for both
  166. * MH and SH. Difference is that we always use the high clock index for
  167. * mclk and vddci.
  168. */
  169. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  170. (rdev->family >= CHIP_BARTS) &&
  171. rdev->pm.active_crtc_count &&
  172. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  173. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  174. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  175. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  176. else
  177. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  178. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  179. if (mclk > rdev->pm.default_mclk)
  180. mclk = rdev->pm.default_mclk;
  181. /* upvolt before raising clocks, downvolt after lowering clocks */
  182. if (sclk < rdev->pm.current_sclk)
  183. misc_after = true;
  184. radeon_sync_with_vblank(rdev);
  185. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  186. if (!radeon_pm_in_vbl(rdev))
  187. return;
  188. }
  189. radeon_pm_prepare(rdev);
  190. if (!misc_after)
  191. /* voltage, pcie lanes, etc.*/
  192. radeon_pm_misc(rdev);
  193. /* set engine clock */
  194. if (sclk != rdev->pm.current_sclk) {
  195. radeon_pm_debug_check_in_vbl(rdev, false);
  196. radeon_set_engine_clock(rdev, sclk);
  197. radeon_pm_debug_check_in_vbl(rdev, true);
  198. rdev->pm.current_sclk = sclk;
  199. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  200. }
  201. /* set memory clock */
  202. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  203. radeon_pm_debug_check_in_vbl(rdev, false);
  204. radeon_set_memory_clock(rdev, mclk);
  205. radeon_pm_debug_check_in_vbl(rdev, true);
  206. rdev->pm.current_mclk = mclk;
  207. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  208. }
  209. if (misc_after)
  210. /* voltage, pcie lanes, etc.*/
  211. radeon_pm_misc(rdev);
  212. radeon_pm_finish(rdev);
  213. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  214. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  215. } else
  216. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  217. }
  218. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  219. {
  220. int i, r;
  221. /* no need to take locks, etc. if nothing's going to change */
  222. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  223. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  224. return;
  225. mutex_lock(&rdev->ddev->struct_mutex);
  226. down_write(&rdev->pm.mclk_lock);
  227. mutex_lock(&rdev->ring_lock);
  228. /* wait for the rings to drain */
  229. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  230. struct radeon_ring *ring = &rdev->ring[i];
  231. if (!ring->ready) {
  232. continue;
  233. }
  234. r = radeon_fence_wait_empty(rdev, i);
  235. if (r) {
  236. /* needs a GPU reset dont reset here */
  237. mutex_unlock(&rdev->ring_lock);
  238. up_write(&rdev->pm.mclk_lock);
  239. mutex_unlock(&rdev->ddev->struct_mutex);
  240. return;
  241. }
  242. }
  243. radeon_unmap_vram_bos(rdev);
  244. if (rdev->irq.installed) {
  245. for (i = 0; i < rdev->num_crtc; i++) {
  246. if (rdev->pm.active_crtcs & (1 << i)) {
  247. rdev->pm.req_vblank |= (1 << i);
  248. drm_vblank_get(rdev->ddev, i);
  249. }
  250. }
  251. }
  252. radeon_set_power_state(rdev);
  253. if (rdev->irq.installed) {
  254. for (i = 0; i < rdev->num_crtc; i++) {
  255. if (rdev->pm.req_vblank & (1 << i)) {
  256. rdev->pm.req_vblank &= ~(1 << i);
  257. drm_vblank_put(rdev->ddev, i);
  258. }
  259. }
  260. }
  261. /* update display watermarks based on new power state */
  262. radeon_update_bandwidth_info(rdev);
  263. if (rdev->pm.active_crtc_count)
  264. radeon_bandwidth_update(rdev);
  265. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  266. mutex_unlock(&rdev->ring_lock);
  267. up_write(&rdev->pm.mclk_lock);
  268. mutex_unlock(&rdev->ddev->struct_mutex);
  269. }
  270. static void radeon_pm_print_states(struct radeon_device *rdev)
  271. {
  272. int i, j;
  273. struct radeon_power_state *power_state;
  274. struct radeon_pm_clock_info *clock_info;
  275. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  276. for (i = 0; i < rdev->pm.num_power_states; i++) {
  277. power_state = &rdev->pm.power_state[i];
  278. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  279. radeon_pm_state_type_name[power_state->type]);
  280. if (i == rdev->pm.default_power_state_index)
  281. DRM_DEBUG_DRIVER("\tDefault");
  282. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  283. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  284. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  285. DRM_DEBUG_DRIVER("\tSingle display only\n");
  286. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  287. for (j = 0; j < power_state->num_clock_modes; j++) {
  288. clock_info = &(power_state->clock_info[j]);
  289. if (rdev->flags & RADEON_IS_IGP)
  290. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  291. j,
  292. clock_info->sclk * 10);
  293. else
  294. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  295. j,
  296. clock_info->sclk * 10,
  297. clock_info->mclk * 10,
  298. clock_info->voltage.voltage);
  299. }
  300. }
  301. }
  302. static ssize_t radeon_get_pm_profile(struct device *dev,
  303. struct device_attribute *attr,
  304. char *buf)
  305. {
  306. struct drm_device *ddev = dev_get_drvdata(dev);
  307. struct radeon_device *rdev = ddev->dev_private;
  308. int cp = rdev->pm.profile;
  309. return snprintf(buf, PAGE_SIZE, "%s\n",
  310. (cp == PM_PROFILE_AUTO) ? "auto" :
  311. (cp == PM_PROFILE_LOW) ? "low" :
  312. (cp == PM_PROFILE_MID) ? "mid" :
  313. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  314. }
  315. static ssize_t radeon_set_pm_profile(struct device *dev,
  316. struct device_attribute *attr,
  317. const char *buf,
  318. size_t count)
  319. {
  320. struct drm_device *ddev = dev_get_drvdata(dev);
  321. struct radeon_device *rdev = ddev->dev_private;
  322. /* Can't set profile when the card is off */
  323. if ((rdev->flags & RADEON_IS_PX) &&
  324. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  325. return -EINVAL;
  326. mutex_lock(&rdev->pm.mutex);
  327. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  328. if (strncmp("default", buf, strlen("default")) == 0)
  329. rdev->pm.profile = PM_PROFILE_DEFAULT;
  330. else if (strncmp("auto", buf, strlen("auto")) == 0)
  331. rdev->pm.profile = PM_PROFILE_AUTO;
  332. else if (strncmp("low", buf, strlen("low")) == 0)
  333. rdev->pm.profile = PM_PROFILE_LOW;
  334. else if (strncmp("mid", buf, strlen("mid")) == 0)
  335. rdev->pm.profile = PM_PROFILE_MID;
  336. else if (strncmp("high", buf, strlen("high")) == 0)
  337. rdev->pm.profile = PM_PROFILE_HIGH;
  338. else {
  339. count = -EINVAL;
  340. goto fail;
  341. }
  342. radeon_pm_update_profile(rdev);
  343. radeon_pm_set_clocks(rdev);
  344. } else
  345. count = -EINVAL;
  346. fail:
  347. mutex_unlock(&rdev->pm.mutex);
  348. return count;
  349. }
  350. static ssize_t radeon_get_pm_method(struct device *dev,
  351. struct device_attribute *attr,
  352. char *buf)
  353. {
  354. struct drm_device *ddev = dev_get_drvdata(dev);
  355. struct radeon_device *rdev = ddev->dev_private;
  356. int pm = rdev->pm.pm_method;
  357. return snprintf(buf, PAGE_SIZE, "%s\n",
  358. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  359. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  360. }
  361. static ssize_t radeon_set_pm_method(struct device *dev,
  362. struct device_attribute *attr,
  363. const char *buf,
  364. size_t count)
  365. {
  366. struct drm_device *ddev = dev_get_drvdata(dev);
  367. struct radeon_device *rdev = ddev->dev_private;
  368. /* Can't set method when the card is off */
  369. if ((rdev->flags & RADEON_IS_PX) &&
  370. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  371. count = -EINVAL;
  372. goto fail;
  373. }
  374. /* we don't support the legacy modes with dpm */
  375. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  376. count = -EINVAL;
  377. goto fail;
  378. }
  379. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  380. mutex_lock(&rdev->pm.mutex);
  381. rdev->pm.pm_method = PM_METHOD_DYNPM;
  382. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  383. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  384. mutex_unlock(&rdev->pm.mutex);
  385. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  386. mutex_lock(&rdev->pm.mutex);
  387. /* disable dynpm */
  388. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  389. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  390. rdev->pm.pm_method = PM_METHOD_PROFILE;
  391. mutex_unlock(&rdev->pm.mutex);
  392. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  393. } else {
  394. count = -EINVAL;
  395. goto fail;
  396. }
  397. radeon_pm_compute_clocks(rdev);
  398. fail:
  399. return count;
  400. }
  401. static ssize_t radeon_get_dpm_state(struct device *dev,
  402. struct device_attribute *attr,
  403. char *buf)
  404. {
  405. struct drm_device *ddev = dev_get_drvdata(dev);
  406. struct radeon_device *rdev = ddev->dev_private;
  407. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  408. return snprintf(buf, PAGE_SIZE, "%s\n",
  409. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  410. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  411. }
  412. static ssize_t radeon_set_dpm_state(struct device *dev,
  413. struct device_attribute *attr,
  414. const char *buf,
  415. size_t count)
  416. {
  417. struct drm_device *ddev = dev_get_drvdata(dev);
  418. struct radeon_device *rdev = ddev->dev_private;
  419. mutex_lock(&rdev->pm.mutex);
  420. if (strncmp("battery", buf, strlen("battery")) == 0)
  421. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  422. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  423. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  424. else if (strncmp("performance", buf, strlen("performance")) == 0)
  425. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  426. else {
  427. mutex_unlock(&rdev->pm.mutex);
  428. count = -EINVAL;
  429. goto fail;
  430. }
  431. mutex_unlock(&rdev->pm.mutex);
  432. /* Can't set dpm state when the card is off */
  433. if (!(rdev->flags & RADEON_IS_PX) ||
  434. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  435. radeon_pm_compute_clocks(rdev);
  436. fail:
  437. return count;
  438. }
  439. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  440. struct device_attribute *attr,
  441. char *buf)
  442. {
  443. struct drm_device *ddev = dev_get_drvdata(dev);
  444. struct radeon_device *rdev = ddev->dev_private;
  445. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  446. if ((rdev->flags & RADEON_IS_PX) &&
  447. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  448. return snprintf(buf, PAGE_SIZE, "off\n");
  449. return snprintf(buf, PAGE_SIZE, "%s\n",
  450. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  451. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  452. }
  453. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  454. struct device_attribute *attr,
  455. const char *buf,
  456. size_t count)
  457. {
  458. struct drm_device *ddev = dev_get_drvdata(dev);
  459. struct radeon_device *rdev = ddev->dev_private;
  460. enum radeon_dpm_forced_level level;
  461. int ret = 0;
  462. /* Can't force performance level when the card is off */
  463. if ((rdev->flags & RADEON_IS_PX) &&
  464. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  465. return -EINVAL;
  466. mutex_lock(&rdev->pm.mutex);
  467. if (strncmp("low", buf, strlen("low")) == 0) {
  468. level = RADEON_DPM_FORCED_LEVEL_LOW;
  469. } else if (strncmp("high", buf, strlen("high")) == 0) {
  470. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  471. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  472. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  473. } else {
  474. count = -EINVAL;
  475. goto fail;
  476. }
  477. if (rdev->asic->dpm.force_performance_level) {
  478. if (rdev->pm.dpm.thermal_active) {
  479. count = -EINVAL;
  480. goto fail;
  481. }
  482. ret = radeon_dpm_force_performance_level(rdev, level);
  483. if (ret)
  484. count = -EINVAL;
  485. }
  486. fail:
  487. mutex_unlock(&rdev->pm.mutex);
  488. return count;
  489. }
  490. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  491. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  492. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  493. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  494. radeon_get_dpm_forced_performance_level,
  495. radeon_set_dpm_forced_performance_level);
  496. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  497. struct device_attribute *attr,
  498. char *buf)
  499. {
  500. struct radeon_device *rdev = dev_get_drvdata(dev);
  501. struct drm_device *ddev = rdev->ddev;
  502. int temp;
  503. /* Can't get temperature when the card is off */
  504. if ((rdev->flags & RADEON_IS_PX) &&
  505. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  506. return -EINVAL;
  507. if (rdev->asic->pm.get_temperature)
  508. temp = radeon_get_temperature(rdev);
  509. else
  510. temp = 0;
  511. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  512. }
  513. static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
  514. struct device_attribute *attr,
  515. char *buf)
  516. {
  517. struct radeon_device *rdev = dev_get_drvdata(dev);
  518. int hyst = to_sensor_dev_attr(attr)->index;
  519. int temp;
  520. if (hyst)
  521. temp = rdev->pm.dpm.thermal.min_temp;
  522. else
  523. temp = rdev->pm.dpm.thermal.max_temp;
  524. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  525. }
  526. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  527. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
  528. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
  529. static struct attribute *hwmon_attributes[] = {
  530. &sensor_dev_attr_temp1_input.dev_attr.attr,
  531. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  532. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  533. NULL
  534. };
  535. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  536. struct attribute *attr, int index)
  537. {
  538. struct device *dev = container_of(kobj, struct device, kobj);
  539. struct radeon_device *rdev = dev_get_drvdata(dev);
  540. /* Skip limit attributes if DPM is not enabled */
  541. if (rdev->pm.pm_method != PM_METHOD_DPM &&
  542. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  543. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
  544. return 0;
  545. return attr->mode;
  546. }
  547. static const struct attribute_group hwmon_attrgroup = {
  548. .attrs = hwmon_attributes,
  549. .is_visible = hwmon_attributes_visible,
  550. };
  551. static const struct attribute_group *hwmon_groups[] = {
  552. &hwmon_attrgroup,
  553. NULL
  554. };
  555. static int radeon_hwmon_init(struct radeon_device *rdev)
  556. {
  557. int err = 0;
  558. switch (rdev->pm.int_thermal_type) {
  559. case THERMAL_TYPE_RV6XX:
  560. case THERMAL_TYPE_RV770:
  561. case THERMAL_TYPE_EVERGREEN:
  562. case THERMAL_TYPE_NI:
  563. case THERMAL_TYPE_SUMO:
  564. case THERMAL_TYPE_SI:
  565. case THERMAL_TYPE_CI:
  566. case THERMAL_TYPE_KV:
  567. if (rdev->asic->pm.get_temperature == NULL)
  568. return err;
  569. rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
  570. "radeon", rdev,
  571. hwmon_groups);
  572. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  573. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  574. dev_err(rdev->dev,
  575. "Unable to register hwmon device: %d\n", err);
  576. }
  577. break;
  578. default:
  579. break;
  580. }
  581. return err;
  582. }
  583. static void radeon_hwmon_fini(struct radeon_device *rdev)
  584. {
  585. if (rdev->pm.int_hwmon_dev)
  586. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  587. }
  588. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  589. {
  590. struct radeon_device *rdev =
  591. container_of(work, struct radeon_device,
  592. pm.dpm.thermal.work);
  593. /* switch to the thermal state */
  594. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  595. if (!rdev->pm.dpm_enabled)
  596. return;
  597. if (rdev->asic->pm.get_temperature) {
  598. int temp = radeon_get_temperature(rdev);
  599. if (temp < rdev->pm.dpm.thermal.min_temp)
  600. /* switch back the user state */
  601. dpm_state = rdev->pm.dpm.user_state;
  602. } else {
  603. if (rdev->pm.dpm.thermal.high_to_low)
  604. /* switch back the user state */
  605. dpm_state = rdev->pm.dpm.user_state;
  606. }
  607. mutex_lock(&rdev->pm.mutex);
  608. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  609. rdev->pm.dpm.thermal_active = true;
  610. else
  611. rdev->pm.dpm.thermal_active = false;
  612. rdev->pm.dpm.state = dpm_state;
  613. mutex_unlock(&rdev->pm.mutex);
  614. radeon_pm_compute_clocks(rdev);
  615. }
  616. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  617. enum radeon_pm_state_type dpm_state)
  618. {
  619. int i;
  620. struct radeon_ps *ps;
  621. u32 ui_class;
  622. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  623. true : false;
  624. /* check if the vblank period is too short to adjust the mclk */
  625. if (single_display && rdev->asic->dpm.vblank_too_short) {
  626. if (radeon_dpm_vblank_too_short(rdev))
  627. single_display = false;
  628. }
  629. /* certain older asics have a separare 3D performance state,
  630. * so try that first if the user selected performance
  631. */
  632. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  633. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  634. /* balanced states don't exist at the moment */
  635. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  636. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  637. restart_search:
  638. /* Pick the best power state based on current conditions */
  639. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  640. ps = &rdev->pm.dpm.ps[i];
  641. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  642. switch (dpm_state) {
  643. /* user states */
  644. case POWER_STATE_TYPE_BATTERY:
  645. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  646. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  647. if (single_display)
  648. return ps;
  649. } else
  650. return ps;
  651. }
  652. break;
  653. case POWER_STATE_TYPE_BALANCED:
  654. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  655. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  656. if (single_display)
  657. return ps;
  658. } else
  659. return ps;
  660. }
  661. break;
  662. case POWER_STATE_TYPE_PERFORMANCE:
  663. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  664. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  665. if (single_display)
  666. return ps;
  667. } else
  668. return ps;
  669. }
  670. break;
  671. /* internal states */
  672. case POWER_STATE_TYPE_INTERNAL_UVD:
  673. if (rdev->pm.dpm.uvd_ps)
  674. return rdev->pm.dpm.uvd_ps;
  675. else
  676. break;
  677. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  678. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  679. return ps;
  680. break;
  681. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  682. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  683. return ps;
  684. break;
  685. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  686. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  687. return ps;
  688. break;
  689. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  690. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  691. return ps;
  692. break;
  693. case POWER_STATE_TYPE_INTERNAL_BOOT:
  694. return rdev->pm.dpm.boot_ps;
  695. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  696. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  697. return ps;
  698. break;
  699. case POWER_STATE_TYPE_INTERNAL_ACPI:
  700. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  701. return ps;
  702. break;
  703. case POWER_STATE_TYPE_INTERNAL_ULV:
  704. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  705. return ps;
  706. break;
  707. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  708. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  709. return ps;
  710. break;
  711. default:
  712. break;
  713. }
  714. }
  715. /* use a fallback state if we didn't match */
  716. switch (dpm_state) {
  717. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  718. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  719. goto restart_search;
  720. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  721. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  722. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  723. if (rdev->pm.dpm.uvd_ps) {
  724. return rdev->pm.dpm.uvd_ps;
  725. } else {
  726. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  727. goto restart_search;
  728. }
  729. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  730. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  731. goto restart_search;
  732. case POWER_STATE_TYPE_INTERNAL_ACPI:
  733. dpm_state = POWER_STATE_TYPE_BATTERY;
  734. goto restart_search;
  735. case POWER_STATE_TYPE_BATTERY:
  736. case POWER_STATE_TYPE_BALANCED:
  737. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  738. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  739. goto restart_search;
  740. default:
  741. break;
  742. }
  743. return NULL;
  744. }
  745. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  746. {
  747. int i;
  748. struct radeon_ps *ps;
  749. enum radeon_pm_state_type dpm_state;
  750. int ret;
  751. /* if dpm init failed */
  752. if (!rdev->pm.dpm_enabled)
  753. return;
  754. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  755. /* add other state override checks here */
  756. if ((!rdev->pm.dpm.thermal_active) &&
  757. (!rdev->pm.dpm.uvd_active))
  758. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  759. }
  760. dpm_state = rdev->pm.dpm.state;
  761. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  762. if (ps)
  763. rdev->pm.dpm.requested_ps = ps;
  764. else
  765. return;
  766. /* no need to reprogram if nothing changed unless we are on BTC+ */
  767. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  768. /* vce just modifies an existing state so force a change */
  769. if (ps->vce_active != rdev->pm.dpm.vce_active)
  770. goto force;
  771. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  772. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  773. * all we need to do is update the display configuration.
  774. */
  775. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  776. /* update display watermarks based on new power state */
  777. radeon_bandwidth_update(rdev);
  778. /* update displays */
  779. radeon_dpm_display_configuration_changed(rdev);
  780. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  781. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  782. }
  783. return;
  784. } else {
  785. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  786. * nothing to do, if the num crtcs is > 1 and state is the same,
  787. * update display configuration.
  788. */
  789. if (rdev->pm.dpm.new_active_crtcs ==
  790. rdev->pm.dpm.current_active_crtcs) {
  791. return;
  792. } else {
  793. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  794. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  795. /* update display watermarks based on new power state */
  796. radeon_bandwidth_update(rdev);
  797. /* update displays */
  798. radeon_dpm_display_configuration_changed(rdev);
  799. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  800. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  801. return;
  802. }
  803. }
  804. }
  805. }
  806. force:
  807. if (radeon_dpm == 1) {
  808. printk("switching from power state:\n");
  809. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  810. printk("switching to power state:\n");
  811. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  812. }
  813. mutex_lock(&rdev->ddev->struct_mutex);
  814. down_write(&rdev->pm.mclk_lock);
  815. mutex_lock(&rdev->ring_lock);
  816. /* update whether vce is active */
  817. ps->vce_active = rdev->pm.dpm.vce_active;
  818. ret = radeon_dpm_pre_set_power_state(rdev);
  819. if (ret)
  820. goto done;
  821. /* update display watermarks based on new power state */
  822. radeon_bandwidth_update(rdev);
  823. /* update displays */
  824. radeon_dpm_display_configuration_changed(rdev);
  825. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  826. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  827. /* wait for the rings to drain */
  828. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  829. struct radeon_ring *ring = &rdev->ring[i];
  830. if (ring->ready)
  831. radeon_fence_wait_empty(rdev, i);
  832. }
  833. /* program the new power state */
  834. radeon_dpm_set_power_state(rdev);
  835. /* update current power state */
  836. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  837. radeon_dpm_post_set_power_state(rdev);
  838. if (rdev->asic->dpm.force_performance_level) {
  839. if (rdev->pm.dpm.thermal_active) {
  840. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  841. /* force low perf level for thermal */
  842. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
  843. /* save the user's level */
  844. rdev->pm.dpm.forced_level = level;
  845. } else {
  846. /* otherwise, user selected level */
  847. radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
  848. }
  849. }
  850. done:
  851. mutex_unlock(&rdev->ring_lock);
  852. up_write(&rdev->pm.mclk_lock);
  853. mutex_unlock(&rdev->ddev->struct_mutex);
  854. }
  855. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
  856. {
  857. enum radeon_pm_state_type dpm_state;
  858. if (rdev->asic->dpm.powergate_uvd) {
  859. mutex_lock(&rdev->pm.mutex);
  860. /* don't powergate anything if we
  861. have active but pause streams */
  862. enable |= rdev->pm.dpm.sd > 0;
  863. enable |= rdev->pm.dpm.hd > 0;
  864. /* enable/disable UVD */
  865. radeon_dpm_powergate_uvd(rdev, !enable);
  866. mutex_unlock(&rdev->pm.mutex);
  867. } else {
  868. if (enable) {
  869. mutex_lock(&rdev->pm.mutex);
  870. rdev->pm.dpm.uvd_active = true;
  871. /* disable this for now */
  872. #if 0
  873. if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
  874. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
  875. else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
  876. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  877. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
  878. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  879. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
  880. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
  881. else
  882. #endif
  883. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
  884. rdev->pm.dpm.state = dpm_state;
  885. mutex_unlock(&rdev->pm.mutex);
  886. } else {
  887. mutex_lock(&rdev->pm.mutex);
  888. rdev->pm.dpm.uvd_active = false;
  889. mutex_unlock(&rdev->pm.mutex);
  890. }
  891. radeon_pm_compute_clocks(rdev);
  892. }
  893. }
  894. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
  895. {
  896. if (enable) {
  897. mutex_lock(&rdev->pm.mutex);
  898. rdev->pm.dpm.vce_active = true;
  899. /* XXX select vce level based on ring/task */
  900. rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
  901. mutex_unlock(&rdev->pm.mutex);
  902. } else {
  903. mutex_lock(&rdev->pm.mutex);
  904. rdev->pm.dpm.vce_active = false;
  905. mutex_unlock(&rdev->pm.mutex);
  906. }
  907. radeon_pm_compute_clocks(rdev);
  908. }
  909. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  910. {
  911. mutex_lock(&rdev->pm.mutex);
  912. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  913. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  914. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  915. }
  916. mutex_unlock(&rdev->pm.mutex);
  917. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  918. }
  919. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  920. {
  921. mutex_lock(&rdev->pm.mutex);
  922. /* disable dpm */
  923. radeon_dpm_disable(rdev);
  924. /* reset the power state */
  925. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  926. rdev->pm.dpm_enabled = false;
  927. mutex_unlock(&rdev->pm.mutex);
  928. }
  929. void radeon_pm_suspend(struct radeon_device *rdev)
  930. {
  931. if (rdev->pm.pm_method == PM_METHOD_DPM)
  932. radeon_pm_suspend_dpm(rdev);
  933. else
  934. radeon_pm_suspend_old(rdev);
  935. }
  936. static void radeon_pm_resume_old(struct radeon_device *rdev)
  937. {
  938. /* set up the default clocks if the MC ucode is loaded */
  939. if ((rdev->family >= CHIP_BARTS) &&
  940. (rdev->family <= CHIP_CAYMAN) &&
  941. rdev->mc_fw) {
  942. if (rdev->pm.default_vddc)
  943. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  944. SET_VOLTAGE_TYPE_ASIC_VDDC);
  945. if (rdev->pm.default_vddci)
  946. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  947. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  948. if (rdev->pm.default_sclk)
  949. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  950. if (rdev->pm.default_mclk)
  951. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  952. }
  953. /* asic init will reset the default power state */
  954. mutex_lock(&rdev->pm.mutex);
  955. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  956. rdev->pm.current_clock_mode_index = 0;
  957. rdev->pm.current_sclk = rdev->pm.default_sclk;
  958. rdev->pm.current_mclk = rdev->pm.default_mclk;
  959. if (rdev->pm.power_state) {
  960. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  961. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  962. }
  963. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  964. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  965. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  966. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  967. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  968. }
  969. mutex_unlock(&rdev->pm.mutex);
  970. radeon_pm_compute_clocks(rdev);
  971. }
  972. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  973. {
  974. int ret;
  975. /* asic init will reset to the boot state */
  976. mutex_lock(&rdev->pm.mutex);
  977. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  978. radeon_dpm_setup_asic(rdev);
  979. ret = radeon_dpm_enable(rdev);
  980. mutex_unlock(&rdev->pm.mutex);
  981. if (ret)
  982. goto dpm_resume_fail;
  983. rdev->pm.dpm_enabled = true;
  984. return;
  985. dpm_resume_fail:
  986. DRM_ERROR("radeon: dpm resume failed\n");
  987. if ((rdev->family >= CHIP_BARTS) &&
  988. (rdev->family <= CHIP_CAYMAN) &&
  989. rdev->mc_fw) {
  990. if (rdev->pm.default_vddc)
  991. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  992. SET_VOLTAGE_TYPE_ASIC_VDDC);
  993. if (rdev->pm.default_vddci)
  994. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  995. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  996. if (rdev->pm.default_sclk)
  997. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  998. if (rdev->pm.default_mclk)
  999. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1000. }
  1001. }
  1002. void radeon_pm_resume(struct radeon_device *rdev)
  1003. {
  1004. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1005. radeon_pm_resume_dpm(rdev);
  1006. else
  1007. radeon_pm_resume_old(rdev);
  1008. }
  1009. static int radeon_pm_init_old(struct radeon_device *rdev)
  1010. {
  1011. int ret;
  1012. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1013. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1014. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1015. rdev->pm.dynpm_can_upclock = true;
  1016. rdev->pm.dynpm_can_downclock = true;
  1017. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1018. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1019. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1020. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1021. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1022. if (rdev->bios) {
  1023. if (rdev->is_atom_bios)
  1024. radeon_atombios_get_power_modes(rdev);
  1025. else
  1026. radeon_combios_get_power_modes(rdev);
  1027. radeon_pm_print_states(rdev);
  1028. radeon_pm_init_profile(rdev);
  1029. /* set up the default clocks if the MC ucode is loaded */
  1030. if ((rdev->family >= CHIP_BARTS) &&
  1031. (rdev->family <= CHIP_CAYMAN) &&
  1032. rdev->mc_fw) {
  1033. if (rdev->pm.default_vddc)
  1034. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1035. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1036. if (rdev->pm.default_vddci)
  1037. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1038. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1039. if (rdev->pm.default_sclk)
  1040. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1041. if (rdev->pm.default_mclk)
  1042. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1043. }
  1044. }
  1045. /* set up the internal thermal sensor if applicable */
  1046. ret = radeon_hwmon_init(rdev);
  1047. if (ret)
  1048. return ret;
  1049. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  1050. if (rdev->pm.num_power_states > 1) {
  1051. /* where's the best place to put these? */
  1052. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1053. if (ret)
  1054. DRM_ERROR("failed to create device file for power profile\n");
  1055. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1056. if (ret)
  1057. DRM_ERROR("failed to create device file for power method\n");
  1058. if (radeon_debugfs_pm_init(rdev)) {
  1059. DRM_ERROR("Failed to register debugfs file for PM!\n");
  1060. }
  1061. DRM_INFO("radeon: power management initialized\n");
  1062. }
  1063. return 0;
  1064. }
  1065. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  1066. {
  1067. int i;
  1068. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1069. printk("== power state %d ==\n", i);
  1070. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  1071. }
  1072. }
  1073. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  1074. {
  1075. int ret;
  1076. /* default to balanced state */
  1077. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  1078. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  1079. rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
  1080. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1081. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1082. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1083. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1084. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1085. if (rdev->bios && rdev->is_atom_bios)
  1086. radeon_atombios_get_power_modes(rdev);
  1087. else
  1088. return -EINVAL;
  1089. /* set up the internal thermal sensor if applicable */
  1090. ret = radeon_hwmon_init(rdev);
  1091. if (ret)
  1092. return ret;
  1093. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1094. mutex_lock(&rdev->pm.mutex);
  1095. radeon_dpm_init(rdev);
  1096. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1097. if (radeon_dpm == 1)
  1098. radeon_dpm_print_power_states(rdev);
  1099. radeon_dpm_setup_asic(rdev);
  1100. ret = radeon_dpm_enable(rdev);
  1101. mutex_unlock(&rdev->pm.mutex);
  1102. if (ret)
  1103. goto dpm_failed;
  1104. rdev->pm.dpm_enabled = true;
  1105. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1106. if (ret)
  1107. DRM_ERROR("failed to create device file for dpm state\n");
  1108. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1109. if (ret)
  1110. DRM_ERROR("failed to create device file for dpm state\n");
  1111. /* XXX: these are noops for dpm but are here for backwards compat */
  1112. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1113. if (ret)
  1114. DRM_ERROR("failed to create device file for power profile\n");
  1115. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1116. if (ret)
  1117. DRM_ERROR("failed to create device file for power method\n");
  1118. if (radeon_debugfs_pm_init(rdev)) {
  1119. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1120. }
  1121. DRM_INFO("radeon: dpm initialized\n");
  1122. return 0;
  1123. dpm_failed:
  1124. rdev->pm.dpm_enabled = false;
  1125. if ((rdev->family >= CHIP_BARTS) &&
  1126. (rdev->family <= CHIP_CAYMAN) &&
  1127. rdev->mc_fw) {
  1128. if (rdev->pm.default_vddc)
  1129. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1130. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1131. if (rdev->pm.default_vddci)
  1132. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1133. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1134. if (rdev->pm.default_sclk)
  1135. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1136. if (rdev->pm.default_mclk)
  1137. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1138. }
  1139. DRM_ERROR("radeon: dpm initialization failed\n");
  1140. return ret;
  1141. }
  1142. int radeon_pm_init(struct radeon_device *rdev)
  1143. {
  1144. /* enable dpm on rv6xx+ */
  1145. switch (rdev->family) {
  1146. case CHIP_RV610:
  1147. case CHIP_RV630:
  1148. case CHIP_RV620:
  1149. case CHIP_RV635:
  1150. case CHIP_RV670:
  1151. case CHIP_RS780:
  1152. case CHIP_RS880:
  1153. case CHIP_RV770:
  1154. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1155. if (!rdev->rlc_fw)
  1156. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1157. else if ((rdev->family >= CHIP_RV770) &&
  1158. (!(rdev->flags & RADEON_IS_IGP)) &&
  1159. (!rdev->smc_fw))
  1160. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1161. else if (radeon_dpm == 1)
  1162. rdev->pm.pm_method = PM_METHOD_DPM;
  1163. else
  1164. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1165. break;
  1166. case CHIP_RV730:
  1167. case CHIP_RV710:
  1168. case CHIP_RV740:
  1169. case CHIP_CEDAR:
  1170. case CHIP_REDWOOD:
  1171. case CHIP_JUNIPER:
  1172. case CHIP_CYPRESS:
  1173. case CHIP_HEMLOCK:
  1174. case CHIP_PALM:
  1175. case CHIP_SUMO:
  1176. case CHIP_SUMO2:
  1177. case CHIP_BARTS:
  1178. case CHIP_TURKS:
  1179. case CHIP_CAICOS:
  1180. case CHIP_CAYMAN:
  1181. case CHIP_ARUBA:
  1182. case CHIP_TAHITI:
  1183. case CHIP_PITCAIRN:
  1184. case CHIP_VERDE:
  1185. case CHIP_OLAND:
  1186. case CHIP_HAINAN:
  1187. case CHIP_BONAIRE:
  1188. case CHIP_KABINI:
  1189. case CHIP_KAVERI:
  1190. case CHIP_HAWAII:
  1191. case CHIP_MULLINS:
  1192. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1193. if (!rdev->rlc_fw)
  1194. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1195. else if ((rdev->family >= CHIP_RV770) &&
  1196. (!(rdev->flags & RADEON_IS_IGP)) &&
  1197. (!rdev->smc_fw))
  1198. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1199. else if (radeon_dpm == 0)
  1200. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1201. else
  1202. rdev->pm.pm_method = PM_METHOD_DPM;
  1203. break;
  1204. default:
  1205. /* default to profile method */
  1206. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1207. break;
  1208. }
  1209. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1210. return radeon_pm_init_dpm(rdev);
  1211. else
  1212. return radeon_pm_init_old(rdev);
  1213. }
  1214. int radeon_pm_late_init(struct radeon_device *rdev)
  1215. {
  1216. int ret = 0;
  1217. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  1218. mutex_lock(&rdev->pm.mutex);
  1219. ret = radeon_dpm_late_enable(rdev);
  1220. mutex_unlock(&rdev->pm.mutex);
  1221. }
  1222. return ret;
  1223. }
  1224. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1225. {
  1226. if (rdev->pm.num_power_states > 1) {
  1227. mutex_lock(&rdev->pm.mutex);
  1228. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1229. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1230. radeon_pm_update_profile(rdev);
  1231. radeon_pm_set_clocks(rdev);
  1232. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1233. /* reset default clocks */
  1234. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1235. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1236. radeon_pm_set_clocks(rdev);
  1237. }
  1238. mutex_unlock(&rdev->pm.mutex);
  1239. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1240. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1241. device_remove_file(rdev->dev, &dev_attr_power_method);
  1242. }
  1243. radeon_hwmon_fini(rdev);
  1244. kfree(rdev->pm.power_state);
  1245. }
  1246. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1247. {
  1248. if (rdev->pm.num_power_states > 1) {
  1249. mutex_lock(&rdev->pm.mutex);
  1250. radeon_dpm_disable(rdev);
  1251. mutex_unlock(&rdev->pm.mutex);
  1252. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1253. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1254. /* XXX backwards compat */
  1255. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1256. device_remove_file(rdev->dev, &dev_attr_power_method);
  1257. }
  1258. radeon_dpm_fini(rdev);
  1259. radeon_hwmon_fini(rdev);
  1260. kfree(rdev->pm.power_state);
  1261. }
  1262. void radeon_pm_fini(struct radeon_device *rdev)
  1263. {
  1264. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1265. radeon_pm_fini_dpm(rdev);
  1266. else
  1267. radeon_pm_fini_old(rdev);
  1268. }
  1269. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1270. {
  1271. struct drm_device *ddev = rdev->ddev;
  1272. struct drm_crtc *crtc;
  1273. struct radeon_crtc *radeon_crtc;
  1274. if (rdev->pm.num_power_states < 2)
  1275. return;
  1276. mutex_lock(&rdev->pm.mutex);
  1277. rdev->pm.active_crtcs = 0;
  1278. rdev->pm.active_crtc_count = 0;
  1279. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1280. list_for_each_entry(crtc,
  1281. &ddev->mode_config.crtc_list, head) {
  1282. radeon_crtc = to_radeon_crtc(crtc);
  1283. if (radeon_crtc->enabled) {
  1284. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1285. rdev->pm.active_crtc_count++;
  1286. }
  1287. }
  1288. }
  1289. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1290. radeon_pm_update_profile(rdev);
  1291. radeon_pm_set_clocks(rdev);
  1292. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1293. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1294. if (rdev->pm.active_crtc_count > 1) {
  1295. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1296. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1297. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1298. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1299. radeon_pm_get_dynpm_state(rdev);
  1300. radeon_pm_set_clocks(rdev);
  1301. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1302. }
  1303. } else if (rdev->pm.active_crtc_count == 1) {
  1304. /* TODO: Increase clocks if needed for current mode */
  1305. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1306. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1307. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1308. radeon_pm_get_dynpm_state(rdev);
  1309. radeon_pm_set_clocks(rdev);
  1310. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1311. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1312. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1313. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1314. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1315. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1316. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1317. }
  1318. } else { /* count == 0 */
  1319. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1320. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1321. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1322. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1323. radeon_pm_get_dynpm_state(rdev);
  1324. radeon_pm_set_clocks(rdev);
  1325. }
  1326. }
  1327. }
  1328. }
  1329. mutex_unlock(&rdev->pm.mutex);
  1330. }
  1331. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1332. {
  1333. struct drm_device *ddev = rdev->ddev;
  1334. struct drm_crtc *crtc;
  1335. struct radeon_crtc *radeon_crtc;
  1336. if (!rdev->pm.dpm_enabled)
  1337. return;
  1338. mutex_lock(&rdev->pm.mutex);
  1339. /* update active crtc counts */
  1340. rdev->pm.dpm.new_active_crtcs = 0;
  1341. rdev->pm.dpm.new_active_crtc_count = 0;
  1342. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1343. list_for_each_entry(crtc,
  1344. &ddev->mode_config.crtc_list, head) {
  1345. radeon_crtc = to_radeon_crtc(crtc);
  1346. if (crtc->enabled) {
  1347. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1348. rdev->pm.dpm.new_active_crtc_count++;
  1349. }
  1350. }
  1351. }
  1352. /* update battery/ac status */
  1353. if (power_supply_is_system_supplied() > 0)
  1354. rdev->pm.dpm.ac_power = true;
  1355. else
  1356. rdev->pm.dpm.ac_power = false;
  1357. radeon_dpm_change_power_state_locked(rdev);
  1358. mutex_unlock(&rdev->pm.mutex);
  1359. }
  1360. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1361. {
  1362. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1363. radeon_pm_compute_clocks_dpm(rdev);
  1364. else
  1365. radeon_pm_compute_clocks_old(rdev);
  1366. }
  1367. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1368. {
  1369. int crtc, vpos, hpos, vbl_status;
  1370. bool in_vbl = true;
  1371. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1372. * otherwise return in_vbl == false.
  1373. */
  1374. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1375. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1376. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL);
  1377. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1378. !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
  1379. in_vbl = false;
  1380. }
  1381. }
  1382. return in_vbl;
  1383. }
  1384. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1385. {
  1386. u32 stat_crtc = 0;
  1387. bool in_vbl = radeon_pm_in_vbl(rdev);
  1388. if (in_vbl == false)
  1389. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1390. finish ? "exit" : "entry");
  1391. return in_vbl;
  1392. }
  1393. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1394. {
  1395. struct radeon_device *rdev;
  1396. int resched;
  1397. rdev = container_of(work, struct radeon_device,
  1398. pm.dynpm_idle_work.work);
  1399. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1400. mutex_lock(&rdev->pm.mutex);
  1401. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1402. int not_processed = 0;
  1403. int i;
  1404. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1405. struct radeon_ring *ring = &rdev->ring[i];
  1406. if (ring->ready) {
  1407. not_processed += radeon_fence_count_emitted(rdev, i);
  1408. if (not_processed >= 3)
  1409. break;
  1410. }
  1411. }
  1412. if (not_processed >= 3) { /* should upclock */
  1413. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1414. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1415. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1416. rdev->pm.dynpm_can_upclock) {
  1417. rdev->pm.dynpm_planned_action =
  1418. DYNPM_ACTION_UPCLOCK;
  1419. rdev->pm.dynpm_action_timeout = jiffies +
  1420. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1421. }
  1422. } else if (not_processed == 0) { /* should downclock */
  1423. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1424. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1425. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1426. rdev->pm.dynpm_can_downclock) {
  1427. rdev->pm.dynpm_planned_action =
  1428. DYNPM_ACTION_DOWNCLOCK;
  1429. rdev->pm.dynpm_action_timeout = jiffies +
  1430. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1431. }
  1432. }
  1433. /* Note, radeon_pm_set_clocks is called with static_switch set
  1434. * to false since we want to wait for vbl to avoid flicker.
  1435. */
  1436. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1437. jiffies > rdev->pm.dynpm_action_timeout) {
  1438. radeon_pm_get_dynpm_state(rdev);
  1439. radeon_pm_set_clocks(rdev);
  1440. }
  1441. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1442. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1443. }
  1444. mutex_unlock(&rdev->pm.mutex);
  1445. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1446. }
  1447. /*
  1448. * Debugfs info
  1449. */
  1450. #if defined(CONFIG_DEBUG_FS)
  1451. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1452. {
  1453. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1454. struct drm_device *dev = node->minor->dev;
  1455. struct radeon_device *rdev = dev->dev_private;
  1456. struct drm_device *ddev = rdev->ddev;
  1457. if ((rdev->flags & RADEON_IS_PX) &&
  1458. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1459. seq_printf(m, "PX asic powered off\n");
  1460. } else if (rdev->pm.dpm_enabled) {
  1461. mutex_lock(&rdev->pm.mutex);
  1462. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1463. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1464. else
  1465. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1466. mutex_unlock(&rdev->pm.mutex);
  1467. } else {
  1468. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1469. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1470. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1471. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1472. else
  1473. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1474. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1475. if (rdev->asic->pm.get_memory_clock)
  1476. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1477. if (rdev->pm.current_vddc)
  1478. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1479. if (rdev->asic->pm.get_pcie_lanes)
  1480. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1481. }
  1482. return 0;
  1483. }
  1484. static struct drm_info_list radeon_pm_info_list[] = {
  1485. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1486. };
  1487. #endif
  1488. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1489. {
  1490. #if defined(CONFIG_DEBUG_FS)
  1491. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1492. #else
  1493. return 0;
  1494. #endif
  1495. }