radeon_gem.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. void radeon_gem_object_free(struct drm_gem_object *gobj)
  32. {
  33. struct radeon_bo *robj = gem_to_radeon_bo(gobj);
  34. if (robj) {
  35. if (robj->gem_base.import_attach)
  36. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  37. radeon_bo_unref(&robj);
  38. }
  39. }
  40. int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
  41. int alignment, int initial_domain,
  42. u32 flags, bool kernel,
  43. struct drm_gem_object **obj)
  44. {
  45. struct radeon_bo *robj;
  46. unsigned long max_size;
  47. int r;
  48. *obj = NULL;
  49. /* At least align on page size */
  50. if (alignment < PAGE_SIZE) {
  51. alignment = PAGE_SIZE;
  52. }
  53. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  54. * handle vram to system pool migrations.
  55. */
  56. max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
  57. if (size > max_size) {
  58. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  59. size >> 20, max_size >> 20);
  60. return -ENOMEM;
  61. }
  62. retry:
  63. r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
  64. flags, NULL, NULL, &robj);
  65. if (r) {
  66. if (r != -ERESTARTSYS) {
  67. if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
  68. initial_domain |= RADEON_GEM_DOMAIN_GTT;
  69. goto retry;
  70. }
  71. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  72. size, initial_domain, alignment, r);
  73. }
  74. return r;
  75. }
  76. *obj = &robj->gem_base;
  77. robj->pid = task_pid_nr(current);
  78. mutex_lock(&rdev->gem.mutex);
  79. list_add_tail(&robj->list, &rdev->gem.objects);
  80. mutex_unlock(&rdev->gem.mutex);
  81. return 0;
  82. }
  83. static int radeon_gem_set_domain(struct drm_gem_object *gobj,
  84. uint32_t rdomain, uint32_t wdomain)
  85. {
  86. struct radeon_bo *robj;
  87. uint32_t domain;
  88. long r;
  89. /* FIXME: reeimplement */
  90. robj = gem_to_radeon_bo(gobj);
  91. /* work out where to validate the buffer to */
  92. domain = wdomain;
  93. if (!domain) {
  94. domain = rdomain;
  95. }
  96. if (!domain) {
  97. /* Do nothings */
  98. printk(KERN_WARNING "Set domain without domain !\n");
  99. return 0;
  100. }
  101. if (domain == RADEON_GEM_DOMAIN_CPU) {
  102. /* Asking for cpu access wait for object idle */
  103. r = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, 30 * HZ);
  104. if (!r)
  105. r = -EBUSY;
  106. if (r < 0 && r != -EINTR) {
  107. printk(KERN_ERR "Failed to wait for object: %li\n", r);
  108. return r;
  109. }
  110. }
  111. return 0;
  112. }
  113. int radeon_gem_init(struct radeon_device *rdev)
  114. {
  115. INIT_LIST_HEAD(&rdev->gem.objects);
  116. return 0;
  117. }
  118. void radeon_gem_fini(struct radeon_device *rdev)
  119. {
  120. radeon_bo_force_delete(rdev);
  121. }
  122. /*
  123. * Call from drm_gem_handle_create which appear in both new and open ioctl
  124. * case.
  125. */
  126. int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  127. {
  128. struct radeon_bo *rbo = gem_to_radeon_bo(obj);
  129. struct radeon_device *rdev = rbo->rdev;
  130. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  131. struct radeon_vm *vm = &fpriv->vm;
  132. struct radeon_bo_va *bo_va;
  133. int r;
  134. if (rdev->family < CHIP_CAYMAN) {
  135. return 0;
  136. }
  137. r = radeon_bo_reserve(rbo, false);
  138. if (r) {
  139. return r;
  140. }
  141. bo_va = radeon_vm_bo_find(vm, rbo);
  142. if (!bo_va) {
  143. bo_va = radeon_vm_bo_add(rdev, vm, rbo);
  144. } else {
  145. ++bo_va->ref_count;
  146. }
  147. radeon_bo_unreserve(rbo);
  148. return 0;
  149. }
  150. void radeon_gem_object_close(struct drm_gem_object *obj,
  151. struct drm_file *file_priv)
  152. {
  153. struct radeon_bo *rbo = gem_to_radeon_bo(obj);
  154. struct radeon_device *rdev = rbo->rdev;
  155. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  156. struct radeon_vm *vm = &fpriv->vm;
  157. struct radeon_bo_va *bo_va;
  158. int r;
  159. if (rdev->family < CHIP_CAYMAN) {
  160. return;
  161. }
  162. r = radeon_bo_reserve(rbo, true);
  163. if (r) {
  164. dev_err(rdev->dev, "leaking bo va because "
  165. "we fail to reserve bo (%d)\n", r);
  166. return;
  167. }
  168. bo_va = radeon_vm_bo_find(vm, rbo);
  169. if (bo_va) {
  170. if (--bo_va->ref_count == 0) {
  171. radeon_vm_bo_rmv(rdev, bo_va);
  172. }
  173. }
  174. radeon_bo_unreserve(rbo);
  175. }
  176. static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
  177. {
  178. if (r == -EDEADLK) {
  179. r = radeon_gpu_reset(rdev);
  180. if (!r)
  181. r = -EAGAIN;
  182. }
  183. return r;
  184. }
  185. /*
  186. * GEM ioctls.
  187. */
  188. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  189. struct drm_file *filp)
  190. {
  191. struct radeon_device *rdev = dev->dev_private;
  192. struct drm_radeon_gem_info *args = data;
  193. struct ttm_mem_type_manager *man;
  194. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  195. args->vram_size = rdev->mc.real_vram_size;
  196. args->vram_visible = (u64)man->size << PAGE_SHIFT;
  197. args->vram_visible -= rdev->vram_pin_size;
  198. args->gart_size = rdev->mc.gtt_size;
  199. args->gart_size -= rdev->gart_pin_size;
  200. return 0;
  201. }
  202. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  203. struct drm_file *filp)
  204. {
  205. /* TODO: implement */
  206. DRM_ERROR("unimplemented %s\n", __func__);
  207. return -ENOSYS;
  208. }
  209. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  210. struct drm_file *filp)
  211. {
  212. /* TODO: implement */
  213. DRM_ERROR("unimplemented %s\n", __func__);
  214. return -ENOSYS;
  215. }
  216. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  217. struct drm_file *filp)
  218. {
  219. struct radeon_device *rdev = dev->dev_private;
  220. struct drm_radeon_gem_create *args = data;
  221. struct drm_gem_object *gobj;
  222. uint32_t handle;
  223. int r;
  224. down_read(&rdev->exclusive_lock);
  225. /* create a gem object to contain this object in */
  226. args->size = roundup(args->size, PAGE_SIZE);
  227. r = radeon_gem_object_create(rdev, args->size, args->alignment,
  228. args->initial_domain, args->flags,
  229. false, &gobj);
  230. if (r) {
  231. up_read(&rdev->exclusive_lock);
  232. r = radeon_gem_handle_lockup(rdev, r);
  233. return r;
  234. }
  235. r = drm_gem_handle_create(filp, gobj, &handle);
  236. /* drop reference from allocate - handle holds it now */
  237. drm_gem_object_unreference_unlocked(gobj);
  238. if (r) {
  239. up_read(&rdev->exclusive_lock);
  240. r = radeon_gem_handle_lockup(rdev, r);
  241. return r;
  242. }
  243. args->handle = handle;
  244. up_read(&rdev->exclusive_lock);
  245. return 0;
  246. }
  247. int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
  248. struct drm_file *filp)
  249. {
  250. struct radeon_device *rdev = dev->dev_private;
  251. struct drm_radeon_gem_userptr *args = data;
  252. struct drm_gem_object *gobj;
  253. struct radeon_bo *bo;
  254. uint32_t handle;
  255. int r;
  256. if (offset_in_page(args->addr | args->size))
  257. return -EINVAL;
  258. /* reject unknown flag values */
  259. if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
  260. RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
  261. RADEON_GEM_USERPTR_REGISTER))
  262. return -EINVAL;
  263. if (args->flags & RADEON_GEM_USERPTR_READONLY) {
  264. /* readonly pages not tested on older hardware */
  265. if (rdev->family < CHIP_R600)
  266. return -EINVAL;
  267. } else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
  268. !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
  269. /* if we want to write to it we must require anonymous
  270. memory and install a MMU notifier */
  271. return -EACCES;
  272. }
  273. down_read(&rdev->exclusive_lock);
  274. /* create a gem object to contain this object in */
  275. r = radeon_gem_object_create(rdev, args->size, 0,
  276. RADEON_GEM_DOMAIN_CPU, 0,
  277. false, &gobj);
  278. if (r)
  279. goto handle_lockup;
  280. bo = gem_to_radeon_bo(gobj);
  281. r = radeon_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  282. if (r)
  283. goto release_object;
  284. if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
  285. r = radeon_mn_register(bo, args->addr);
  286. if (r)
  287. goto release_object;
  288. }
  289. if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
  290. down_read(&current->mm->mmap_sem);
  291. r = radeon_bo_reserve(bo, true);
  292. if (r) {
  293. up_read(&current->mm->mmap_sem);
  294. goto release_object;
  295. }
  296. radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
  297. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  298. radeon_bo_unreserve(bo);
  299. up_read(&current->mm->mmap_sem);
  300. if (r)
  301. goto release_object;
  302. }
  303. r = drm_gem_handle_create(filp, gobj, &handle);
  304. /* drop reference from allocate - handle holds it now */
  305. drm_gem_object_unreference_unlocked(gobj);
  306. if (r)
  307. goto handle_lockup;
  308. args->handle = handle;
  309. up_read(&rdev->exclusive_lock);
  310. return 0;
  311. release_object:
  312. drm_gem_object_unreference_unlocked(gobj);
  313. handle_lockup:
  314. up_read(&rdev->exclusive_lock);
  315. r = radeon_gem_handle_lockup(rdev, r);
  316. return r;
  317. }
  318. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  319. struct drm_file *filp)
  320. {
  321. /* transition the BO to a domain -
  322. * just validate the BO into a certain domain */
  323. struct radeon_device *rdev = dev->dev_private;
  324. struct drm_radeon_gem_set_domain *args = data;
  325. struct drm_gem_object *gobj;
  326. struct radeon_bo *robj;
  327. int r;
  328. /* for now if someone requests domain CPU -
  329. * just make sure the buffer is finished with */
  330. down_read(&rdev->exclusive_lock);
  331. /* just do a BO wait for now */
  332. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  333. if (gobj == NULL) {
  334. up_read(&rdev->exclusive_lock);
  335. return -ENOENT;
  336. }
  337. robj = gem_to_radeon_bo(gobj);
  338. r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
  339. drm_gem_object_unreference_unlocked(gobj);
  340. up_read(&rdev->exclusive_lock);
  341. r = radeon_gem_handle_lockup(robj->rdev, r);
  342. return r;
  343. }
  344. int radeon_mode_dumb_mmap(struct drm_file *filp,
  345. struct drm_device *dev,
  346. uint32_t handle, uint64_t *offset_p)
  347. {
  348. struct drm_gem_object *gobj;
  349. struct radeon_bo *robj;
  350. gobj = drm_gem_object_lookup(dev, filp, handle);
  351. if (gobj == NULL) {
  352. return -ENOENT;
  353. }
  354. robj = gem_to_radeon_bo(gobj);
  355. if (radeon_ttm_tt_has_userptr(robj->tbo.ttm)) {
  356. drm_gem_object_unreference_unlocked(gobj);
  357. return -EPERM;
  358. }
  359. *offset_p = radeon_bo_mmap_offset(robj);
  360. drm_gem_object_unreference_unlocked(gobj);
  361. return 0;
  362. }
  363. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  364. struct drm_file *filp)
  365. {
  366. struct drm_radeon_gem_mmap *args = data;
  367. return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
  368. }
  369. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  370. struct drm_file *filp)
  371. {
  372. struct radeon_device *rdev = dev->dev_private;
  373. struct drm_radeon_gem_busy *args = data;
  374. struct drm_gem_object *gobj;
  375. struct radeon_bo *robj;
  376. int r;
  377. uint32_t cur_placement = 0;
  378. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  379. if (gobj == NULL) {
  380. return -ENOENT;
  381. }
  382. robj = gem_to_radeon_bo(gobj);
  383. r = radeon_bo_wait(robj, &cur_placement, true);
  384. args->domain = radeon_mem_type_to_domain(cur_placement);
  385. drm_gem_object_unreference_unlocked(gobj);
  386. r = radeon_gem_handle_lockup(rdev, r);
  387. return r;
  388. }
  389. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  390. struct drm_file *filp)
  391. {
  392. struct radeon_device *rdev = dev->dev_private;
  393. struct drm_radeon_gem_wait_idle *args = data;
  394. struct drm_gem_object *gobj;
  395. struct radeon_bo *robj;
  396. int r = 0;
  397. uint32_t cur_placement = 0;
  398. long ret;
  399. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  400. if (gobj == NULL) {
  401. return -ENOENT;
  402. }
  403. robj = gem_to_radeon_bo(gobj);
  404. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, 30 * HZ);
  405. if (ret == 0)
  406. r = -EBUSY;
  407. else if (ret < 0)
  408. r = ret;
  409. /* Flush HDP cache via MMIO if necessary */
  410. if (rdev->asic->mmio_hdp_flush &&
  411. radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
  412. robj->rdev->asic->mmio_hdp_flush(rdev);
  413. drm_gem_object_unreference_unlocked(gobj);
  414. r = radeon_gem_handle_lockup(rdev, r);
  415. return r;
  416. }
  417. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  418. struct drm_file *filp)
  419. {
  420. struct drm_radeon_gem_set_tiling *args = data;
  421. struct drm_gem_object *gobj;
  422. struct radeon_bo *robj;
  423. int r = 0;
  424. DRM_DEBUG("%d \n", args->handle);
  425. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  426. if (gobj == NULL)
  427. return -ENOENT;
  428. robj = gem_to_radeon_bo(gobj);
  429. r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
  430. drm_gem_object_unreference_unlocked(gobj);
  431. return r;
  432. }
  433. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  434. struct drm_file *filp)
  435. {
  436. struct drm_radeon_gem_get_tiling *args = data;
  437. struct drm_gem_object *gobj;
  438. struct radeon_bo *rbo;
  439. int r = 0;
  440. DRM_DEBUG("\n");
  441. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  442. if (gobj == NULL)
  443. return -ENOENT;
  444. rbo = gem_to_radeon_bo(gobj);
  445. r = radeon_bo_reserve(rbo, false);
  446. if (unlikely(r != 0))
  447. goto out;
  448. radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
  449. radeon_bo_unreserve(rbo);
  450. out:
  451. drm_gem_object_unreference_unlocked(gobj);
  452. return r;
  453. }
  454. /**
  455. * radeon_gem_va_update_vm -update the bo_va in its VM
  456. *
  457. * @rdev: radeon_device pointer
  458. * @bo_va: bo_va to update
  459. *
  460. * Update the bo_va directly after setting it's address. Errors are not
  461. * vital here, so they are not reported back to userspace.
  462. */
  463. static void radeon_gem_va_update_vm(struct radeon_device *rdev,
  464. struct radeon_bo_va *bo_va)
  465. {
  466. struct ttm_validate_buffer tv, *entry;
  467. struct radeon_bo_list *vm_bos;
  468. struct ww_acquire_ctx ticket;
  469. struct list_head list;
  470. unsigned domain;
  471. int r;
  472. INIT_LIST_HEAD(&list);
  473. tv.bo = &bo_va->bo->tbo;
  474. tv.shared = true;
  475. list_add(&tv.head, &list);
  476. vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
  477. if (!vm_bos)
  478. return;
  479. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  480. if (r)
  481. goto error_free;
  482. list_for_each_entry(entry, &list, head) {
  483. domain = radeon_mem_type_to_domain(entry->bo->mem.mem_type);
  484. /* if anything is swapped out don't swap it in here,
  485. just abort and wait for the next CS */
  486. if (domain == RADEON_GEM_DOMAIN_CPU)
  487. goto error_unreserve;
  488. }
  489. mutex_lock(&bo_va->vm->mutex);
  490. r = radeon_vm_clear_freed(rdev, bo_va->vm);
  491. if (r)
  492. goto error_unlock;
  493. if (bo_va->it.start)
  494. r = radeon_vm_bo_update(rdev, bo_va, &bo_va->bo->tbo.mem);
  495. error_unlock:
  496. mutex_unlock(&bo_va->vm->mutex);
  497. error_unreserve:
  498. ttm_eu_backoff_reservation(&ticket, &list);
  499. error_free:
  500. drm_free_large(vm_bos);
  501. if (r)
  502. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  503. }
  504. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  505. struct drm_file *filp)
  506. {
  507. struct drm_radeon_gem_va *args = data;
  508. struct drm_gem_object *gobj;
  509. struct radeon_device *rdev = dev->dev_private;
  510. struct radeon_fpriv *fpriv = filp->driver_priv;
  511. struct radeon_bo *rbo;
  512. struct radeon_bo_va *bo_va;
  513. u32 invalid_flags;
  514. int r = 0;
  515. if (!rdev->vm_manager.enabled) {
  516. args->operation = RADEON_VA_RESULT_ERROR;
  517. return -ENOTTY;
  518. }
  519. /* !! DONT REMOVE !!
  520. * We don't support vm_id yet, to be sure we don't have have broken
  521. * userspace, reject anyone trying to use non 0 value thus moving
  522. * forward we can use those fields without breaking existant userspace
  523. */
  524. if (args->vm_id) {
  525. args->operation = RADEON_VA_RESULT_ERROR;
  526. return -EINVAL;
  527. }
  528. if (args->offset < RADEON_VA_RESERVED_SIZE) {
  529. dev_err(&dev->pdev->dev,
  530. "offset 0x%lX is in reserved area 0x%X\n",
  531. (unsigned long)args->offset,
  532. RADEON_VA_RESERVED_SIZE);
  533. args->operation = RADEON_VA_RESULT_ERROR;
  534. return -EINVAL;
  535. }
  536. /* don't remove, we need to enforce userspace to set the snooped flag
  537. * otherwise we will endup with broken userspace and we won't be able
  538. * to enable this feature without adding new interface
  539. */
  540. invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
  541. if ((args->flags & invalid_flags)) {
  542. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  543. args->flags, invalid_flags);
  544. args->operation = RADEON_VA_RESULT_ERROR;
  545. return -EINVAL;
  546. }
  547. switch (args->operation) {
  548. case RADEON_VA_MAP:
  549. case RADEON_VA_UNMAP:
  550. break;
  551. default:
  552. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  553. args->operation);
  554. args->operation = RADEON_VA_RESULT_ERROR;
  555. return -EINVAL;
  556. }
  557. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  558. if (gobj == NULL) {
  559. args->operation = RADEON_VA_RESULT_ERROR;
  560. return -ENOENT;
  561. }
  562. rbo = gem_to_radeon_bo(gobj);
  563. r = radeon_bo_reserve(rbo, false);
  564. if (r) {
  565. args->operation = RADEON_VA_RESULT_ERROR;
  566. drm_gem_object_unreference_unlocked(gobj);
  567. return r;
  568. }
  569. bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
  570. if (!bo_va) {
  571. args->operation = RADEON_VA_RESULT_ERROR;
  572. drm_gem_object_unreference_unlocked(gobj);
  573. return -ENOENT;
  574. }
  575. switch (args->operation) {
  576. case RADEON_VA_MAP:
  577. if (bo_va->it.start) {
  578. args->operation = RADEON_VA_RESULT_VA_EXIST;
  579. args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
  580. radeon_bo_unreserve(rbo);
  581. goto out;
  582. }
  583. r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
  584. break;
  585. case RADEON_VA_UNMAP:
  586. r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
  587. break;
  588. default:
  589. break;
  590. }
  591. if (!r)
  592. radeon_gem_va_update_vm(rdev, bo_va);
  593. args->operation = RADEON_VA_RESULT_OK;
  594. if (r) {
  595. args->operation = RADEON_VA_RESULT_ERROR;
  596. }
  597. out:
  598. drm_gem_object_unreference_unlocked(gobj);
  599. return r;
  600. }
  601. int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
  602. struct drm_file *filp)
  603. {
  604. struct drm_radeon_gem_op *args = data;
  605. struct drm_gem_object *gobj;
  606. struct radeon_bo *robj;
  607. int r;
  608. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  609. if (gobj == NULL) {
  610. return -ENOENT;
  611. }
  612. robj = gem_to_radeon_bo(gobj);
  613. r = -EPERM;
  614. if (radeon_ttm_tt_has_userptr(robj->tbo.ttm))
  615. goto out;
  616. r = radeon_bo_reserve(robj, false);
  617. if (unlikely(r))
  618. goto out;
  619. switch (args->op) {
  620. case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
  621. args->value = robj->initial_domain;
  622. break;
  623. case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
  624. robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
  625. RADEON_GEM_DOMAIN_GTT |
  626. RADEON_GEM_DOMAIN_CPU);
  627. break;
  628. default:
  629. r = -EINVAL;
  630. }
  631. radeon_bo_unreserve(robj);
  632. out:
  633. drm_gem_object_unreference_unlocked(gobj);
  634. return r;
  635. }
  636. int radeon_mode_dumb_create(struct drm_file *file_priv,
  637. struct drm_device *dev,
  638. struct drm_mode_create_dumb *args)
  639. {
  640. struct radeon_device *rdev = dev->dev_private;
  641. struct drm_gem_object *gobj;
  642. uint32_t handle;
  643. int r;
  644. args->pitch = radeon_align_pitch(rdev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  645. args->size = args->pitch * args->height;
  646. args->size = ALIGN(args->size, PAGE_SIZE);
  647. r = radeon_gem_object_create(rdev, args->size, 0,
  648. RADEON_GEM_DOMAIN_VRAM, 0,
  649. false, &gobj);
  650. if (r)
  651. return -ENOMEM;
  652. r = drm_gem_handle_create(file_priv, gobj, &handle);
  653. /* drop reference from allocate - handle holds it now */
  654. drm_gem_object_unreference_unlocked(gobj);
  655. if (r) {
  656. return r;
  657. }
  658. args->handle = handle;
  659. return 0;
  660. }
  661. #if defined(CONFIG_DEBUG_FS)
  662. static int radeon_debugfs_gem_info(struct seq_file *m, void *data)
  663. {
  664. struct drm_info_node *node = (struct drm_info_node *)m->private;
  665. struct drm_device *dev = node->minor->dev;
  666. struct radeon_device *rdev = dev->dev_private;
  667. struct radeon_bo *rbo;
  668. unsigned i = 0;
  669. mutex_lock(&rdev->gem.mutex);
  670. list_for_each_entry(rbo, &rdev->gem.objects, list) {
  671. unsigned domain;
  672. const char *placement;
  673. domain = radeon_mem_type_to_domain(rbo->tbo.mem.mem_type);
  674. switch (domain) {
  675. case RADEON_GEM_DOMAIN_VRAM:
  676. placement = "VRAM";
  677. break;
  678. case RADEON_GEM_DOMAIN_GTT:
  679. placement = " GTT";
  680. break;
  681. case RADEON_GEM_DOMAIN_CPU:
  682. default:
  683. placement = " CPU";
  684. break;
  685. }
  686. seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
  687. i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
  688. placement, (unsigned long)rbo->pid);
  689. i++;
  690. }
  691. mutex_unlock(&rdev->gem.mutex);
  692. return 0;
  693. }
  694. static struct drm_info_list radeon_debugfs_gem_list[] = {
  695. {"radeon_gem_info", &radeon_debugfs_gem_info, 0, NULL},
  696. };
  697. #endif
  698. int radeon_gem_debugfs_init(struct radeon_device *rdev)
  699. {
  700. #if defined(CONFIG_DEBUG_FS)
  701. return radeon_debugfs_add_files(rdev, radeon_debugfs_gem_list, 1);
  702. #endif
  703. return 0;
  704. }