radeon_asic.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  155. } else {
  156. DRM_INFO("Forcing AGP to PCI mode\n");
  157. rdev->flags |= RADEON_IS_PCI;
  158. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  159. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  160. }
  161. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  162. }
  163. /*
  164. * ASIC
  165. */
  166. static struct radeon_asic_ring r100_gfx_ring = {
  167. .ib_execute = &r100_ring_ib_execute,
  168. .emit_fence = &r100_fence_ring_emit,
  169. .emit_semaphore = &r100_semaphore_ring_emit,
  170. .cs_parse = &r100_cs_parse,
  171. .ring_start = &r100_ring_start,
  172. .ring_test = &r100_ring_test,
  173. .ib_test = &r100_ib_test,
  174. .is_lockup = &r100_gpu_is_lockup,
  175. .get_rptr = &r100_gfx_get_rptr,
  176. .get_wptr = &r100_gfx_get_wptr,
  177. .set_wptr = &r100_gfx_set_wptr,
  178. };
  179. static struct radeon_asic r100_asic = {
  180. .init = &r100_init,
  181. .fini = &r100_fini,
  182. .suspend = &r100_suspend,
  183. .resume = &r100_resume,
  184. .vga_set_state = &r100_vga_set_state,
  185. .asic_reset = &r100_asic_reset,
  186. .mmio_hdp_flush = NULL,
  187. .gui_idle = &r100_gui_idle,
  188. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  189. .gart = {
  190. .tlb_flush = &r100_pci_gart_tlb_flush,
  191. .set_page = &r100_pci_gart_set_page,
  192. },
  193. .ring = {
  194. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  195. },
  196. .irq = {
  197. .set = &r100_irq_set,
  198. .process = &r100_irq_process,
  199. },
  200. .display = {
  201. .bandwidth_update = &r100_bandwidth_update,
  202. .get_vblank_counter = &r100_get_vblank_counter,
  203. .wait_for_vblank = &r100_wait_for_vblank,
  204. .set_backlight_level = &radeon_legacy_set_backlight_level,
  205. .get_backlight_level = &radeon_legacy_get_backlight_level,
  206. },
  207. .copy = {
  208. .blit = &r100_copy_blit,
  209. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  210. .dma = NULL,
  211. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  212. .copy = &r100_copy_blit,
  213. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  214. },
  215. .surface = {
  216. .set_reg = r100_set_surface_reg,
  217. .clear_reg = r100_clear_surface_reg,
  218. },
  219. .hpd = {
  220. .init = &r100_hpd_init,
  221. .fini = &r100_hpd_fini,
  222. .sense = &r100_hpd_sense,
  223. .set_polarity = &r100_hpd_set_polarity,
  224. },
  225. .pm = {
  226. .misc = &r100_pm_misc,
  227. .prepare = &r100_pm_prepare,
  228. .finish = &r100_pm_finish,
  229. .init_profile = &r100_pm_init_profile,
  230. .get_dynpm_state = &r100_pm_get_dynpm_state,
  231. .get_engine_clock = &radeon_legacy_get_engine_clock,
  232. .set_engine_clock = &radeon_legacy_set_engine_clock,
  233. .get_memory_clock = &radeon_legacy_get_memory_clock,
  234. .set_memory_clock = NULL,
  235. .get_pcie_lanes = NULL,
  236. .set_pcie_lanes = NULL,
  237. .set_clock_gating = &radeon_legacy_set_clock_gating,
  238. },
  239. .pflip = {
  240. .page_flip = &r100_page_flip,
  241. .page_flip_pending = &r100_page_flip_pending,
  242. },
  243. };
  244. static struct radeon_asic r200_asic = {
  245. .init = &r100_init,
  246. .fini = &r100_fini,
  247. .suspend = &r100_suspend,
  248. .resume = &r100_resume,
  249. .vga_set_state = &r100_vga_set_state,
  250. .asic_reset = &r100_asic_reset,
  251. .mmio_hdp_flush = NULL,
  252. .gui_idle = &r100_gui_idle,
  253. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  254. .gart = {
  255. .tlb_flush = &r100_pci_gart_tlb_flush,
  256. .set_page = &r100_pci_gart_set_page,
  257. },
  258. .ring = {
  259. [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
  260. },
  261. .irq = {
  262. .set = &r100_irq_set,
  263. .process = &r100_irq_process,
  264. },
  265. .display = {
  266. .bandwidth_update = &r100_bandwidth_update,
  267. .get_vblank_counter = &r100_get_vblank_counter,
  268. .wait_for_vblank = &r100_wait_for_vblank,
  269. .set_backlight_level = &radeon_legacy_set_backlight_level,
  270. .get_backlight_level = &radeon_legacy_get_backlight_level,
  271. },
  272. .copy = {
  273. .blit = &r100_copy_blit,
  274. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  275. .dma = &r200_copy_dma,
  276. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  277. .copy = &r100_copy_blit,
  278. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  279. },
  280. .surface = {
  281. .set_reg = r100_set_surface_reg,
  282. .clear_reg = r100_clear_surface_reg,
  283. },
  284. .hpd = {
  285. .init = &r100_hpd_init,
  286. .fini = &r100_hpd_fini,
  287. .sense = &r100_hpd_sense,
  288. .set_polarity = &r100_hpd_set_polarity,
  289. },
  290. .pm = {
  291. .misc = &r100_pm_misc,
  292. .prepare = &r100_pm_prepare,
  293. .finish = &r100_pm_finish,
  294. .init_profile = &r100_pm_init_profile,
  295. .get_dynpm_state = &r100_pm_get_dynpm_state,
  296. .get_engine_clock = &radeon_legacy_get_engine_clock,
  297. .set_engine_clock = &radeon_legacy_set_engine_clock,
  298. .get_memory_clock = &radeon_legacy_get_memory_clock,
  299. .set_memory_clock = NULL,
  300. .get_pcie_lanes = NULL,
  301. .set_pcie_lanes = NULL,
  302. .set_clock_gating = &radeon_legacy_set_clock_gating,
  303. },
  304. .pflip = {
  305. .page_flip = &r100_page_flip,
  306. .page_flip_pending = &r100_page_flip_pending,
  307. },
  308. };
  309. static struct radeon_asic_ring r300_gfx_ring = {
  310. .ib_execute = &r100_ring_ib_execute,
  311. .emit_fence = &r300_fence_ring_emit,
  312. .emit_semaphore = &r100_semaphore_ring_emit,
  313. .cs_parse = &r300_cs_parse,
  314. .ring_start = &r300_ring_start,
  315. .ring_test = &r100_ring_test,
  316. .ib_test = &r100_ib_test,
  317. .is_lockup = &r100_gpu_is_lockup,
  318. .get_rptr = &r100_gfx_get_rptr,
  319. .get_wptr = &r100_gfx_get_wptr,
  320. .set_wptr = &r100_gfx_set_wptr,
  321. };
  322. static struct radeon_asic r300_asic = {
  323. .init = &r300_init,
  324. .fini = &r300_fini,
  325. .suspend = &r300_suspend,
  326. .resume = &r300_resume,
  327. .vga_set_state = &r100_vga_set_state,
  328. .asic_reset = &r300_asic_reset,
  329. .mmio_hdp_flush = NULL,
  330. .gui_idle = &r100_gui_idle,
  331. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  332. .gart = {
  333. .tlb_flush = &r100_pci_gart_tlb_flush,
  334. .set_page = &r100_pci_gart_set_page,
  335. },
  336. .ring = {
  337. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  338. },
  339. .irq = {
  340. .set = &r100_irq_set,
  341. .process = &r100_irq_process,
  342. },
  343. .display = {
  344. .bandwidth_update = &r100_bandwidth_update,
  345. .get_vblank_counter = &r100_get_vblank_counter,
  346. .wait_for_vblank = &r100_wait_for_vblank,
  347. .set_backlight_level = &radeon_legacy_set_backlight_level,
  348. .get_backlight_level = &radeon_legacy_get_backlight_level,
  349. },
  350. .copy = {
  351. .blit = &r100_copy_blit,
  352. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  353. .dma = &r200_copy_dma,
  354. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  355. .copy = &r100_copy_blit,
  356. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  357. },
  358. .surface = {
  359. .set_reg = r100_set_surface_reg,
  360. .clear_reg = r100_clear_surface_reg,
  361. },
  362. .hpd = {
  363. .init = &r100_hpd_init,
  364. .fini = &r100_hpd_fini,
  365. .sense = &r100_hpd_sense,
  366. .set_polarity = &r100_hpd_set_polarity,
  367. },
  368. .pm = {
  369. .misc = &r100_pm_misc,
  370. .prepare = &r100_pm_prepare,
  371. .finish = &r100_pm_finish,
  372. .init_profile = &r100_pm_init_profile,
  373. .get_dynpm_state = &r100_pm_get_dynpm_state,
  374. .get_engine_clock = &radeon_legacy_get_engine_clock,
  375. .set_engine_clock = &radeon_legacy_set_engine_clock,
  376. .get_memory_clock = &radeon_legacy_get_memory_clock,
  377. .set_memory_clock = NULL,
  378. .get_pcie_lanes = &rv370_get_pcie_lanes,
  379. .set_pcie_lanes = &rv370_set_pcie_lanes,
  380. .set_clock_gating = &radeon_legacy_set_clock_gating,
  381. },
  382. .pflip = {
  383. .page_flip = &r100_page_flip,
  384. .page_flip_pending = &r100_page_flip_pending,
  385. },
  386. };
  387. static struct radeon_asic r300_asic_pcie = {
  388. .init = &r300_init,
  389. .fini = &r300_fini,
  390. .suspend = &r300_suspend,
  391. .resume = &r300_resume,
  392. .vga_set_state = &r100_vga_set_state,
  393. .asic_reset = &r300_asic_reset,
  394. .mmio_hdp_flush = NULL,
  395. .gui_idle = &r100_gui_idle,
  396. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  397. .gart = {
  398. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  399. .set_page = &rv370_pcie_gart_set_page,
  400. },
  401. .ring = {
  402. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  403. },
  404. .irq = {
  405. .set = &r100_irq_set,
  406. .process = &r100_irq_process,
  407. },
  408. .display = {
  409. .bandwidth_update = &r100_bandwidth_update,
  410. .get_vblank_counter = &r100_get_vblank_counter,
  411. .wait_for_vblank = &r100_wait_for_vblank,
  412. .set_backlight_level = &radeon_legacy_set_backlight_level,
  413. .get_backlight_level = &radeon_legacy_get_backlight_level,
  414. },
  415. .copy = {
  416. .blit = &r100_copy_blit,
  417. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  418. .dma = &r200_copy_dma,
  419. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  420. .copy = &r100_copy_blit,
  421. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  422. },
  423. .surface = {
  424. .set_reg = r100_set_surface_reg,
  425. .clear_reg = r100_clear_surface_reg,
  426. },
  427. .hpd = {
  428. .init = &r100_hpd_init,
  429. .fini = &r100_hpd_fini,
  430. .sense = &r100_hpd_sense,
  431. .set_polarity = &r100_hpd_set_polarity,
  432. },
  433. .pm = {
  434. .misc = &r100_pm_misc,
  435. .prepare = &r100_pm_prepare,
  436. .finish = &r100_pm_finish,
  437. .init_profile = &r100_pm_init_profile,
  438. .get_dynpm_state = &r100_pm_get_dynpm_state,
  439. .get_engine_clock = &radeon_legacy_get_engine_clock,
  440. .set_engine_clock = &radeon_legacy_set_engine_clock,
  441. .get_memory_clock = &radeon_legacy_get_memory_clock,
  442. .set_memory_clock = NULL,
  443. .get_pcie_lanes = &rv370_get_pcie_lanes,
  444. .set_pcie_lanes = &rv370_set_pcie_lanes,
  445. .set_clock_gating = &radeon_legacy_set_clock_gating,
  446. },
  447. .pflip = {
  448. .page_flip = &r100_page_flip,
  449. .page_flip_pending = &r100_page_flip_pending,
  450. },
  451. };
  452. static struct radeon_asic r420_asic = {
  453. .init = &r420_init,
  454. .fini = &r420_fini,
  455. .suspend = &r420_suspend,
  456. .resume = &r420_resume,
  457. .vga_set_state = &r100_vga_set_state,
  458. .asic_reset = &r300_asic_reset,
  459. .mmio_hdp_flush = NULL,
  460. .gui_idle = &r100_gui_idle,
  461. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  462. .gart = {
  463. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  464. .set_page = &rv370_pcie_gart_set_page,
  465. },
  466. .ring = {
  467. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  468. },
  469. .irq = {
  470. .set = &r100_irq_set,
  471. .process = &r100_irq_process,
  472. },
  473. .display = {
  474. .bandwidth_update = &r100_bandwidth_update,
  475. .get_vblank_counter = &r100_get_vblank_counter,
  476. .wait_for_vblank = &r100_wait_for_vblank,
  477. .set_backlight_level = &atombios_set_backlight_level,
  478. .get_backlight_level = &atombios_get_backlight_level,
  479. },
  480. .copy = {
  481. .blit = &r100_copy_blit,
  482. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  483. .dma = &r200_copy_dma,
  484. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  485. .copy = &r100_copy_blit,
  486. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  487. },
  488. .surface = {
  489. .set_reg = r100_set_surface_reg,
  490. .clear_reg = r100_clear_surface_reg,
  491. },
  492. .hpd = {
  493. .init = &r100_hpd_init,
  494. .fini = &r100_hpd_fini,
  495. .sense = &r100_hpd_sense,
  496. .set_polarity = &r100_hpd_set_polarity,
  497. },
  498. .pm = {
  499. .misc = &r100_pm_misc,
  500. .prepare = &r100_pm_prepare,
  501. .finish = &r100_pm_finish,
  502. .init_profile = &r420_pm_init_profile,
  503. .get_dynpm_state = &r100_pm_get_dynpm_state,
  504. .get_engine_clock = &radeon_atom_get_engine_clock,
  505. .set_engine_clock = &radeon_atom_set_engine_clock,
  506. .get_memory_clock = &radeon_atom_get_memory_clock,
  507. .set_memory_clock = &radeon_atom_set_memory_clock,
  508. .get_pcie_lanes = &rv370_get_pcie_lanes,
  509. .set_pcie_lanes = &rv370_set_pcie_lanes,
  510. .set_clock_gating = &radeon_atom_set_clock_gating,
  511. },
  512. .pflip = {
  513. .page_flip = &r100_page_flip,
  514. .page_flip_pending = &r100_page_flip_pending,
  515. },
  516. };
  517. static struct radeon_asic rs400_asic = {
  518. .init = &rs400_init,
  519. .fini = &rs400_fini,
  520. .suspend = &rs400_suspend,
  521. .resume = &rs400_resume,
  522. .vga_set_state = &r100_vga_set_state,
  523. .asic_reset = &r300_asic_reset,
  524. .mmio_hdp_flush = NULL,
  525. .gui_idle = &r100_gui_idle,
  526. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  527. .gart = {
  528. .tlb_flush = &rs400_gart_tlb_flush,
  529. .set_page = &rs400_gart_set_page,
  530. },
  531. .ring = {
  532. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  533. },
  534. .irq = {
  535. .set = &r100_irq_set,
  536. .process = &r100_irq_process,
  537. },
  538. .display = {
  539. .bandwidth_update = &r100_bandwidth_update,
  540. .get_vblank_counter = &r100_get_vblank_counter,
  541. .wait_for_vblank = &r100_wait_for_vblank,
  542. .set_backlight_level = &radeon_legacy_set_backlight_level,
  543. .get_backlight_level = &radeon_legacy_get_backlight_level,
  544. },
  545. .copy = {
  546. .blit = &r100_copy_blit,
  547. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  548. .dma = &r200_copy_dma,
  549. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  550. .copy = &r100_copy_blit,
  551. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  552. },
  553. .surface = {
  554. .set_reg = r100_set_surface_reg,
  555. .clear_reg = r100_clear_surface_reg,
  556. },
  557. .hpd = {
  558. .init = &r100_hpd_init,
  559. .fini = &r100_hpd_fini,
  560. .sense = &r100_hpd_sense,
  561. .set_polarity = &r100_hpd_set_polarity,
  562. },
  563. .pm = {
  564. .misc = &r100_pm_misc,
  565. .prepare = &r100_pm_prepare,
  566. .finish = &r100_pm_finish,
  567. .init_profile = &r100_pm_init_profile,
  568. .get_dynpm_state = &r100_pm_get_dynpm_state,
  569. .get_engine_clock = &radeon_legacy_get_engine_clock,
  570. .set_engine_clock = &radeon_legacy_set_engine_clock,
  571. .get_memory_clock = &radeon_legacy_get_memory_clock,
  572. .set_memory_clock = NULL,
  573. .get_pcie_lanes = NULL,
  574. .set_pcie_lanes = NULL,
  575. .set_clock_gating = &radeon_legacy_set_clock_gating,
  576. },
  577. .pflip = {
  578. .page_flip = &r100_page_flip,
  579. .page_flip_pending = &r100_page_flip_pending,
  580. },
  581. };
  582. static struct radeon_asic rs600_asic = {
  583. .init = &rs600_init,
  584. .fini = &rs600_fini,
  585. .suspend = &rs600_suspend,
  586. .resume = &rs600_resume,
  587. .vga_set_state = &r100_vga_set_state,
  588. .asic_reset = &rs600_asic_reset,
  589. .mmio_hdp_flush = NULL,
  590. .gui_idle = &r100_gui_idle,
  591. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  592. .gart = {
  593. .tlb_flush = &rs600_gart_tlb_flush,
  594. .set_page = &rs600_gart_set_page,
  595. },
  596. .ring = {
  597. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  598. },
  599. .irq = {
  600. .set = &rs600_irq_set,
  601. .process = &rs600_irq_process,
  602. },
  603. .display = {
  604. .bandwidth_update = &rs600_bandwidth_update,
  605. .get_vblank_counter = &rs600_get_vblank_counter,
  606. .wait_for_vblank = &avivo_wait_for_vblank,
  607. .set_backlight_level = &atombios_set_backlight_level,
  608. .get_backlight_level = &atombios_get_backlight_level,
  609. .hdmi_enable = &r600_hdmi_enable,
  610. .hdmi_setmode = &r600_hdmi_setmode,
  611. },
  612. .copy = {
  613. .blit = &r100_copy_blit,
  614. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  615. .dma = &r200_copy_dma,
  616. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  617. .copy = &r100_copy_blit,
  618. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  619. },
  620. .surface = {
  621. .set_reg = r100_set_surface_reg,
  622. .clear_reg = r100_clear_surface_reg,
  623. },
  624. .hpd = {
  625. .init = &rs600_hpd_init,
  626. .fini = &rs600_hpd_fini,
  627. .sense = &rs600_hpd_sense,
  628. .set_polarity = &rs600_hpd_set_polarity,
  629. },
  630. .pm = {
  631. .misc = &rs600_pm_misc,
  632. .prepare = &rs600_pm_prepare,
  633. .finish = &rs600_pm_finish,
  634. .init_profile = &r420_pm_init_profile,
  635. .get_dynpm_state = &r100_pm_get_dynpm_state,
  636. .get_engine_clock = &radeon_atom_get_engine_clock,
  637. .set_engine_clock = &radeon_atom_set_engine_clock,
  638. .get_memory_clock = &radeon_atom_get_memory_clock,
  639. .set_memory_clock = &radeon_atom_set_memory_clock,
  640. .get_pcie_lanes = NULL,
  641. .set_pcie_lanes = NULL,
  642. .set_clock_gating = &radeon_atom_set_clock_gating,
  643. },
  644. .pflip = {
  645. .page_flip = &rs600_page_flip,
  646. .page_flip_pending = &rs600_page_flip_pending,
  647. },
  648. };
  649. static struct radeon_asic rs690_asic = {
  650. .init = &rs690_init,
  651. .fini = &rs690_fini,
  652. .suspend = &rs690_suspend,
  653. .resume = &rs690_resume,
  654. .vga_set_state = &r100_vga_set_state,
  655. .asic_reset = &rs600_asic_reset,
  656. .mmio_hdp_flush = NULL,
  657. .gui_idle = &r100_gui_idle,
  658. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  659. .gart = {
  660. .tlb_flush = &rs400_gart_tlb_flush,
  661. .set_page = &rs400_gart_set_page,
  662. },
  663. .ring = {
  664. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  665. },
  666. .irq = {
  667. .set = &rs600_irq_set,
  668. .process = &rs600_irq_process,
  669. },
  670. .display = {
  671. .get_vblank_counter = &rs600_get_vblank_counter,
  672. .bandwidth_update = &rs690_bandwidth_update,
  673. .wait_for_vblank = &avivo_wait_for_vblank,
  674. .set_backlight_level = &atombios_set_backlight_level,
  675. .get_backlight_level = &atombios_get_backlight_level,
  676. .hdmi_enable = &r600_hdmi_enable,
  677. .hdmi_setmode = &r600_hdmi_setmode,
  678. },
  679. .copy = {
  680. .blit = &r100_copy_blit,
  681. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  682. .dma = &r200_copy_dma,
  683. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  684. .copy = &r200_copy_dma,
  685. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  686. },
  687. .surface = {
  688. .set_reg = r100_set_surface_reg,
  689. .clear_reg = r100_clear_surface_reg,
  690. },
  691. .hpd = {
  692. .init = &rs600_hpd_init,
  693. .fini = &rs600_hpd_fini,
  694. .sense = &rs600_hpd_sense,
  695. .set_polarity = &rs600_hpd_set_polarity,
  696. },
  697. .pm = {
  698. .misc = &rs600_pm_misc,
  699. .prepare = &rs600_pm_prepare,
  700. .finish = &rs600_pm_finish,
  701. .init_profile = &r420_pm_init_profile,
  702. .get_dynpm_state = &r100_pm_get_dynpm_state,
  703. .get_engine_clock = &radeon_atom_get_engine_clock,
  704. .set_engine_clock = &radeon_atom_set_engine_clock,
  705. .get_memory_clock = &radeon_atom_get_memory_clock,
  706. .set_memory_clock = &radeon_atom_set_memory_clock,
  707. .get_pcie_lanes = NULL,
  708. .set_pcie_lanes = NULL,
  709. .set_clock_gating = &radeon_atom_set_clock_gating,
  710. },
  711. .pflip = {
  712. .page_flip = &rs600_page_flip,
  713. .page_flip_pending = &rs600_page_flip_pending,
  714. },
  715. };
  716. static struct radeon_asic rv515_asic = {
  717. .init = &rv515_init,
  718. .fini = &rv515_fini,
  719. .suspend = &rv515_suspend,
  720. .resume = &rv515_resume,
  721. .vga_set_state = &r100_vga_set_state,
  722. .asic_reset = &rs600_asic_reset,
  723. .mmio_hdp_flush = NULL,
  724. .gui_idle = &r100_gui_idle,
  725. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  726. .gart = {
  727. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  728. .set_page = &rv370_pcie_gart_set_page,
  729. },
  730. .ring = {
  731. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  732. },
  733. .irq = {
  734. .set = &rs600_irq_set,
  735. .process = &rs600_irq_process,
  736. },
  737. .display = {
  738. .get_vblank_counter = &rs600_get_vblank_counter,
  739. .bandwidth_update = &rv515_bandwidth_update,
  740. .wait_for_vblank = &avivo_wait_for_vblank,
  741. .set_backlight_level = &atombios_set_backlight_level,
  742. .get_backlight_level = &atombios_get_backlight_level,
  743. },
  744. .copy = {
  745. .blit = &r100_copy_blit,
  746. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  747. .dma = &r200_copy_dma,
  748. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  749. .copy = &r100_copy_blit,
  750. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  751. },
  752. .surface = {
  753. .set_reg = r100_set_surface_reg,
  754. .clear_reg = r100_clear_surface_reg,
  755. },
  756. .hpd = {
  757. .init = &rs600_hpd_init,
  758. .fini = &rs600_hpd_fini,
  759. .sense = &rs600_hpd_sense,
  760. .set_polarity = &rs600_hpd_set_polarity,
  761. },
  762. .pm = {
  763. .misc = &rs600_pm_misc,
  764. .prepare = &rs600_pm_prepare,
  765. .finish = &rs600_pm_finish,
  766. .init_profile = &r420_pm_init_profile,
  767. .get_dynpm_state = &r100_pm_get_dynpm_state,
  768. .get_engine_clock = &radeon_atom_get_engine_clock,
  769. .set_engine_clock = &radeon_atom_set_engine_clock,
  770. .get_memory_clock = &radeon_atom_get_memory_clock,
  771. .set_memory_clock = &radeon_atom_set_memory_clock,
  772. .get_pcie_lanes = &rv370_get_pcie_lanes,
  773. .set_pcie_lanes = &rv370_set_pcie_lanes,
  774. .set_clock_gating = &radeon_atom_set_clock_gating,
  775. },
  776. .pflip = {
  777. .page_flip = &rs600_page_flip,
  778. .page_flip_pending = &rs600_page_flip_pending,
  779. },
  780. };
  781. static struct radeon_asic r520_asic = {
  782. .init = &r520_init,
  783. .fini = &rv515_fini,
  784. .suspend = &rv515_suspend,
  785. .resume = &r520_resume,
  786. .vga_set_state = &r100_vga_set_state,
  787. .asic_reset = &rs600_asic_reset,
  788. .mmio_hdp_flush = NULL,
  789. .gui_idle = &r100_gui_idle,
  790. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  791. .gart = {
  792. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  793. .set_page = &rv370_pcie_gart_set_page,
  794. },
  795. .ring = {
  796. [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
  797. },
  798. .irq = {
  799. .set = &rs600_irq_set,
  800. .process = &rs600_irq_process,
  801. },
  802. .display = {
  803. .bandwidth_update = &rv515_bandwidth_update,
  804. .get_vblank_counter = &rs600_get_vblank_counter,
  805. .wait_for_vblank = &avivo_wait_for_vblank,
  806. .set_backlight_level = &atombios_set_backlight_level,
  807. .get_backlight_level = &atombios_get_backlight_level,
  808. },
  809. .copy = {
  810. .blit = &r100_copy_blit,
  811. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  812. .dma = &r200_copy_dma,
  813. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  814. .copy = &r100_copy_blit,
  815. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  816. },
  817. .surface = {
  818. .set_reg = r100_set_surface_reg,
  819. .clear_reg = r100_clear_surface_reg,
  820. },
  821. .hpd = {
  822. .init = &rs600_hpd_init,
  823. .fini = &rs600_hpd_fini,
  824. .sense = &rs600_hpd_sense,
  825. .set_polarity = &rs600_hpd_set_polarity,
  826. },
  827. .pm = {
  828. .misc = &rs600_pm_misc,
  829. .prepare = &rs600_pm_prepare,
  830. .finish = &rs600_pm_finish,
  831. .init_profile = &r420_pm_init_profile,
  832. .get_dynpm_state = &r100_pm_get_dynpm_state,
  833. .get_engine_clock = &radeon_atom_get_engine_clock,
  834. .set_engine_clock = &radeon_atom_set_engine_clock,
  835. .get_memory_clock = &radeon_atom_get_memory_clock,
  836. .set_memory_clock = &radeon_atom_set_memory_clock,
  837. .get_pcie_lanes = &rv370_get_pcie_lanes,
  838. .set_pcie_lanes = &rv370_set_pcie_lanes,
  839. .set_clock_gating = &radeon_atom_set_clock_gating,
  840. },
  841. .pflip = {
  842. .page_flip = &rs600_page_flip,
  843. .page_flip_pending = &rs600_page_flip_pending,
  844. },
  845. };
  846. static struct radeon_asic_ring r600_gfx_ring = {
  847. .ib_execute = &r600_ring_ib_execute,
  848. .emit_fence = &r600_fence_ring_emit,
  849. .emit_semaphore = &r600_semaphore_ring_emit,
  850. .cs_parse = &r600_cs_parse,
  851. .ring_test = &r600_ring_test,
  852. .ib_test = &r600_ib_test,
  853. .is_lockup = &r600_gfx_is_lockup,
  854. .get_rptr = &r600_gfx_get_rptr,
  855. .get_wptr = &r600_gfx_get_wptr,
  856. .set_wptr = &r600_gfx_set_wptr,
  857. };
  858. static struct radeon_asic_ring r600_dma_ring = {
  859. .ib_execute = &r600_dma_ring_ib_execute,
  860. .emit_fence = &r600_dma_fence_ring_emit,
  861. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  862. .cs_parse = &r600_dma_cs_parse,
  863. .ring_test = &r600_dma_ring_test,
  864. .ib_test = &r600_dma_ib_test,
  865. .is_lockup = &r600_dma_is_lockup,
  866. .get_rptr = &r600_dma_get_rptr,
  867. .get_wptr = &r600_dma_get_wptr,
  868. .set_wptr = &r600_dma_set_wptr,
  869. };
  870. static struct radeon_asic r600_asic = {
  871. .init = &r600_init,
  872. .fini = &r600_fini,
  873. .suspend = &r600_suspend,
  874. .resume = &r600_resume,
  875. .vga_set_state = &r600_vga_set_state,
  876. .asic_reset = &r600_asic_reset,
  877. .mmio_hdp_flush = r600_mmio_hdp_flush,
  878. .gui_idle = &r600_gui_idle,
  879. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  880. .get_xclk = &r600_get_xclk,
  881. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  882. .gart = {
  883. .tlb_flush = &r600_pcie_gart_tlb_flush,
  884. .set_page = &rs600_gart_set_page,
  885. },
  886. .ring = {
  887. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  888. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  889. },
  890. .irq = {
  891. .set = &r600_irq_set,
  892. .process = &r600_irq_process,
  893. },
  894. .display = {
  895. .bandwidth_update = &rv515_bandwidth_update,
  896. .get_vblank_counter = &rs600_get_vblank_counter,
  897. .wait_for_vblank = &avivo_wait_for_vblank,
  898. .set_backlight_level = &atombios_set_backlight_level,
  899. .get_backlight_level = &atombios_get_backlight_level,
  900. .hdmi_enable = &r600_hdmi_enable,
  901. .hdmi_setmode = &r600_hdmi_setmode,
  902. },
  903. .copy = {
  904. .blit = &r600_copy_cpdma,
  905. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  906. .dma = &r600_copy_dma,
  907. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  908. .copy = &r600_copy_cpdma,
  909. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  910. },
  911. .surface = {
  912. .set_reg = r600_set_surface_reg,
  913. .clear_reg = r600_clear_surface_reg,
  914. },
  915. .hpd = {
  916. .init = &r600_hpd_init,
  917. .fini = &r600_hpd_fini,
  918. .sense = &r600_hpd_sense,
  919. .set_polarity = &r600_hpd_set_polarity,
  920. },
  921. .pm = {
  922. .misc = &r600_pm_misc,
  923. .prepare = &rs600_pm_prepare,
  924. .finish = &rs600_pm_finish,
  925. .init_profile = &r600_pm_init_profile,
  926. .get_dynpm_state = &r600_pm_get_dynpm_state,
  927. .get_engine_clock = &radeon_atom_get_engine_clock,
  928. .set_engine_clock = &radeon_atom_set_engine_clock,
  929. .get_memory_clock = &radeon_atom_get_memory_clock,
  930. .set_memory_clock = &radeon_atom_set_memory_clock,
  931. .get_pcie_lanes = &r600_get_pcie_lanes,
  932. .set_pcie_lanes = &r600_set_pcie_lanes,
  933. .set_clock_gating = NULL,
  934. .get_temperature = &rv6xx_get_temp,
  935. },
  936. .pflip = {
  937. .page_flip = &rs600_page_flip,
  938. .page_flip_pending = &rs600_page_flip_pending,
  939. },
  940. };
  941. static struct radeon_asic_ring rv6xx_uvd_ring = {
  942. .ib_execute = &uvd_v1_0_ib_execute,
  943. .emit_fence = &uvd_v1_0_fence_emit,
  944. .emit_semaphore = &uvd_v1_0_semaphore_emit,
  945. .cs_parse = &radeon_uvd_cs_parse,
  946. .ring_test = &uvd_v1_0_ring_test,
  947. .ib_test = &uvd_v1_0_ib_test,
  948. .is_lockup = &radeon_ring_test_lockup,
  949. .get_rptr = &uvd_v1_0_get_rptr,
  950. .get_wptr = &uvd_v1_0_get_wptr,
  951. .set_wptr = &uvd_v1_0_set_wptr,
  952. };
  953. static struct radeon_asic rv6xx_asic = {
  954. .init = &r600_init,
  955. .fini = &r600_fini,
  956. .suspend = &r600_suspend,
  957. .resume = &r600_resume,
  958. .vga_set_state = &r600_vga_set_state,
  959. .asic_reset = &r600_asic_reset,
  960. .mmio_hdp_flush = r600_mmio_hdp_flush,
  961. .gui_idle = &r600_gui_idle,
  962. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  963. .get_xclk = &r600_get_xclk,
  964. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  965. .gart = {
  966. .tlb_flush = &r600_pcie_gart_tlb_flush,
  967. .set_page = &rs600_gart_set_page,
  968. },
  969. .ring = {
  970. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  971. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  972. [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
  973. },
  974. .irq = {
  975. .set = &r600_irq_set,
  976. .process = &r600_irq_process,
  977. },
  978. .display = {
  979. .bandwidth_update = &rv515_bandwidth_update,
  980. .get_vblank_counter = &rs600_get_vblank_counter,
  981. .wait_for_vblank = &avivo_wait_for_vblank,
  982. .set_backlight_level = &atombios_set_backlight_level,
  983. .get_backlight_level = &atombios_get_backlight_level,
  984. .hdmi_enable = &r600_hdmi_enable,
  985. .hdmi_setmode = &r600_hdmi_setmode,
  986. },
  987. .copy = {
  988. .blit = &r600_copy_cpdma,
  989. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  990. .dma = &r600_copy_dma,
  991. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  992. .copy = &r600_copy_cpdma,
  993. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  994. },
  995. .surface = {
  996. .set_reg = r600_set_surface_reg,
  997. .clear_reg = r600_clear_surface_reg,
  998. },
  999. .hpd = {
  1000. .init = &r600_hpd_init,
  1001. .fini = &r600_hpd_fini,
  1002. .sense = &r600_hpd_sense,
  1003. .set_polarity = &r600_hpd_set_polarity,
  1004. },
  1005. .pm = {
  1006. .misc = &r600_pm_misc,
  1007. .prepare = &rs600_pm_prepare,
  1008. .finish = &rs600_pm_finish,
  1009. .init_profile = &r600_pm_init_profile,
  1010. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1011. .get_engine_clock = &radeon_atom_get_engine_clock,
  1012. .set_engine_clock = &radeon_atom_set_engine_clock,
  1013. .get_memory_clock = &radeon_atom_get_memory_clock,
  1014. .set_memory_clock = &radeon_atom_set_memory_clock,
  1015. .get_pcie_lanes = &r600_get_pcie_lanes,
  1016. .set_pcie_lanes = &r600_set_pcie_lanes,
  1017. .set_clock_gating = NULL,
  1018. .get_temperature = &rv6xx_get_temp,
  1019. .set_uvd_clocks = &r600_set_uvd_clocks,
  1020. },
  1021. .dpm = {
  1022. .init = &rv6xx_dpm_init,
  1023. .setup_asic = &rv6xx_setup_asic,
  1024. .enable = &rv6xx_dpm_enable,
  1025. .late_enable = &r600_dpm_late_enable,
  1026. .disable = &rv6xx_dpm_disable,
  1027. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1028. .set_power_state = &rv6xx_dpm_set_power_state,
  1029. .post_set_power_state = &r600_dpm_post_set_power_state,
  1030. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1031. .fini = &rv6xx_dpm_fini,
  1032. .get_sclk = &rv6xx_dpm_get_sclk,
  1033. .get_mclk = &rv6xx_dpm_get_mclk,
  1034. .print_power_state = &rv6xx_dpm_print_power_state,
  1035. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1036. .force_performance_level = &rv6xx_dpm_force_performance_level,
  1037. },
  1038. .pflip = {
  1039. .page_flip = &rs600_page_flip,
  1040. .page_flip_pending = &rs600_page_flip_pending,
  1041. },
  1042. };
  1043. static struct radeon_asic rs780_asic = {
  1044. .init = &r600_init,
  1045. .fini = &r600_fini,
  1046. .suspend = &r600_suspend,
  1047. .resume = &r600_resume,
  1048. .vga_set_state = &r600_vga_set_state,
  1049. .asic_reset = &r600_asic_reset,
  1050. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1051. .gui_idle = &r600_gui_idle,
  1052. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1053. .get_xclk = &r600_get_xclk,
  1054. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1055. .gart = {
  1056. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1057. .set_page = &rs600_gart_set_page,
  1058. },
  1059. .ring = {
  1060. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1061. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1062. [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
  1063. },
  1064. .irq = {
  1065. .set = &r600_irq_set,
  1066. .process = &r600_irq_process,
  1067. },
  1068. .display = {
  1069. .bandwidth_update = &rs690_bandwidth_update,
  1070. .get_vblank_counter = &rs600_get_vblank_counter,
  1071. .wait_for_vblank = &avivo_wait_for_vblank,
  1072. .set_backlight_level = &atombios_set_backlight_level,
  1073. .get_backlight_level = &atombios_get_backlight_level,
  1074. .hdmi_enable = &r600_hdmi_enable,
  1075. .hdmi_setmode = &r600_hdmi_setmode,
  1076. },
  1077. .copy = {
  1078. .blit = &r600_copy_cpdma,
  1079. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1080. .dma = &r600_copy_dma,
  1081. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1082. .copy = &r600_copy_cpdma,
  1083. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1084. },
  1085. .surface = {
  1086. .set_reg = r600_set_surface_reg,
  1087. .clear_reg = r600_clear_surface_reg,
  1088. },
  1089. .hpd = {
  1090. .init = &r600_hpd_init,
  1091. .fini = &r600_hpd_fini,
  1092. .sense = &r600_hpd_sense,
  1093. .set_polarity = &r600_hpd_set_polarity,
  1094. },
  1095. .pm = {
  1096. .misc = &r600_pm_misc,
  1097. .prepare = &rs600_pm_prepare,
  1098. .finish = &rs600_pm_finish,
  1099. .init_profile = &rs780_pm_init_profile,
  1100. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1101. .get_engine_clock = &radeon_atom_get_engine_clock,
  1102. .set_engine_clock = &radeon_atom_set_engine_clock,
  1103. .get_memory_clock = NULL,
  1104. .set_memory_clock = NULL,
  1105. .get_pcie_lanes = NULL,
  1106. .set_pcie_lanes = NULL,
  1107. .set_clock_gating = NULL,
  1108. .get_temperature = &rv6xx_get_temp,
  1109. .set_uvd_clocks = &r600_set_uvd_clocks,
  1110. },
  1111. .dpm = {
  1112. .init = &rs780_dpm_init,
  1113. .setup_asic = &rs780_dpm_setup_asic,
  1114. .enable = &rs780_dpm_enable,
  1115. .late_enable = &r600_dpm_late_enable,
  1116. .disable = &rs780_dpm_disable,
  1117. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1118. .set_power_state = &rs780_dpm_set_power_state,
  1119. .post_set_power_state = &r600_dpm_post_set_power_state,
  1120. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1121. .fini = &rs780_dpm_fini,
  1122. .get_sclk = &rs780_dpm_get_sclk,
  1123. .get_mclk = &rs780_dpm_get_mclk,
  1124. .print_power_state = &rs780_dpm_print_power_state,
  1125. .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
  1126. .force_performance_level = &rs780_dpm_force_performance_level,
  1127. },
  1128. .pflip = {
  1129. .page_flip = &rs600_page_flip,
  1130. .page_flip_pending = &rs600_page_flip_pending,
  1131. },
  1132. };
  1133. static struct radeon_asic_ring rv770_uvd_ring = {
  1134. .ib_execute = &uvd_v1_0_ib_execute,
  1135. .emit_fence = &uvd_v2_2_fence_emit,
  1136. .emit_semaphore = &uvd_v1_0_semaphore_emit,
  1137. .cs_parse = &radeon_uvd_cs_parse,
  1138. .ring_test = &uvd_v1_0_ring_test,
  1139. .ib_test = &uvd_v1_0_ib_test,
  1140. .is_lockup = &radeon_ring_test_lockup,
  1141. .get_rptr = &uvd_v1_0_get_rptr,
  1142. .get_wptr = &uvd_v1_0_get_wptr,
  1143. .set_wptr = &uvd_v1_0_set_wptr,
  1144. };
  1145. static struct radeon_asic rv770_asic = {
  1146. .init = &rv770_init,
  1147. .fini = &rv770_fini,
  1148. .suspend = &rv770_suspend,
  1149. .resume = &rv770_resume,
  1150. .asic_reset = &r600_asic_reset,
  1151. .vga_set_state = &r600_vga_set_state,
  1152. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1153. .gui_idle = &r600_gui_idle,
  1154. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1155. .get_xclk = &rv770_get_xclk,
  1156. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1157. .gart = {
  1158. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1159. .set_page = &rs600_gart_set_page,
  1160. },
  1161. .ring = {
  1162. [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
  1163. [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
  1164. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1165. },
  1166. .irq = {
  1167. .set = &r600_irq_set,
  1168. .process = &r600_irq_process,
  1169. },
  1170. .display = {
  1171. .bandwidth_update = &rv515_bandwidth_update,
  1172. .get_vblank_counter = &rs600_get_vblank_counter,
  1173. .wait_for_vblank = &avivo_wait_for_vblank,
  1174. .set_backlight_level = &atombios_set_backlight_level,
  1175. .get_backlight_level = &atombios_get_backlight_level,
  1176. .hdmi_enable = &r600_hdmi_enable,
  1177. .hdmi_setmode = &dce3_1_hdmi_setmode,
  1178. },
  1179. .copy = {
  1180. .blit = &r600_copy_cpdma,
  1181. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1182. .dma = &rv770_copy_dma,
  1183. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1184. .copy = &rv770_copy_dma,
  1185. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1186. },
  1187. .surface = {
  1188. .set_reg = r600_set_surface_reg,
  1189. .clear_reg = r600_clear_surface_reg,
  1190. },
  1191. .hpd = {
  1192. .init = &r600_hpd_init,
  1193. .fini = &r600_hpd_fini,
  1194. .sense = &r600_hpd_sense,
  1195. .set_polarity = &r600_hpd_set_polarity,
  1196. },
  1197. .pm = {
  1198. .misc = &rv770_pm_misc,
  1199. .prepare = &rs600_pm_prepare,
  1200. .finish = &rs600_pm_finish,
  1201. .init_profile = &r600_pm_init_profile,
  1202. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1203. .get_engine_clock = &radeon_atom_get_engine_clock,
  1204. .set_engine_clock = &radeon_atom_set_engine_clock,
  1205. .get_memory_clock = &radeon_atom_get_memory_clock,
  1206. .set_memory_clock = &radeon_atom_set_memory_clock,
  1207. .get_pcie_lanes = &r600_get_pcie_lanes,
  1208. .set_pcie_lanes = &r600_set_pcie_lanes,
  1209. .set_clock_gating = &radeon_atom_set_clock_gating,
  1210. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1211. .get_temperature = &rv770_get_temp,
  1212. },
  1213. .dpm = {
  1214. .init = &rv770_dpm_init,
  1215. .setup_asic = &rv770_dpm_setup_asic,
  1216. .enable = &rv770_dpm_enable,
  1217. .late_enable = &rv770_dpm_late_enable,
  1218. .disable = &rv770_dpm_disable,
  1219. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1220. .set_power_state = &rv770_dpm_set_power_state,
  1221. .post_set_power_state = &r600_dpm_post_set_power_state,
  1222. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1223. .fini = &rv770_dpm_fini,
  1224. .get_sclk = &rv770_dpm_get_sclk,
  1225. .get_mclk = &rv770_dpm_get_mclk,
  1226. .print_power_state = &rv770_dpm_print_power_state,
  1227. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1228. .force_performance_level = &rv770_dpm_force_performance_level,
  1229. .vblank_too_short = &rv770_dpm_vblank_too_short,
  1230. },
  1231. .pflip = {
  1232. .page_flip = &rv770_page_flip,
  1233. .page_flip_pending = &rv770_page_flip_pending,
  1234. },
  1235. };
  1236. static struct radeon_asic_ring evergreen_gfx_ring = {
  1237. .ib_execute = &evergreen_ring_ib_execute,
  1238. .emit_fence = &r600_fence_ring_emit,
  1239. .emit_semaphore = &r600_semaphore_ring_emit,
  1240. .cs_parse = &evergreen_cs_parse,
  1241. .ring_test = &r600_ring_test,
  1242. .ib_test = &r600_ib_test,
  1243. .is_lockup = &evergreen_gfx_is_lockup,
  1244. .get_rptr = &r600_gfx_get_rptr,
  1245. .get_wptr = &r600_gfx_get_wptr,
  1246. .set_wptr = &r600_gfx_set_wptr,
  1247. };
  1248. static struct radeon_asic_ring evergreen_dma_ring = {
  1249. .ib_execute = &evergreen_dma_ring_ib_execute,
  1250. .emit_fence = &evergreen_dma_fence_ring_emit,
  1251. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1252. .cs_parse = &evergreen_dma_cs_parse,
  1253. .ring_test = &r600_dma_ring_test,
  1254. .ib_test = &r600_dma_ib_test,
  1255. .is_lockup = &evergreen_dma_is_lockup,
  1256. .get_rptr = &r600_dma_get_rptr,
  1257. .get_wptr = &r600_dma_get_wptr,
  1258. .set_wptr = &r600_dma_set_wptr,
  1259. };
  1260. static struct radeon_asic evergreen_asic = {
  1261. .init = &evergreen_init,
  1262. .fini = &evergreen_fini,
  1263. .suspend = &evergreen_suspend,
  1264. .resume = &evergreen_resume,
  1265. .asic_reset = &evergreen_asic_reset,
  1266. .vga_set_state = &r600_vga_set_state,
  1267. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1268. .gui_idle = &r600_gui_idle,
  1269. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1270. .get_xclk = &rv770_get_xclk,
  1271. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1272. .gart = {
  1273. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1274. .set_page = &rs600_gart_set_page,
  1275. },
  1276. .ring = {
  1277. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1278. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1279. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1280. },
  1281. .irq = {
  1282. .set = &evergreen_irq_set,
  1283. .process = &evergreen_irq_process,
  1284. },
  1285. .display = {
  1286. .bandwidth_update = &evergreen_bandwidth_update,
  1287. .get_vblank_counter = &evergreen_get_vblank_counter,
  1288. .wait_for_vblank = &dce4_wait_for_vblank,
  1289. .set_backlight_level = &atombios_set_backlight_level,
  1290. .get_backlight_level = &atombios_get_backlight_level,
  1291. .hdmi_enable = &evergreen_hdmi_enable,
  1292. .hdmi_setmode = &evergreen_hdmi_setmode,
  1293. },
  1294. .copy = {
  1295. .blit = &r600_copy_cpdma,
  1296. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1297. .dma = &evergreen_copy_dma,
  1298. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1299. .copy = &evergreen_copy_dma,
  1300. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1301. },
  1302. .surface = {
  1303. .set_reg = r600_set_surface_reg,
  1304. .clear_reg = r600_clear_surface_reg,
  1305. },
  1306. .hpd = {
  1307. .init = &evergreen_hpd_init,
  1308. .fini = &evergreen_hpd_fini,
  1309. .sense = &evergreen_hpd_sense,
  1310. .set_polarity = &evergreen_hpd_set_polarity,
  1311. },
  1312. .pm = {
  1313. .misc = &evergreen_pm_misc,
  1314. .prepare = &evergreen_pm_prepare,
  1315. .finish = &evergreen_pm_finish,
  1316. .init_profile = &r600_pm_init_profile,
  1317. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1318. .get_engine_clock = &radeon_atom_get_engine_clock,
  1319. .set_engine_clock = &radeon_atom_set_engine_clock,
  1320. .get_memory_clock = &radeon_atom_get_memory_clock,
  1321. .set_memory_clock = &radeon_atom_set_memory_clock,
  1322. .get_pcie_lanes = &r600_get_pcie_lanes,
  1323. .set_pcie_lanes = &r600_set_pcie_lanes,
  1324. .set_clock_gating = NULL,
  1325. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1326. .get_temperature = &evergreen_get_temp,
  1327. },
  1328. .dpm = {
  1329. .init = &cypress_dpm_init,
  1330. .setup_asic = &cypress_dpm_setup_asic,
  1331. .enable = &cypress_dpm_enable,
  1332. .late_enable = &rv770_dpm_late_enable,
  1333. .disable = &cypress_dpm_disable,
  1334. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1335. .set_power_state = &cypress_dpm_set_power_state,
  1336. .post_set_power_state = &r600_dpm_post_set_power_state,
  1337. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1338. .fini = &cypress_dpm_fini,
  1339. .get_sclk = &rv770_dpm_get_sclk,
  1340. .get_mclk = &rv770_dpm_get_mclk,
  1341. .print_power_state = &rv770_dpm_print_power_state,
  1342. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1343. .force_performance_level = &rv770_dpm_force_performance_level,
  1344. .vblank_too_short = &cypress_dpm_vblank_too_short,
  1345. },
  1346. .pflip = {
  1347. .page_flip = &evergreen_page_flip,
  1348. .page_flip_pending = &evergreen_page_flip_pending,
  1349. },
  1350. };
  1351. static struct radeon_asic sumo_asic = {
  1352. .init = &evergreen_init,
  1353. .fini = &evergreen_fini,
  1354. .suspend = &evergreen_suspend,
  1355. .resume = &evergreen_resume,
  1356. .asic_reset = &evergreen_asic_reset,
  1357. .vga_set_state = &r600_vga_set_state,
  1358. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1359. .gui_idle = &r600_gui_idle,
  1360. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1361. .get_xclk = &r600_get_xclk,
  1362. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1363. .gart = {
  1364. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1365. .set_page = &rs600_gart_set_page,
  1366. },
  1367. .ring = {
  1368. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1369. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1370. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1371. },
  1372. .irq = {
  1373. .set = &evergreen_irq_set,
  1374. .process = &evergreen_irq_process,
  1375. },
  1376. .display = {
  1377. .bandwidth_update = &evergreen_bandwidth_update,
  1378. .get_vblank_counter = &evergreen_get_vblank_counter,
  1379. .wait_for_vblank = &dce4_wait_for_vblank,
  1380. .set_backlight_level = &atombios_set_backlight_level,
  1381. .get_backlight_level = &atombios_get_backlight_level,
  1382. .hdmi_enable = &evergreen_hdmi_enable,
  1383. .hdmi_setmode = &evergreen_hdmi_setmode,
  1384. },
  1385. .copy = {
  1386. .blit = &r600_copy_cpdma,
  1387. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1388. .dma = &evergreen_copy_dma,
  1389. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1390. .copy = &evergreen_copy_dma,
  1391. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1392. },
  1393. .surface = {
  1394. .set_reg = r600_set_surface_reg,
  1395. .clear_reg = r600_clear_surface_reg,
  1396. },
  1397. .hpd = {
  1398. .init = &evergreen_hpd_init,
  1399. .fini = &evergreen_hpd_fini,
  1400. .sense = &evergreen_hpd_sense,
  1401. .set_polarity = &evergreen_hpd_set_polarity,
  1402. },
  1403. .pm = {
  1404. .misc = &evergreen_pm_misc,
  1405. .prepare = &evergreen_pm_prepare,
  1406. .finish = &evergreen_pm_finish,
  1407. .init_profile = &sumo_pm_init_profile,
  1408. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1409. .get_engine_clock = &radeon_atom_get_engine_clock,
  1410. .set_engine_clock = &radeon_atom_set_engine_clock,
  1411. .get_memory_clock = NULL,
  1412. .set_memory_clock = NULL,
  1413. .get_pcie_lanes = NULL,
  1414. .set_pcie_lanes = NULL,
  1415. .set_clock_gating = NULL,
  1416. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1417. .get_temperature = &sumo_get_temp,
  1418. },
  1419. .dpm = {
  1420. .init = &sumo_dpm_init,
  1421. .setup_asic = &sumo_dpm_setup_asic,
  1422. .enable = &sumo_dpm_enable,
  1423. .late_enable = &sumo_dpm_late_enable,
  1424. .disable = &sumo_dpm_disable,
  1425. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1426. .set_power_state = &sumo_dpm_set_power_state,
  1427. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1428. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1429. .fini = &sumo_dpm_fini,
  1430. .get_sclk = &sumo_dpm_get_sclk,
  1431. .get_mclk = &sumo_dpm_get_mclk,
  1432. .print_power_state = &sumo_dpm_print_power_state,
  1433. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1434. .force_performance_level = &sumo_dpm_force_performance_level,
  1435. },
  1436. .pflip = {
  1437. .page_flip = &evergreen_page_flip,
  1438. .page_flip_pending = &evergreen_page_flip_pending,
  1439. },
  1440. };
  1441. static struct radeon_asic btc_asic = {
  1442. .init = &evergreen_init,
  1443. .fini = &evergreen_fini,
  1444. .suspend = &evergreen_suspend,
  1445. .resume = &evergreen_resume,
  1446. .asic_reset = &evergreen_asic_reset,
  1447. .vga_set_state = &r600_vga_set_state,
  1448. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1449. .gui_idle = &r600_gui_idle,
  1450. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1451. .get_xclk = &rv770_get_xclk,
  1452. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1453. .gart = {
  1454. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1455. .set_page = &rs600_gart_set_page,
  1456. },
  1457. .ring = {
  1458. [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
  1459. [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
  1460. [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
  1461. },
  1462. .irq = {
  1463. .set = &evergreen_irq_set,
  1464. .process = &evergreen_irq_process,
  1465. },
  1466. .display = {
  1467. .bandwidth_update = &evergreen_bandwidth_update,
  1468. .get_vblank_counter = &evergreen_get_vblank_counter,
  1469. .wait_for_vblank = &dce4_wait_for_vblank,
  1470. .set_backlight_level = &atombios_set_backlight_level,
  1471. .get_backlight_level = &atombios_get_backlight_level,
  1472. .hdmi_enable = &evergreen_hdmi_enable,
  1473. .hdmi_setmode = &evergreen_hdmi_setmode,
  1474. },
  1475. .copy = {
  1476. .blit = &r600_copy_cpdma,
  1477. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1478. .dma = &evergreen_copy_dma,
  1479. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1480. .copy = &evergreen_copy_dma,
  1481. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1482. },
  1483. .surface = {
  1484. .set_reg = r600_set_surface_reg,
  1485. .clear_reg = r600_clear_surface_reg,
  1486. },
  1487. .hpd = {
  1488. .init = &evergreen_hpd_init,
  1489. .fini = &evergreen_hpd_fini,
  1490. .sense = &evergreen_hpd_sense,
  1491. .set_polarity = &evergreen_hpd_set_polarity,
  1492. },
  1493. .pm = {
  1494. .misc = &evergreen_pm_misc,
  1495. .prepare = &evergreen_pm_prepare,
  1496. .finish = &evergreen_pm_finish,
  1497. .init_profile = &btc_pm_init_profile,
  1498. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1499. .get_engine_clock = &radeon_atom_get_engine_clock,
  1500. .set_engine_clock = &radeon_atom_set_engine_clock,
  1501. .get_memory_clock = &radeon_atom_get_memory_clock,
  1502. .set_memory_clock = &radeon_atom_set_memory_clock,
  1503. .get_pcie_lanes = &r600_get_pcie_lanes,
  1504. .set_pcie_lanes = &r600_set_pcie_lanes,
  1505. .set_clock_gating = NULL,
  1506. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1507. .get_temperature = &evergreen_get_temp,
  1508. },
  1509. .dpm = {
  1510. .init = &btc_dpm_init,
  1511. .setup_asic = &btc_dpm_setup_asic,
  1512. .enable = &btc_dpm_enable,
  1513. .late_enable = &rv770_dpm_late_enable,
  1514. .disable = &btc_dpm_disable,
  1515. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1516. .set_power_state = &btc_dpm_set_power_state,
  1517. .post_set_power_state = &btc_dpm_post_set_power_state,
  1518. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1519. .fini = &btc_dpm_fini,
  1520. .get_sclk = &btc_dpm_get_sclk,
  1521. .get_mclk = &btc_dpm_get_mclk,
  1522. .print_power_state = &rv770_dpm_print_power_state,
  1523. .debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
  1524. .force_performance_level = &rv770_dpm_force_performance_level,
  1525. .vblank_too_short = &btc_dpm_vblank_too_short,
  1526. },
  1527. .pflip = {
  1528. .page_flip = &evergreen_page_flip,
  1529. .page_flip_pending = &evergreen_page_flip_pending,
  1530. },
  1531. };
  1532. static struct radeon_asic_ring cayman_gfx_ring = {
  1533. .ib_execute = &cayman_ring_ib_execute,
  1534. .ib_parse = &evergreen_ib_parse,
  1535. .emit_fence = &cayman_fence_ring_emit,
  1536. .emit_semaphore = &r600_semaphore_ring_emit,
  1537. .cs_parse = &evergreen_cs_parse,
  1538. .ring_test = &r600_ring_test,
  1539. .ib_test = &r600_ib_test,
  1540. .is_lockup = &cayman_gfx_is_lockup,
  1541. .vm_flush = &cayman_vm_flush,
  1542. .get_rptr = &cayman_gfx_get_rptr,
  1543. .get_wptr = &cayman_gfx_get_wptr,
  1544. .set_wptr = &cayman_gfx_set_wptr,
  1545. };
  1546. static struct radeon_asic_ring cayman_dma_ring = {
  1547. .ib_execute = &cayman_dma_ring_ib_execute,
  1548. .ib_parse = &evergreen_dma_ib_parse,
  1549. .emit_fence = &evergreen_dma_fence_ring_emit,
  1550. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1551. .cs_parse = &evergreen_dma_cs_parse,
  1552. .ring_test = &r600_dma_ring_test,
  1553. .ib_test = &r600_dma_ib_test,
  1554. .is_lockup = &cayman_dma_is_lockup,
  1555. .vm_flush = &cayman_dma_vm_flush,
  1556. .get_rptr = &cayman_dma_get_rptr,
  1557. .get_wptr = &cayman_dma_get_wptr,
  1558. .set_wptr = &cayman_dma_set_wptr
  1559. };
  1560. static struct radeon_asic_ring cayman_uvd_ring = {
  1561. .ib_execute = &uvd_v1_0_ib_execute,
  1562. .emit_fence = &uvd_v2_2_fence_emit,
  1563. .emit_semaphore = &uvd_v3_1_semaphore_emit,
  1564. .cs_parse = &radeon_uvd_cs_parse,
  1565. .ring_test = &uvd_v1_0_ring_test,
  1566. .ib_test = &uvd_v1_0_ib_test,
  1567. .is_lockup = &radeon_ring_test_lockup,
  1568. .get_rptr = &uvd_v1_0_get_rptr,
  1569. .get_wptr = &uvd_v1_0_get_wptr,
  1570. .set_wptr = &uvd_v1_0_set_wptr,
  1571. };
  1572. static struct radeon_asic cayman_asic = {
  1573. .init = &cayman_init,
  1574. .fini = &cayman_fini,
  1575. .suspend = &cayman_suspend,
  1576. .resume = &cayman_resume,
  1577. .asic_reset = &cayman_asic_reset,
  1578. .vga_set_state = &r600_vga_set_state,
  1579. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1580. .gui_idle = &r600_gui_idle,
  1581. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1582. .get_xclk = &rv770_get_xclk,
  1583. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1584. .gart = {
  1585. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1586. .set_page = &rs600_gart_set_page,
  1587. },
  1588. .vm = {
  1589. .init = &cayman_vm_init,
  1590. .fini = &cayman_vm_fini,
  1591. .copy_pages = &cayman_dma_vm_copy_pages,
  1592. .write_pages = &cayman_dma_vm_write_pages,
  1593. .set_pages = &cayman_dma_vm_set_pages,
  1594. .pad_ib = &cayman_dma_vm_pad_ib,
  1595. },
  1596. .ring = {
  1597. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1598. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1599. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1600. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1601. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1602. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1603. },
  1604. .irq = {
  1605. .set = &evergreen_irq_set,
  1606. .process = &evergreen_irq_process,
  1607. },
  1608. .display = {
  1609. .bandwidth_update = &evergreen_bandwidth_update,
  1610. .get_vblank_counter = &evergreen_get_vblank_counter,
  1611. .wait_for_vblank = &dce4_wait_for_vblank,
  1612. .set_backlight_level = &atombios_set_backlight_level,
  1613. .get_backlight_level = &atombios_get_backlight_level,
  1614. .hdmi_enable = &evergreen_hdmi_enable,
  1615. .hdmi_setmode = &evergreen_hdmi_setmode,
  1616. },
  1617. .copy = {
  1618. .blit = &r600_copy_cpdma,
  1619. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1620. .dma = &evergreen_copy_dma,
  1621. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1622. .copy = &evergreen_copy_dma,
  1623. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1624. },
  1625. .surface = {
  1626. .set_reg = r600_set_surface_reg,
  1627. .clear_reg = r600_clear_surface_reg,
  1628. },
  1629. .hpd = {
  1630. .init = &evergreen_hpd_init,
  1631. .fini = &evergreen_hpd_fini,
  1632. .sense = &evergreen_hpd_sense,
  1633. .set_polarity = &evergreen_hpd_set_polarity,
  1634. },
  1635. .pm = {
  1636. .misc = &evergreen_pm_misc,
  1637. .prepare = &evergreen_pm_prepare,
  1638. .finish = &evergreen_pm_finish,
  1639. .init_profile = &btc_pm_init_profile,
  1640. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1641. .get_engine_clock = &radeon_atom_get_engine_clock,
  1642. .set_engine_clock = &radeon_atom_set_engine_clock,
  1643. .get_memory_clock = &radeon_atom_get_memory_clock,
  1644. .set_memory_clock = &radeon_atom_set_memory_clock,
  1645. .get_pcie_lanes = &r600_get_pcie_lanes,
  1646. .set_pcie_lanes = &r600_set_pcie_lanes,
  1647. .set_clock_gating = NULL,
  1648. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1649. .get_temperature = &evergreen_get_temp,
  1650. },
  1651. .dpm = {
  1652. .init = &ni_dpm_init,
  1653. .setup_asic = &ni_dpm_setup_asic,
  1654. .enable = &ni_dpm_enable,
  1655. .late_enable = &rv770_dpm_late_enable,
  1656. .disable = &ni_dpm_disable,
  1657. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1658. .set_power_state = &ni_dpm_set_power_state,
  1659. .post_set_power_state = &ni_dpm_post_set_power_state,
  1660. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1661. .fini = &ni_dpm_fini,
  1662. .get_sclk = &ni_dpm_get_sclk,
  1663. .get_mclk = &ni_dpm_get_mclk,
  1664. .print_power_state = &ni_dpm_print_power_state,
  1665. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1666. .force_performance_level = &ni_dpm_force_performance_level,
  1667. .vblank_too_short = &ni_dpm_vblank_too_short,
  1668. },
  1669. .pflip = {
  1670. .page_flip = &evergreen_page_flip,
  1671. .page_flip_pending = &evergreen_page_flip_pending,
  1672. },
  1673. };
  1674. static struct radeon_asic trinity_asic = {
  1675. .init = &cayman_init,
  1676. .fini = &cayman_fini,
  1677. .suspend = &cayman_suspend,
  1678. .resume = &cayman_resume,
  1679. .asic_reset = &cayman_asic_reset,
  1680. .vga_set_state = &r600_vga_set_state,
  1681. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1682. .gui_idle = &r600_gui_idle,
  1683. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1684. .get_xclk = &r600_get_xclk,
  1685. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1686. .gart = {
  1687. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1688. .set_page = &rs600_gart_set_page,
  1689. },
  1690. .vm = {
  1691. .init = &cayman_vm_init,
  1692. .fini = &cayman_vm_fini,
  1693. .copy_pages = &cayman_dma_vm_copy_pages,
  1694. .write_pages = &cayman_dma_vm_write_pages,
  1695. .set_pages = &cayman_dma_vm_set_pages,
  1696. .pad_ib = &cayman_dma_vm_pad_ib,
  1697. },
  1698. .ring = {
  1699. [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
  1700. [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
  1701. [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
  1702. [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
  1703. [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
  1704. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1705. },
  1706. .irq = {
  1707. .set = &evergreen_irq_set,
  1708. .process = &evergreen_irq_process,
  1709. },
  1710. .display = {
  1711. .bandwidth_update = &dce6_bandwidth_update,
  1712. .get_vblank_counter = &evergreen_get_vblank_counter,
  1713. .wait_for_vblank = &dce4_wait_for_vblank,
  1714. .set_backlight_level = &atombios_set_backlight_level,
  1715. .get_backlight_level = &atombios_get_backlight_level,
  1716. .hdmi_enable = &evergreen_hdmi_enable,
  1717. .hdmi_setmode = &evergreen_hdmi_setmode,
  1718. },
  1719. .copy = {
  1720. .blit = &r600_copy_cpdma,
  1721. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1722. .dma = &evergreen_copy_dma,
  1723. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1724. .copy = &evergreen_copy_dma,
  1725. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1726. },
  1727. .surface = {
  1728. .set_reg = r600_set_surface_reg,
  1729. .clear_reg = r600_clear_surface_reg,
  1730. },
  1731. .hpd = {
  1732. .init = &evergreen_hpd_init,
  1733. .fini = &evergreen_hpd_fini,
  1734. .sense = &evergreen_hpd_sense,
  1735. .set_polarity = &evergreen_hpd_set_polarity,
  1736. },
  1737. .pm = {
  1738. .misc = &evergreen_pm_misc,
  1739. .prepare = &evergreen_pm_prepare,
  1740. .finish = &evergreen_pm_finish,
  1741. .init_profile = &sumo_pm_init_profile,
  1742. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1743. .get_engine_clock = &radeon_atom_get_engine_clock,
  1744. .set_engine_clock = &radeon_atom_set_engine_clock,
  1745. .get_memory_clock = NULL,
  1746. .set_memory_clock = NULL,
  1747. .get_pcie_lanes = NULL,
  1748. .set_pcie_lanes = NULL,
  1749. .set_clock_gating = NULL,
  1750. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1751. .get_temperature = &tn_get_temp,
  1752. },
  1753. .dpm = {
  1754. .init = &trinity_dpm_init,
  1755. .setup_asic = &trinity_dpm_setup_asic,
  1756. .enable = &trinity_dpm_enable,
  1757. .late_enable = &trinity_dpm_late_enable,
  1758. .disable = &trinity_dpm_disable,
  1759. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  1760. .set_power_state = &trinity_dpm_set_power_state,
  1761. .post_set_power_state = &trinity_dpm_post_set_power_state,
  1762. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  1763. .fini = &trinity_dpm_fini,
  1764. .get_sclk = &trinity_dpm_get_sclk,
  1765. .get_mclk = &trinity_dpm_get_mclk,
  1766. .print_power_state = &trinity_dpm_print_power_state,
  1767. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  1768. .force_performance_level = &trinity_dpm_force_performance_level,
  1769. .enable_bapm = &trinity_dpm_enable_bapm,
  1770. },
  1771. .pflip = {
  1772. .page_flip = &evergreen_page_flip,
  1773. .page_flip_pending = &evergreen_page_flip_pending,
  1774. },
  1775. };
  1776. static struct radeon_asic_ring si_gfx_ring = {
  1777. .ib_execute = &si_ring_ib_execute,
  1778. .ib_parse = &si_ib_parse,
  1779. .emit_fence = &si_fence_ring_emit,
  1780. .emit_semaphore = &r600_semaphore_ring_emit,
  1781. .cs_parse = NULL,
  1782. .ring_test = &r600_ring_test,
  1783. .ib_test = &r600_ib_test,
  1784. .is_lockup = &si_gfx_is_lockup,
  1785. .vm_flush = &si_vm_flush,
  1786. .get_rptr = &cayman_gfx_get_rptr,
  1787. .get_wptr = &cayman_gfx_get_wptr,
  1788. .set_wptr = &cayman_gfx_set_wptr,
  1789. };
  1790. static struct radeon_asic_ring si_dma_ring = {
  1791. .ib_execute = &cayman_dma_ring_ib_execute,
  1792. .ib_parse = &evergreen_dma_ib_parse,
  1793. .emit_fence = &evergreen_dma_fence_ring_emit,
  1794. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1795. .cs_parse = NULL,
  1796. .ring_test = &r600_dma_ring_test,
  1797. .ib_test = &r600_dma_ib_test,
  1798. .is_lockup = &si_dma_is_lockup,
  1799. .vm_flush = &si_dma_vm_flush,
  1800. .get_rptr = &cayman_dma_get_rptr,
  1801. .get_wptr = &cayman_dma_get_wptr,
  1802. .set_wptr = &cayman_dma_set_wptr,
  1803. };
  1804. static struct radeon_asic si_asic = {
  1805. .init = &si_init,
  1806. .fini = &si_fini,
  1807. .suspend = &si_suspend,
  1808. .resume = &si_resume,
  1809. .asic_reset = &si_asic_reset,
  1810. .vga_set_state = &r600_vga_set_state,
  1811. .mmio_hdp_flush = r600_mmio_hdp_flush,
  1812. .gui_idle = &r600_gui_idle,
  1813. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1814. .get_xclk = &si_get_xclk,
  1815. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  1816. .gart = {
  1817. .tlb_flush = &si_pcie_gart_tlb_flush,
  1818. .set_page = &rs600_gart_set_page,
  1819. },
  1820. .vm = {
  1821. .init = &si_vm_init,
  1822. .fini = &si_vm_fini,
  1823. .copy_pages = &si_dma_vm_copy_pages,
  1824. .write_pages = &si_dma_vm_write_pages,
  1825. .set_pages = &si_dma_vm_set_pages,
  1826. .pad_ib = &cayman_dma_vm_pad_ib,
  1827. },
  1828. .ring = {
  1829. [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
  1830. [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
  1831. [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
  1832. [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
  1833. [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
  1834. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1835. },
  1836. .irq = {
  1837. .set = &si_irq_set,
  1838. .process = &si_irq_process,
  1839. },
  1840. .display = {
  1841. .bandwidth_update = &dce6_bandwidth_update,
  1842. .get_vblank_counter = &evergreen_get_vblank_counter,
  1843. .wait_for_vblank = &dce4_wait_for_vblank,
  1844. .set_backlight_level = &atombios_set_backlight_level,
  1845. .get_backlight_level = &atombios_get_backlight_level,
  1846. .hdmi_enable = &evergreen_hdmi_enable,
  1847. .hdmi_setmode = &evergreen_hdmi_setmode,
  1848. },
  1849. .copy = {
  1850. .blit = &r600_copy_cpdma,
  1851. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1852. .dma = &si_copy_dma,
  1853. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1854. .copy = &si_copy_dma,
  1855. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1856. },
  1857. .surface = {
  1858. .set_reg = r600_set_surface_reg,
  1859. .clear_reg = r600_clear_surface_reg,
  1860. },
  1861. .hpd = {
  1862. .init = &evergreen_hpd_init,
  1863. .fini = &evergreen_hpd_fini,
  1864. .sense = &evergreen_hpd_sense,
  1865. .set_polarity = &evergreen_hpd_set_polarity,
  1866. },
  1867. .pm = {
  1868. .misc = &evergreen_pm_misc,
  1869. .prepare = &evergreen_pm_prepare,
  1870. .finish = &evergreen_pm_finish,
  1871. .init_profile = &sumo_pm_init_profile,
  1872. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1873. .get_engine_clock = &radeon_atom_get_engine_clock,
  1874. .set_engine_clock = &radeon_atom_set_engine_clock,
  1875. .get_memory_clock = &radeon_atom_get_memory_clock,
  1876. .set_memory_clock = &radeon_atom_set_memory_clock,
  1877. .get_pcie_lanes = &r600_get_pcie_lanes,
  1878. .set_pcie_lanes = &r600_set_pcie_lanes,
  1879. .set_clock_gating = NULL,
  1880. .set_uvd_clocks = &si_set_uvd_clocks,
  1881. .get_temperature = &si_get_temp,
  1882. },
  1883. .dpm = {
  1884. .init = &si_dpm_init,
  1885. .setup_asic = &si_dpm_setup_asic,
  1886. .enable = &si_dpm_enable,
  1887. .late_enable = &si_dpm_late_enable,
  1888. .disable = &si_dpm_disable,
  1889. .pre_set_power_state = &si_dpm_pre_set_power_state,
  1890. .set_power_state = &si_dpm_set_power_state,
  1891. .post_set_power_state = &si_dpm_post_set_power_state,
  1892. .display_configuration_changed = &si_dpm_display_configuration_changed,
  1893. .fini = &si_dpm_fini,
  1894. .get_sclk = &ni_dpm_get_sclk,
  1895. .get_mclk = &ni_dpm_get_mclk,
  1896. .print_power_state = &ni_dpm_print_power_state,
  1897. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  1898. .force_performance_level = &si_dpm_force_performance_level,
  1899. .vblank_too_short = &ni_dpm_vblank_too_short,
  1900. },
  1901. .pflip = {
  1902. .page_flip = &evergreen_page_flip,
  1903. .page_flip_pending = &evergreen_page_flip_pending,
  1904. },
  1905. };
  1906. static struct radeon_asic_ring ci_gfx_ring = {
  1907. .ib_execute = &cik_ring_ib_execute,
  1908. .ib_parse = &cik_ib_parse,
  1909. .emit_fence = &cik_fence_gfx_ring_emit,
  1910. .emit_semaphore = &cik_semaphore_ring_emit,
  1911. .cs_parse = NULL,
  1912. .ring_test = &cik_ring_test,
  1913. .ib_test = &cik_ib_test,
  1914. .is_lockup = &cik_gfx_is_lockup,
  1915. .vm_flush = &cik_vm_flush,
  1916. .get_rptr = &cik_gfx_get_rptr,
  1917. .get_wptr = &cik_gfx_get_wptr,
  1918. .set_wptr = &cik_gfx_set_wptr,
  1919. };
  1920. static struct radeon_asic_ring ci_cp_ring = {
  1921. .ib_execute = &cik_ring_ib_execute,
  1922. .ib_parse = &cik_ib_parse,
  1923. .emit_fence = &cik_fence_compute_ring_emit,
  1924. .emit_semaphore = &cik_semaphore_ring_emit,
  1925. .cs_parse = NULL,
  1926. .ring_test = &cik_ring_test,
  1927. .ib_test = &cik_ib_test,
  1928. .is_lockup = &cik_gfx_is_lockup,
  1929. .vm_flush = &cik_vm_flush,
  1930. .get_rptr = &cik_compute_get_rptr,
  1931. .get_wptr = &cik_compute_get_wptr,
  1932. .set_wptr = &cik_compute_set_wptr,
  1933. };
  1934. static struct radeon_asic_ring ci_dma_ring = {
  1935. .ib_execute = &cik_sdma_ring_ib_execute,
  1936. .ib_parse = &cik_ib_parse,
  1937. .emit_fence = &cik_sdma_fence_ring_emit,
  1938. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  1939. .cs_parse = NULL,
  1940. .ring_test = &cik_sdma_ring_test,
  1941. .ib_test = &cik_sdma_ib_test,
  1942. .is_lockup = &cik_sdma_is_lockup,
  1943. .vm_flush = &cik_dma_vm_flush,
  1944. .get_rptr = &cik_sdma_get_rptr,
  1945. .get_wptr = &cik_sdma_get_wptr,
  1946. .set_wptr = &cik_sdma_set_wptr,
  1947. };
  1948. static struct radeon_asic_ring ci_vce_ring = {
  1949. .ib_execute = &radeon_vce_ib_execute,
  1950. .emit_fence = &radeon_vce_fence_emit,
  1951. .emit_semaphore = &radeon_vce_semaphore_emit,
  1952. .cs_parse = &radeon_vce_cs_parse,
  1953. .ring_test = &radeon_vce_ring_test,
  1954. .ib_test = &radeon_vce_ib_test,
  1955. .is_lockup = &radeon_ring_test_lockup,
  1956. .get_rptr = &vce_v1_0_get_rptr,
  1957. .get_wptr = &vce_v1_0_get_wptr,
  1958. .set_wptr = &vce_v1_0_set_wptr,
  1959. };
  1960. static struct radeon_asic ci_asic = {
  1961. .init = &cik_init,
  1962. .fini = &cik_fini,
  1963. .suspend = &cik_suspend,
  1964. .resume = &cik_resume,
  1965. .asic_reset = &cik_asic_reset,
  1966. .vga_set_state = &r600_vga_set_state,
  1967. .mmio_hdp_flush = &r600_mmio_hdp_flush,
  1968. .gui_idle = &r600_gui_idle,
  1969. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1970. .get_xclk = &cik_get_xclk,
  1971. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  1972. .gart = {
  1973. .tlb_flush = &cik_pcie_gart_tlb_flush,
  1974. .set_page = &rs600_gart_set_page,
  1975. },
  1976. .vm = {
  1977. .init = &cik_vm_init,
  1978. .fini = &cik_vm_fini,
  1979. .copy_pages = &cik_sdma_vm_copy_pages,
  1980. .write_pages = &cik_sdma_vm_write_pages,
  1981. .set_pages = &cik_sdma_vm_set_pages,
  1982. .pad_ib = &cik_sdma_vm_pad_ib,
  1983. },
  1984. .ring = {
  1985. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  1986. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  1987. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  1988. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  1989. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  1990. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  1991. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  1992. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  1993. },
  1994. .irq = {
  1995. .set = &cik_irq_set,
  1996. .process = &cik_irq_process,
  1997. },
  1998. .display = {
  1999. .bandwidth_update = &dce8_bandwidth_update,
  2000. .get_vblank_counter = &evergreen_get_vblank_counter,
  2001. .wait_for_vblank = &dce4_wait_for_vblank,
  2002. .set_backlight_level = &atombios_set_backlight_level,
  2003. .get_backlight_level = &atombios_get_backlight_level,
  2004. .hdmi_enable = &evergreen_hdmi_enable,
  2005. .hdmi_setmode = &evergreen_hdmi_setmode,
  2006. },
  2007. .copy = {
  2008. .blit = &cik_copy_cpdma,
  2009. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2010. .dma = &cik_copy_dma,
  2011. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2012. .copy = &cik_copy_dma,
  2013. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2014. },
  2015. .surface = {
  2016. .set_reg = r600_set_surface_reg,
  2017. .clear_reg = r600_clear_surface_reg,
  2018. },
  2019. .hpd = {
  2020. .init = &evergreen_hpd_init,
  2021. .fini = &evergreen_hpd_fini,
  2022. .sense = &evergreen_hpd_sense,
  2023. .set_polarity = &evergreen_hpd_set_polarity,
  2024. },
  2025. .pm = {
  2026. .misc = &evergreen_pm_misc,
  2027. .prepare = &evergreen_pm_prepare,
  2028. .finish = &evergreen_pm_finish,
  2029. .init_profile = &sumo_pm_init_profile,
  2030. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2031. .get_engine_clock = &radeon_atom_get_engine_clock,
  2032. .set_engine_clock = &radeon_atom_set_engine_clock,
  2033. .get_memory_clock = &radeon_atom_get_memory_clock,
  2034. .set_memory_clock = &radeon_atom_set_memory_clock,
  2035. .get_pcie_lanes = NULL,
  2036. .set_pcie_lanes = NULL,
  2037. .set_clock_gating = NULL,
  2038. .set_uvd_clocks = &cik_set_uvd_clocks,
  2039. .set_vce_clocks = &cik_set_vce_clocks,
  2040. .get_temperature = &ci_get_temp,
  2041. },
  2042. .dpm = {
  2043. .init = &ci_dpm_init,
  2044. .setup_asic = &ci_dpm_setup_asic,
  2045. .enable = &ci_dpm_enable,
  2046. .late_enable = &ci_dpm_late_enable,
  2047. .disable = &ci_dpm_disable,
  2048. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  2049. .set_power_state = &ci_dpm_set_power_state,
  2050. .post_set_power_state = &ci_dpm_post_set_power_state,
  2051. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  2052. .fini = &ci_dpm_fini,
  2053. .get_sclk = &ci_dpm_get_sclk,
  2054. .get_mclk = &ci_dpm_get_mclk,
  2055. .print_power_state = &ci_dpm_print_power_state,
  2056. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  2057. .force_performance_level = &ci_dpm_force_performance_level,
  2058. .vblank_too_short = &ci_dpm_vblank_too_short,
  2059. .powergate_uvd = &ci_dpm_powergate_uvd,
  2060. },
  2061. .pflip = {
  2062. .page_flip = &evergreen_page_flip,
  2063. .page_flip_pending = &evergreen_page_flip_pending,
  2064. },
  2065. };
  2066. static struct radeon_asic kv_asic = {
  2067. .init = &cik_init,
  2068. .fini = &cik_fini,
  2069. .suspend = &cik_suspend,
  2070. .resume = &cik_resume,
  2071. .asic_reset = &cik_asic_reset,
  2072. .vga_set_state = &r600_vga_set_state,
  2073. .mmio_hdp_flush = &r600_mmio_hdp_flush,
  2074. .gui_idle = &r600_gui_idle,
  2075. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2076. .get_xclk = &cik_get_xclk,
  2077. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2078. .gart = {
  2079. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2080. .set_page = &rs600_gart_set_page,
  2081. },
  2082. .vm = {
  2083. .init = &cik_vm_init,
  2084. .fini = &cik_vm_fini,
  2085. .copy_pages = &cik_sdma_vm_copy_pages,
  2086. .write_pages = &cik_sdma_vm_write_pages,
  2087. .set_pages = &cik_sdma_vm_set_pages,
  2088. .pad_ib = &cik_sdma_vm_pad_ib,
  2089. },
  2090. .ring = {
  2091. [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
  2092. [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
  2093. [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
  2094. [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
  2095. [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
  2096. [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
  2097. [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
  2098. [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
  2099. },
  2100. .irq = {
  2101. .set = &cik_irq_set,
  2102. .process = &cik_irq_process,
  2103. },
  2104. .display = {
  2105. .bandwidth_update = &dce8_bandwidth_update,
  2106. .get_vblank_counter = &evergreen_get_vblank_counter,
  2107. .wait_for_vblank = &dce4_wait_for_vblank,
  2108. .set_backlight_level = &atombios_set_backlight_level,
  2109. .get_backlight_level = &atombios_get_backlight_level,
  2110. .hdmi_enable = &evergreen_hdmi_enable,
  2111. .hdmi_setmode = &evergreen_hdmi_setmode,
  2112. },
  2113. .copy = {
  2114. .blit = &cik_copy_cpdma,
  2115. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2116. .dma = &cik_copy_dma,
  2117. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2118. .copy = &cik_copy_dma,
  2119. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2120. },
  2121. .surface = {
  2122. .set_reg = r600_set_surface_reg,
  2123. .clear_reg = r600_clear_surface_reg,
  2124. },
  2125. .hpd = {
  2126. .init = &evergreen_hpd_init,
  2127. .fini = &evergreen_hpd_fini,
  2128. .sense = &evergreen_hpd_sense,
  2129. .set_polarity = &evergreen_hpd_set_polarity,
  2130. },
  2131. .pm = {
  2132. .misc = &evergreen_pm_misc,
  2133. .prepare = &evergreen_pm_prepare,
  2134. .finish = &evergreen_pm_finish,
  2135. .init_profile = &sumo_pm_init_profile,
  2136. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2137. .get_engine_clock = &radeon_atom_get_engine_clock,
  2138. .set_engine_clock = &radeon_atom_set_engine_clock,
  2139. .get_memory_clock = &radeon_atom_get_memory_clock,
  2140. .set_memory_clock = &radeon_atom_set_memory_clock,
  2141. .get_pcie_lanes = NULL,
  2142. .set_pcie_lanes = NULL,
  2143. .set_clock_gating = NULL,
  2144. .set_uvd_clocks = &cik_set_uvd_clocks,
  2145. .set_vce_clocks = &cik_set_vce_clocks,
  2146. .get_temperature = &kv_get_temp,
  2147. },
  2148. .dpm = {
  2149. .init = &kv_dpm_init,
  2150. .setup_asic = &kv_dpm_setup_asic,
  2151. .enable = &kv_dpm_enable,
  2152. .late_enable = &kv_dpm_late_enable,
  2153. .disable = &kv_dpm_disable,
  2154. .pre_set_power_state = &kv_dpm_pre_set_power_state,
  2155. .set_power_state = &kv_dpm_set_power_state,
  2156. .post_set_power_state = &kv_dpm_post_set_power_state,
  2157. .display_configuration_changed = &kv_dpm_display_configuration_changed,
  2158. .fini = &kv_dpm_fini,
  2159. .get_sclk = &kv_dpm_get_sclk,
  2160. .get_mclk = &kv_dpm_get_mclk,
  2161. .print_power_state = &kv_dpm_print_power_state,
  2162. .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
  2163. .force_performance_level = &kv_dpm_force_performance_level,
  2164. .powergate_uvd = &kv_dpm_powergate_uvd,
  2165. .enable_bapm = &kv_dpm_enable_bapm,
  2166. },
  2167. .pflip = {
  2168. .page_flip = &evergreen_page_flip,
  2169. .page_flip_pending = &evergreen_page_flip_pending,
  2170. },
  2171. };
  2172. /**
  2173. * radeon_asic_init - register asic specific callbacks
  2174. *
  2175. * @rdev: radeon device pointer
  2176. *
  2177. * Registers the appropriate asic specific callbacks for each
  2178. * chip family. Also sets other asics specific info like the number
  2179. * of crtcs and the register aperture accessors (all asics).
  2180. * Returns 0 for success.
  2181. */
  2182. int radeon_asic_init(struct radeon_device *rdev)
  2183. {
  2184. radeon_register_accessor_init(rdev);
  2185. /* set the number of crtcs */
  2186. if (rdev->flags & RADEON_SINGLE_CRTC)
  2187. rdev->num_crtc = 1;
  2188. else
  2189. rdev->num_crtc = 2;
  2190. rdev->has_uvd = false;
  2191. switch (rdev->family) {
  2192. case CHIP_R100:
  2193. case CHIP_RV100:
  2194. case CHIP_RS100:
  2195. case CHIP_RV200:
  2196. case CHIP_RS200:
  2197. rdev->asic = &r100_asic;
  2198. break;
  2199. case CHIP_R200:
  2200. case CHIP_RV250:
  2201. case CHIP_RS300:
  2202. case CHIP_RV280:
  2203. rdev->asic = &r200_asic;
  2204. break;
  2205. case CHIP_R300:
  2206. case CHIP_R350:
  2207. case CHIP_RV350:
  2208. case CHIP_RV380:
  2209. if (rdev->flags & RADEON_IS_PCIE)
  2210. rdev->asic = &r300_asic_pcie;
  2211. else
  2212. rdev->asic = &r300_asic;
  2213. break;
  2214. case CHIP_R420:
  2215. case CHIP_R423:
  2216. case CHIP_RV410:
  2217. rdev->asic = &r420_asic;
  2218. /* handle macs */
  2219. if (rdev->bios == NULL) {
  2220. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2221. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2222. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2223. rdev->asic->pm.set_memory_clock = NULL;
  2224. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2225. }
  2226. break;
  2227. case CHIP_RS400:
  2228. case CHIP_RS480:
  2229. rdev->asic = &rs400_asic;
  2230. break;
  2231. case CHIP_RS600:
  2232. rdev->asic = &rs600_asic;
  2233. break;
  2234. case CHIP_RS690:
  2235. case CHIP_RS740:
  2236. rdev->asic = &rs690_asic;
  2237. break;
  2238. case CHIP_RV515:
  2239. rdev->asic = &rv515_asic;
  2240. break;
  2241. case CHIP_R520:
  2242. case CHIP_RV530:
  2243. case CHIP_RV560:
  2244. case CHIP_RV570:
  2245. case CHIP_R580:
  2246. rdev->asic = &r520_asic;
  2247. break;
  2248. case CHIP_R600:
  2249. rdev->asic = &r600_asic;
  2250. break;
  2251. case CHIP_RV610:
  2252. case CHIP_RV630:
  2253. case CHIP_RV620:
  2254. case CHIP_RV635:
  2255. case CHIP_RV670:
  2256. rdev->asic = &rv6xx_asic;
  2257. rdev->has_uvd = true;
  2258. break;
  2259. case CHIP_RS780:
  2260. case CHIP_RS880:
  2261. rdev->asic = &rs780_asic;
  2262. /* 760G/780V/880V don't have UVD */
  2263. if ((rdev->pdev->device == 0x9616)||
  2264. (rdev->pdev->device == 0x9611)||
  2265. (rdev->pdev->device == 0x9613)||
  2266. (rdev->pdev->device == 0x9711)||
  2267. (rdev->pdev->device == 0x9713))
  2268. rdev->has_uvd = false;
  2269. else
  2270. rdev->has_uvd = true;
  2271. break;
  2272. case CHIP_RV770:
  2273. case CHIP_RV730:
  2274. case CHIP_RV710:
  2275. case CHIP_RV740:
  2276. rdev->asic = &rv770_asic;
  2277. rdev->has_uvd = true;
  2278. break;
  2279. case CHIP_CEDAR:
  2280. case CHIP_REDWOOD:
  2281. case CHIP_JUNIPER:
  2282. case CHIP_CYPRESS:
  2283. case CHIP_HEMLOCK:
  2284. /* set num crtcs */
  2285. if (rdev->family == CHIP_CEDAR)
  2286. rdev->num_crtc = 4;
  2287. else
  2288. rdev->num_crtc = 6;
  2289. rdev->asic = &evergreen_asic;
  2290. rdev->has_uvd = true;
  2291. break;
  2292. case CHIP_PALM:
  2293. case CHIP_SUMO:
  2294. case CHIP_SUMO2:
  2295. rdev->asic = &sumo_asic;
  2296. rdev->has_uvd = true;
  2297. break;
  2298. case CHIP_BARTS:
  2299. case CHIP_TURKS:
  2300. case CHIP_CAICOS:
  2301. /* set num crtcs */
  2302. if (rdev->family == CHIP_CAICOS)
  2303. rdev->num_crtc = 4;
  2304. else
  2305. rdev->num_crtc = 6;
  2306. rdev->asic = &btc_asic;
  2307. rdev->has_uvd = true;
  2308. break;
  2309. case CHIP_CAYMAN:
  2310. rdev->asic = &cayman_asic;
  2311. /* set num crtcs */
  2312. rdev->num_crtc = 6;
  2313. rdev->has_uvd = true;
  2314. break;
  2315. case CHIP_ARUBA:
  2316. rdev->asic = &trinity_asic;
  2317. /* set num crtcs */
  2318. rdev->num_crtc = 4;
  2319. rdev->has_uvd = true;
  2320. break;
  2321. case CHIP_TAHITI:
  2322. case CHIP_PITCAIRN:
  2323. case CHIP_VERDE:
  2324. case CHIP_OLAND:
  2325. case CHIP_HAINAN:
  2326. rdev->asic = &si_asic;
  2327. /* set num crtcs */
  2328. if (rdev->family == CHIP_HAINAN)
  2329. rdev->num_crtc = 0;
  2330. else if (rdev->family == CHIP_OLAND)
  2331. rdev->num_crtc = 2;
  2332. else
  2333. rdev->num_crtc = 6;
  2334. if (rdev->family == CHIP_HAINAN)
  2335. rdev->has_uvd = false;
  2336. else
  2337. rdev->has_uvd = true;
  2338. switch (rdev->family) {
  2339. case CHIP_TAHITI:
  2340. rdev->cg_flags =
  2341. RADEON_CG_SUPPORT_GFX_MGCG |
  2342. RADEON_CG_SUPPORT_GFX_MGLS |
  2343. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2344. RADEON_CG_SUPPORT_GFX_CGLS |
  2345. RADEON_CG_SUPPORT_GFX_CGTS |
  2346. RADEON_CG_SUPPORT_GFX_CP_LS |
  2347. RADEON_CG_SUPPORT_MC_MGCG |
  2348. RADEON_CG_SUPPORT_SDMA_MGCG |
  2349. RADEON_CG_SUPPORT_BIF_LS |
  2350. RADEON_CG_SUPPORT_VCE_MGCG |
  2351. RADEON_CG_SUPPORT_UVD_MGCG |
  2352. RADEON_CG_SUPPORT_HDP_LS |
  2353. RADEON_CG_SUPPORT_HDP_MGCG;
  2354. rdev->pg_flags = 0;
  2355. break;
  2356. case CHIP_PITCAIRN:
  2357. rdev->cg_flags =
  2358. RADEON_CG_SUPPORT_GFX_MGCG |
  2359. RADEON_CG_SUPPORT_GFX_MGLS |
  2360. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2361. RADEON_CG_SUPPORT_GFX_CGLS |
  2362. RADEON_CG_SUPPORT_GFX_CGTS |
  2363. RADEON_CG_SUPPORT_GFX_CP_LS |
  2364. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2365. RADEON_CG_SUPPORT_MC_LS |
  2366. RADEON_CG_SUPPORT_MC_MGCG |
  2367. RADEON_CG_SUPPORT_SDMA_MGCG |
  2368. RADEON_CG_SUPPORT_BIF_LS |
  2369. RADEON_CG_SUPPORT_VCE_MGCG |
  2370. RADEON_CG_SUPPORT_UVD_MGCG |
  2371. RADEON_CG_SUPPORT_HDP_LS |
  2372. RADEON_CG_SUPPORT_HDP_MGCG;
  2373. rdev->pg_flags = 0;
  2374. break;
  2375. case CHIP_VERDE:
  2376. rdev->cg_flags =
  2377. RADEON_CG_SUPPORT_GFX_MGCG |
  2378. RADEON_CG_SUPPORT_GFX_MGLS |
  2379. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2380. RADEON_CG_SUPPORT_GFX_CGLS |
  2381. RADEON_CG_SUPPORT_GFX_CGTS |
  2382. RADEON_CG_SUPPORT_GFX_CP_LS |
  2383. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2384. RADEON_CG_SUPPORT_MC_LS |
  2385. RADEON_CG_SUPPORT_MC_MGCG |
  2386. RADEON_CG_SUPPORT_SDMA_MGCG |
  2387. RADEON_CG_SUPPORT_BIF_LS |
  2388. RADEON_CG_SUPPORT_VCE_MGCG |
  2389. RADEON_CG_SUPPORT_UVD_MGCG |
  2390. RADEON_CG_SUPPORT_HDP_LS |
  2391. RADEON_CG_SUPPORT_HDP_MGCG;
  2392. rdev->pg_flags = 0 |
  2393. /*RADEON_PG_SUPPORT_GFX_PG | */
  2394. RADEON_PG_SUPPORT_SDMA;
  2395. break;
  2396. case CHIP_OLAND:
  2397. rdev->cg_flags =
  2398. RADEON_CG_SUPPORT_GFX_MGCG |
  2399. RADEON_CG_SUPPORT_GFX_MGLS |
  2400. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2401. RADEON_CG_SUPPORT_GFX_CGLS |
  2402. RADEON_CG_SUPPORT_GFX_CGTS |
  2403. RADEON_CG_SUPPORT_GFX_CP_LS |
  2404. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2405. RADEON_CG_SUPPORT_MC_LS |
  2406. RADEON_CG_SUPPORT_MC_MGCG |
  2407. RADEON_CG_SUPPORT_SDMA_MGCG |
  2408. RADEON_CG_SUPPORT_BIF_LS |
  2409. RADEON_CG_SUPPORT_UVD_MGCG |
  2410. RADEON_CG_SUPPORT_HDP_LS |
  2411. RADEON_CG_SUPPORT_HDP_MGCG;
  2412. rdev->pg_flags = 0;
  2413. break;
  2414. case CHIP_HAINAN:
  2415. rdev->cg_flags =
  2416. RADEON_CG_SUPPORT_GFX_MGCG |
  2417. RADEON_CG_SUPPORT_GFX_MGLS |
  2418. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2419. RADEON_CG_SUPPORT_GFX_CGLS |
  2420. RADEON_CG_SUPPORT_GFX_CGTS |
  2421. RADEON_CG_SUPPORT_GFX_CP_LS |
  2422. RADEON_CG_SUPPORT_GFX_RLC_LS |
  2423. RADEON_CG_SUPPORT_MC_LS |
  2424. RADEON_CG_SUPPORT_MC_MGCG |
  2425. RADEON_CG_SUPPORT_SDMA_MGCG |
  2426. RADEON_CG_SUPPORT_BIF_LS |
  2427. RADEON_CG_SUPPORT_HDP_LS |
  2428. RADEON_CG_SUPPORT_HDP_MGCG;
  2429. rdev->pg_flags = 0;
  2430. break;
  2431. default:
  2432. rdev->cg_flags = 0;
  2433. rdev->pg_flags = 0;
  2434. break;
  2435. }
  2436. break;
  2437. case CHIP_BONAIRE:
  2438. case CHIP_HAWAII:
  2439. rdev->asic = &ci_asic;
  2440. rdev->num_crtc = 6;
  2441. rdev->has_uvd = true;
  2442. if (rdev->family == CHIP_BONAIRE) {
  2443. rdev->cg_flags =
  2444. RADEON_CG_SUPPORT_GFX_MGCG |
  2445. RADEON_CG_SUPPORT_GFX_MGLS |
  2446. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2447. RADEON_CG_SUPPORT_GFX_CGLS |
  2448. RADEON_CG_SUPPORT_GFX_CGTS |
  2449. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2450. RADEON_CG_SUPPORT_GFX_CP_LS |
  2451. RADEON_CG_SUPPORT_MC_LS |
  2452. RADEON_CG_SUPPORT_MC_MGCG |
  2453. RADEON_CG_SUPPORT_SDMA_MGCG |
  2454. RADEON_CG_SUPPORT_SDMA_LS |
  2455. RADEON_CG_SUPPORT_BIF_LS |
  2456. RADEON_CG_SUPPORT_VCE_MGCG |
  2457. RADEON_CG_SUPPORT_UVD_MGCG |
  2458. RADEON_CG_SUPPORT_HDP_LS |
  2459. RADEON_CG_SUPPORT_HDP_MGCG;
  2460. rdev->pg_flags = 0;
  2461. } else {
  2462. rdev->cg_flags =
  2463. RADEON_CG_SUPPORT_GFX_MGCG |
  2464. RADEON_CG_SUPPORT_GFX_MGLS |
  2465. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2466. RADEON_CG_SUPPORT_GFX_CGLS |
  2467. RADEON_CG_SUPPORT_GFX_CGTS |
  2468. RADEON_CG_SUPPORT_GFX_CP_LS |
  2469. RADEON_CG_SUPPORT_MC_LS |
  2470. RADEON_CG_SUPPORT_MC_MGCG |
  2471. RADEON_CG_SUPPORT_SDMA_MGCG |
  2472. RADEON_CG_SUPPORT_SDMA_LS |
  2473. RADEON_CG_SUPPORT_BIF_LS |
  2474. RADEON_CG_SUPPORT_VCE_MGCG |
  2475. RADEON_CG_SUPPORT_UVD_MGCG |
  2476. RADEON_CG_SUPPORT_HDP_LS |
  2477. RADEON_CG_SUPPORT_HDP_MGCG;
  2478. rdev->pg_flags = 0;
  2479. }
  2480. break;
  2481. case CHIP_KAVERI:
  2482. case CHIP_KABINI:
  2483. case CHIP_MULLINS:
  2484. rdev->asic = &kv_asic;
  2485. /* set num crtcs */
  2486. if (rdev->family == CHIP_KAVERI) {
  2487. rdev->num_crtc = 4;
  2488. rdev->cg_flags =
  2489. RADEON_CG_SUPPORT_GFX_MGCG |
  2490. RADEON_CG_SUPPORT_GFX_MGLS |
  2491. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2492. RADEON_CG_SUPPORT_GFX_CGLS |
  2493. RADEON_CG_SUPPORT_GFX_CGTS |
  2494. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2495. RADEON_CG_SUPPORT_GFX_CP_LS |
  2496. RADEON_CG_SUPPORT_SDMA_MGCG |
  2497. RADEON_CG_SUPPORT_SDMA_LS |
  2498. RADEON_CG_SUPPORT_BIF_LS |
  2499. RADEON_CG_SUPPORT_VCE_MGCG |
  2500. RADEON_CG_SUPPORT_UVD_MGCG |
  2501. RADEON_CG_SUPPORT_HDP_LS |
  2502. RADEON_CG_SUPPORT_HDP_MGCG;
  2503. rdev->pg_flags = 0;
  2504. /*RADEON_PG_SUPPORT_GFX_PG |
  2505. RADEON_PG_SUPPORT_GFX_SMG |
  2506. RADEON_PG_SUPPORT_GFX_DMG |
  2507. RADEON_PG_SUPPORT_UVD |
  2508. RADEON_PG_SUPPORT_VCE |
  2509. RADEON_PG_SUPPORT_CP |
  2510. RADEON_PG_SUPPORT_GDS |
  2511. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2512. RADEON_PG_SUPPORT_ACP |
  2513. RADEON_PG_SUPPORT_SAMU;*/
  2514. } else {
  2515. rdev->num_crtc = 2;
  2516. rdev->cg_flags =
  2517. RADEON_CG_SUPPORT_GFX_MGCG |
  2518. RADEON_CG_SUPPORT_GFX_MGLS |
  2519. /*RADEON_CG_SUPPORT_GFX_CGCG |*/
  2520. RADEON_CG_SUPPORT_GFX_CGLS |
  2521. RADEON_CG_SUPPORT_GFX_CGTS |
  2522. RADEON_CG_SUPPORT_GFX_CGTS_LS |
  2523. RADEON_CG_SUPPORT_GFX_CP_LS |
  2524. RADEON_CG_SUPPORT_SDMA_MGCG |
  2525. RADEON_CG_SUPPORT_SDMA_LS |
  2526. RADEON_CG_SUPPORT_BIF_LS |
  2527. RADEON_CG_SUPPORT_VCE_MGCG |
  2528. RADEON_CG_SUPPORT_UVD_MGCG |
  2529. RADEON_CG_SUPPORT_HDP_LS |
  2530. RADEON_CG_SUPPORT_HDP_MGCG;
  2531. rdev->pg_flags = 0;
  2532. /*RADEON_PG_SUPPORT_GFX_PG |
  2533. RADEON_PG_SUPPORT_GFX_SMG |
  2534. RADEON_PG_SUPPORT_UVD |
  2535. RADEON_PG_SUPPORT_VCE |
  2536. RADEON_PG_SUPPORT_CP |
  2537. RADEON_PG_SUPPORT_GDS |
  2538. RADEON_PG_SUPPORT_RLC_SMU_HS |
  2539. RADEON_PG_SUPPORT_SAMU;*/
  2540. }
  2541. rdev->has_uvd = true;
  2542. break;
  2543. default:
  2544. /* FIXME: not supported yet */
  2545. return -EINVAL;
  2546. }
  2547. if (rdev->flags & RADEON_IS_IGP) {
  2548. rdev->asic->pm.get_memory_clock = NULL;
  2549. rdev->asic->pm.set_memory_clock = NULL;
  2550. }
  2551. return 0;
  2552. }