radeon.h 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <linux/interval_tree.h>
  65. #include <linux/hashtable.h>
  66. #include <linux/fence.h>
  67. #include <ttm/ttm_bo_api.h>
  68. #include <ttm/ttm_bo_driver.h>
  69. #include <ttm/ttm_placement.h>
  70. #include <ttm/ttm_module.h>
  71. #include <ttm/ttm_execbuf_util.h>
  72. #include <drm/drm_gem.h>
  73. #include "radeon_family.h"
  74. #include "radeon_mode.h"
  75. #include "radeon_reg.h"
  76. /*
  77. * Modules parameters.
  78. */
  79. extern int radeon_no_wb;
  80. extern int radeon_modeset;
  81. extern int radeon_dynclks;
  82. extern int radeon_r4xx_atom;
  83. extern int radeon_agpmode;
  84. extern int radeon_vram_limit;
  85. extern int radeon_gart_size;
  86. extern int radeon_benchmarking;
  87. extern int radeon_testing;
  88. extern int radeon_connector_table;
  89. extern int radeon_tv;
  90. extern int radeon_audio;
  91. extern int radeon_disp_priority;
  92. extern int radeon_hw_i2c;
  93. extern int radeon_pcie_gen2;
  94. extern int radeon_msi;
  95. extern int radeon_lockup_timeout;
  96. extern int radeon_fastfb;
  97. extern int radeon_dpm;
  98. extern int radeon_aspm;
  99. extern int radeon_runtime_pm;
  100. extern int radeon_hard_reset;
  101. extern int radeon_vm_size;
  102. extern int radeon_vm_block_size;
  103. extern int radeon_deep_color;
  104. extern int radeon_use_pflipirq;
  105. extern int radeon_bapm;
  106. extern int radeon_backlight;
  107. /*
  108. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  109. * symbol;
  110. */
  111. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  112. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  113. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  114. #define RADEON_IB_POOL_SIZE 16
  115. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  116. #define RADEONFB_CONN_LIMIT 4
  117. #define RADEON_BIOS_NUM_SCRATCH 8
  118. /* internal ring indices */
  119. /* r1xx+ has gfx CP ring */
  120. #define RADEON_RING_TYPE_GFX_INDEX 0
  121. /* cayman has 2 compute CP rings */
  122. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  123. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  124. /* R600+ has an async dma ring */
  125. #define R600_RING_TYPE_DMA_INDEX 3
  126. /* cayman add a second async dma ring */
  127. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  128. /* R600+ */
  129. #define R600_RING_TYPE_UVD_INDEX 5
  130. /* TN+ */
  131. #define TN_RING_TYPE_VCE1_INDEX 6
  132. #define TN_RING_TYPE_VCE2_INDEX 7
  133. /* max number of rings */
  134. #define RADEON_NUM_RINGS 8
  135. /* number of hw syncs before falling back on blocking */
  136. #define RADEON_NUM_SYNCS 4
  137. /* hardcode those limit for now */
  138. #define RADEON_VA_IB_OFFSET (1 << 20)
  139. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  140. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  141. /* hard reset data */
  142. #define RADEON_ASIC_RESET_DATA 0x39d5e86b
  143. /* reset flags */
  144. #define RADEON_RESET_GFX (1 << 0)
  145. #define RADEON_RESET_COMPUTE (1 << 1)
  146. #define RADEON_RESET_DMA (1 << 2)
  147. #define RADEON_RESET_CP (1 << 3)
  148. #define RADEON_RESET_GRBM (1 << 4)
  149. #define RADEON_RESET_DMA1 (1 << 5)
  150. #define RADEON_RESET_RLC (1 << 6)
  151. #define RADEON_RESET_SEM (1 << 7)
  152. #define RADEON_RESET_IH (1 << 8)
  153. #define RADEON_RESET_VMC (1 << 9)
  154. #define RADEON_RESET_MC (1 << 10)
  155. #define RADEON_RESET_DISPLAY (1 << 11)
  156. /* CG block flags */
  157. #define RADEON_CG_BLOCK_GFX (1 << 0)
  158. #define RADEON_CG_BLOCK_MC (1 << 1)
  159. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  160. #define RADEON_CG_BLOCK_UVD (1 << 3)
  161. #define RADEON_CG_BLOCK_VCE (1 << 4)
  162. #define RADEON_CG_BLOCK_HDP (1 << 5)
  163. #define RADEON_CG_BLOCK_BIF (1 << 6)
  164. /* CG flags */
  165. #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
  166. #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
  167. #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
  168. #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
  169. #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
  170. #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  171. #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
  172. #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  173. #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
  174. #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
  175. #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
  176. #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
  177. #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
  178. #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
  179. #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
  180. #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
  181. #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
  182. /* PG flags */
  183. #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
  184. #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
  185. #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
  186. #define RADEON_PG_SUPPORT_UVD (1 << 3)
  187. #define RADEON_PG_SUPPORT_VCE (1 << 4)
  188. #define RADEON_PG_SUPPORT_CP (1 << 5)
  189. #define RADEON_PG_SUPPORT_GDS (1 << 6)
  190. #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  191. #define RADEON_PG_SUPPORT_SDMA (1 << 8)
  192. #define RADEON_PG_SUPPORT_ACP (1 << 9)
  193. #define RADEON_PG_SUPPORT_SAMU (1 << 10)
  194. /* max cursor sizes (in pixels) */
  195. #define CURSOR_WIDTH 64
  196. #define CURSOR_HEIGHT 64
  197. #define CIK_CURSOR_WIDTH 128
  198. #define CIK_CURSOR_HEIGHT 128
  199. /*
  200. * Errata workarounds.
  201. */
  202. enum radeon_pll_errata {
  203. CHIP_ERRATA_R300_CG = 0x00000001,
  204. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  205. CHIP_ERRATA_PLL_DELAY = 0x00000004
  206. };
  207. struct radeon_device;
  208. /*
  209. * BIOS.
  210. */
  211. bool radeon_get_bios(struct radeon_device *rdev);
  212. /*
  213. * Dummy page
  214. */
  215. struct radeon_dummy_page {
  216. struct page *page;
  217. dma_addr_t addr;
  218. };
  219. int radeon_dummy_page_init(struct radeon_device *rdev);
  220. void radeon_dummy_page_fini(struct radeon_device *rdev);
  221. /*
  222. * Clocks
  223. */
  224. struct radeon_clock {
  225. struct radeon_pll p1pll;
  226. struct radeon_pll p2pll;
  227. struct radeon_pll dcpll;
  228. struct radeon_pll spll;
  229. struct radeon_pll mpll;
  230. /* 10 Khz units */
  231. uint32_t default_mclk;
  232. uint32_t default_sclk;
  233. uint32_t default_dispclk;
  234. uint32_t current_dispclk;
  235. uint32_t dp_extclk;
  236. uint32_t max_pixel_clock;
  237. };
  238. /*
  239. * Power management
  240. */
  241. int radeon_pm_init(struct radeon_device *rdev);
  242. int radeon_pm_late_init(struct radeon_device *rdev);
  243. void radeon_pm_fini(struct radeon_device *rdev);
  244. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  245. void radeon_pm_suspend(struct radeon_device *rdev);
  246. void radeon_pm_resume(struct radeon_device *rdev);
  247. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  248. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  249. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  250. u8 clock_type,
  251. u32 clock,
  252. bool strobe_mode,
  253. struct atom_clock_dividers *dividers);
  254. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  255. u32 clock,
  256. bool strobe_mode,
  257. struct atom_mpll_param *mpll_param);
  258. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  259. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  260. u16 voltage_level, u8 voltage_type,
  261. u32 *gpio_value, u32 *gpio_mask);
  262. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  263. u32 eng_clock, u32 mem_clock);
  264. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  265. u8 voltage_type, u16 *voltage_step);
  266. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  267. u16 voltage_id, u16 *voltage);
  268. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  269. u16 *voltage,
  270. u16 leakage_idx);
  271. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  272. u16 *leakage_id);
  273. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  274. u16 *vddc, u16 *vddci,
  275. u16 virtual_voltage_id,
  276. u16 vbios_voltage_id);
  277. int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
  278. u16 virtual_voltage_id,
  279. u16 *voltage);
  280. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  281. u8 voltage_type,
  282. u16 nominal_voltage,
  283. u16 *true_voltage);
  284. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  285. u8 voltage_type, u16 *min_voltage);
  286. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  287. u8 voltage_type, u16 *max_voltage);
  288. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  289. u8 voltage_type, u8 voltage_mode,
  290. struct atom_voltage_table *voltage_table);
  291. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  292. u8 voltage_type, u8 voltage_mode);
  293. int radeon_atom_get_svi2_info(struct radeon_device *rdev,
  294. u8 voltage_type,
  295. u8 *svd_gpio_id, u8 *svc_gpio_id);
  296. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  297. u32 mem_clock);
  298. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  299. u32 mem_clock);
  300. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  301. u8 module_index,
  302. struct atom_mc_reg_table *reg_table);
  303. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  304. u8 module_index, struct atom_memory_info *mem_info);
  305. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  306. bool gddr5, u8 module_index,
  307. struct atom_memory_clock_range_table *mclk_range_table);
  308. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  309. u16 voltage_id, u16 *voltage);
  310. void rs690_pm_info(struct radeon_device *rdev);
  311. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  312. unsigned *bankh, unsigned *mtaspect,
  313. unsigned *tile_split);
  314. /*
  315. * Fences.
  316. */
  317. struct radeon_fence_driver {
  318. struct radeon_device *rdev;
  319. uint32_t scratch_reg;
  320. uint64_t gpu_addr;
  321. volatile uint32_t *cpu_addr;
  322. /* sync_seq is protected by ring emission lock */
  323. uint64_t sync_seq[RADEON_NUM_RINGS];
  324. atomic64_t last_seq;
  325. bool initialized, delayed_irq;
  326. struct delayed_work lockup_work;
  327. };
  328. struct radeon_fence {
  329. struct fence base;
  330. struct radeon_device *rdev;
  331. uint64_t seq;
  332. /* RB, DMA, etc. */
  333. unsigned ring;
  334. bool is_vm_update;
  335. wait_queue_t fence_wake;
  336. };
  337. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  338. int radeon_fence_driver_init(struct radeon_device *rdev);
  339. void radeon_fence_driver_fini(struct radeon_device *rdev);
  340. void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
  341. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  342. void radeon_fence_process(struct radeon_device *rdev, int ring);
  343. bool radeon_fence_signaled(struct radeon_fence *fence);
  344. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  345. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  346. int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
  347. int radeon_fence_wait_any(struct radeon_device *rdev,
  348. struct radeon_fence **fences,
  349. bool intr);
  350. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  351. void radeon_fence_unref(struct radeon_fence **fence);
  352. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  353. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  354. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  355. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  356. struct radeon_fence *b)
  357. {
  358. if (!a) {
  359. return b;
  360. }
  361. if (!b) {
  362. return a;
  363. }
  364. BUG_ON(a->ring != b->ring);
  365. if (a->seq > b->seq) {
  366. return a;
  367. } else {
  368. return b;
  369. }
  370. }
  371. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  372. struct radeon_fence *b)
  373. {
  374. if (!a) {
  375. return false;
  376. }
  377. if (!b) {
  378. return true;
  379. }
  380. BUG_ON(a->ring != b->ring);
  381. return a->seq < b->seq;
  382. }
  383. /*
  384. * Tiling registers
  385. */
  386. struct radeon_surface_reg {
  387. struct radeon_bo *bo;
  388. };
  389. #define RADEON_GEM_MAX_SURFACES 8
  390. /*
  391. * TTM.
  392. */
  393. struct radeon_mman {
  394. struct ttm_bo_global_ref bo_global_ref;
  395. struct drm_global_reference mem_global_ref;
  396. struct ttm_bo_device bdev;
  397. bool mem_global_referenced;
  398. bool initialized;
  399. #if defined(CONFIG_DEBUG_FS)
  400. struct dentry *vram;
  401. struct dentry *gtt;
  402. #endif
  403. };
  404. struct radeon_bo_list {
  405. struct radeon_bo *robj;
  406. struct ttm_validate_buffer tv;
  407. uint64_t gpu_offset;
  408. unsigned prefered_domains;
  409. unsigned allowed_domains;
  410. uint32_t tiling_flags;
  411. };
  412. /* bo virtual address in a specific vm */
  413. struct radeon_bo_va {
  414. /* protected by bo being reserved */
  415. struct list_head bo_list;
  416. uint32_t flags;
  417. uint64_t addr;
  418. struct radeon_fence *last_pt_update;
  419. unsigned ref_count;
  420. /* protected by vm mutex */
  421. struct interval_tree_node it;
  422. struct list_head vm_status;
  423. /* constant after initialization */
  424. struct radeon_vm *vm;
  425. struct radeon_bo *bo;
  426. };
  427. struct radeon_bo {
  428. /* Protected by gem.mutex */
  429. struct list_head list;
  430. /* Protected by tbo.reserved */
  431. u32 initial_domain;
  432. struct ttm_place placements[4];
  433. struct ttm_placement placement;
  434. struct ttm_buffer_object tbo;
  435. struct ttm_bo_kmap_obj kmap;
  436. u32 flags;
  437. unsigned pin_count;
  438. void *kptr;
  439. u32 tiling_flags;
  440. u32 pitch;
  441. int surface_reg;
  442. /* list of all virtual address to which this bo
  443. * is associated to
  444. */
  445. struct list_head va;
  446. /* Constant after initialization */
  447. struct radeon_device *rdev;
  448. struct drm_gem_object gem_base;
  449. struct ttm_bo_kmap_obj dma_buf_vmap;
  450. pid_t pid;
  451. struct radeon_mn *mn;
  452. struct interval_tree_node mn_it;
  453. };
  454. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  455. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  456. /* sub-allocation manager, it has to be protected by another lock.
  457. * By conception this is an helper for other part of the driver
  458. * like the indirect buffer or semaphore, which both have their
  459. * locking.
  460. *
  461. * Principe is simple, we keep a list of sub allocation in offset
  462. * order (first entry has offset == 0, last entry has the highest
  463. * offset).
  464. *
  465. * When allocating new object we first check if there is room at
  466. * the end total_size - (last_object_offset + last_object_size) >=
  467. * alloc_size. If so we allocate new object there.
  468. *
  469. * When there is not enough room at the end, we start waiting for
  470. * each sub object until we reach object_offset+object_size >=
  471. * alloc_size, this object then become the sub object we return.
  472. *
  473. * Alignment can't be bigger than page size.
  474. *
  475. * Hole are not considered for allocation to keep things simple.
  476. * Assumption is that there won't be hole (all object on same
  477. * alignment).
  478. */
  479. struct radeon_sa_manager {
  480. wait_queue_head_t wq;
  481. struct radeon_bo *bo;
  482. struct list_head *hole;
  483. struct list_head flist[RADEON_NUM_RINGS];
  484. struct list_head olist;
  485. unsigned size;
  486. uint64_t gpu_addr;
  487. void *cpu_ptr;
  488. uint32_t domain;
  489. uint32_t align;
  490. };
  491. struct radeon_sa_bo;
  492. /* sub-allocation buffer */
  493. struct radeon_sa_bo {
  494. struct list_head olist;
  495. struct list_head flist;
  496. struct radeon_sa_manager *manager;
  497. unsigned soffset;
  498. unsigned eoffset;
  499. struct radeon_fence *fence;
  500. };
  501. /*
  502. * GEM objects.
  503. */
  504. struct radeon_gem {
  505. struct mutex mutex;
  506. struct list_head objects;
  507. };
  508. int radeon_gem_init(struct radeon_device *rdev);
  509. void radeon_gem_fini(struct radeon_device *rdev);
  510. int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
  511. int alignment, int initial_domain,
  512. u32 flags, bool kernel,
  513. struct drm_gem_object **obj);
  514. int radeon_mode_dumb_create(struct drm_file *file_priv,
  515. struct drm_device *dev,
  516. struct drm_mode_create_dumb *args);
  517. int radeon_mode_dumb_mmap(struct drm_file *filp,
  518. struct drm_device *dev,
  519. uint32_t handle, uint64_t *offset_p);
  520. /*
  521. * Semaphores.
  522. */
  523. struct radeon_semaphore {
  524. struct radeon_sa_bo *sa_bo;
  525. signed waiters;
  526. uint64_t gpu_addr;
  527. };
  528. int radeon_semaphore_create(struct radeon_device *rdev,
  529. struct radeon_semaphore **semaphore);
  530. bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  531. struct radeon_semaphore *semaphore);
  532. bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  533. struct radeon_semaphore *semaphore);
  534. void radeon_semaphore_free(struct radeon_device *rdev,
  535. struct radeon_semaphore **semaphore,
  536. struct radeon_fence *fence);
  537. /*
  538. * Synchronization
  539. */
  540. struct radeon_sync {
  541. struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
  542. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  543. struct radeon_fence *last_vm_update;
  544. };
  545. void radeon_sync_create(struct radeon_sync *sync);
  546. void radeon_sync_fence(struct radeon_sync *sync,
  547. struct radeon_fence *fence);
  548. int radeon_sync_resv(struct radeon_device *rdev,
  549. struct radeon_sync *sync,
  550. struct reservation_object *resv,
  551. bool shared);
  552. int radeon_sync_rings(struct radeon_device *rdev,
  553. struct radeon_sync *sync,
  554. int waiting_ring);
  555. void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
  556. struct radeon_fence *fence);
  557. /*
  558. * GART structures, functions & helpers
  559. */
  560. struct radeon_mc;
  561. #define RADEON_GPU_PAGE_SIZE 4096
  562. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  563. #define RADEON_GPU_PAGE_SHIFT 12
  564. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  565. #define RADEON_GART_PAGE_DUMMY 0
  566. #define RADEON_GART_PAGE_VALID (1 << 0)
  567. #define RADEON_GART_PAGE_READ (1 << 1)
  568. #define RADEON_GART_PAGE_WRITE (1 << 2)
  569. #define RADEON_GART_PAGE_SNOOP (1 << 3)
  570. struct radeon_gart {
  571. dma_addr_t table_addr;
  572. struct radeon_bo *robj;
  573. void *ptr;
  574. unsigned num_gpu_pages;
  575. unsigned num_cpu_pages;
  576. unsigned table_size;
  577. struct page **pages;
  578. dma_addr_t *pages_addr;
  579. bool ready;
  580. };
  581. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  582. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  583. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  584. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  585. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  586. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  587. int radeon_gart_init(struct radeon_device *rdev);
  588. void radeon_gart_fini(struct radeon_device *rdev);
  589. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  590. int pages);
  591. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  592. int pages, struct page **pagelist,
  593. dma_addr_t *dma_addr, uint32_t flags);
  594. /*
  595. * GPU MC structures, functions & helpers
  596. */
  597. struct radeon_mc {
  598. resource_size_t aper_size;
  599. resource_size_t aper_base;
  600. resource_size_t agp_base;
  601. /* for some chips with <= 32MB we need to lie
  602. * about vram size near mc fb location */
  603. u64 mc_vram_size;
  604. u64 visible_vram_size;
  605. u64 gtt_size;
  606. u64 gtt_start;
  607. u64 gtt_end;
  608. u64 vram_start;
  609. u64 vram_end;
  610. unsigned vram_width;
  611. u64 real_vram_size;
  612. int vram_mtrr;
  613. bool vram_is_ddr;
  614. bool igp_sideport_enabled;
  615. u64 gtt_base_align;
  616. u64 mc_mask;
  617. };
  618. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  619. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  620. /*
  621. * GPU scratch registers structures, functions & helpers
  622. */
  623. struct radeon_scratch {
  624. unsigned num_reg;
  625. uint32_t reg_base;
  626. bool free[32];
  627. uint32_t reg[32];
  628. };
  629. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  630. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  631. /*
  632. * GPU doorbell structures, functions & helpers
  633. */
  634. #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
  635. struct radeon_doorbell {
  636. /* doorbell mmio */
  637. resource_size_t base;
  638. resource_size_t size;
  639. u32 __iomem *ptr;
  640. u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
  641. unsigned long used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
  642. };
  643. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  644. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  645. void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
  646. phys_addr_t *aperture_base,
  647. size_t *aperture_size,
  648. size_t *start_offset);
  649. /*
  650. * IRQS.
  651. */
  652. struct radeon_flip_work {
  653. struct work_struct flip_work;
  654. struct work_struct unpin_work;
  655. struct radeon_device *rdev;
  656. int crtc_id;
  657. uint64_t base;
  658. struct drm_pending_vblank_event *event;
  659. struct radeon_bo *old_rbo;
  660. struct fence *fence;
  661. };
  662. struct r500_irq_stat_regs {
  663. u32 disp_int;
  664. u32 hdmi0_status;
  665. };
  666. struct r600_irq_stat_regs {
  667. u32 disp_int;
  668. u32 disp_int_cont;
  669. u32 disp_int_cont2;
  670. u32 d1grph_int;
  671. u32 d2grph_int;
  672. u32 hdmi0_status;
  673. u32 hdmi1_status;
  674. };
  675. struct evergreen_irq_stat_regs {
  676. u32 disp_int;
  677. u32 disp_int_cont;
  678. u32 disp_int_cont2;
  679. u32 disp_int_cont3;
  680. u32 disp_int_cont4;
  681. u32 disp_int_cont5;
  682. u32 d1grph_int;
  683. u32 d2grph_int;
  684. u32 d3grph_int;
  685. u32 d4grph_int;
  686. u32 d5grph_int;
  687. u32 d6grph_int;
  688. u32 afmt_status1;
  689. u32 afmt_status2;
  690. u32 afmt_status3;
  691. u32 afmt_status4;
  692. u32 afmt_status5;
  693. u32 afmt_status6;
  694. };
  695. struct cik_irq_stat_regs {
  696. u32 disp_int;
  697. u32 disp_int_cont;
  698. u32 disp_int_cont2;
  699. u32 disp_int_cont3;
  700. u32 disp_int_cont4;
  701. u32 disp_int_cont5;
  702. u32 disp_int_cont6;
  703. u32 d1grph_int;
  704. u32 d2grph_int;
  705. u32 d3grph_int;
  706. u32 d4grph_int;
  707. u32 d5grph_int;
  708. u32 d6grph_int;
  709. };
  710. union radeon_irq_stat_regs {
  711. struct r500_irq_stat_regs r500;
  712. struct r600_irq_stat_regs r600;
  713. struct evergreen_irq_stat_regs evergreen;
  714. struct cik_irq_stat_regs cik;
  715. };
  716. struct radeon_irq {
  717. bool installed;
  718. spinlock_t lock;
  719. atomic_t ring_int[RADEON_NUM_RINGS];
  720. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  721. atomic_t pflip[RADEON_MAX_CRTCS];
  722. wait_queue_head_t vblank_queue;
  723. bool hpd[RADEON_MAX_HPD_PINS];
  724. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  725. union radeon_irq_stat_regs stat_regs;
  726. bool dpm_thermal;
  727. };
  728. int radeon_irq_kms_init(struct radeon_device *rdev);
  729. void radeon_irq_kms_fini(struct radeon_device *rdev);
  730. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  731. bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
  732. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  733. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  734. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  735. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  736. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  737. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  738. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  739. /*
  740. * CP & rings.
  741. */
  742. struct radeon_ib {
  743. struct radeon_sa_bo *sa_bo;
  744. uint32_t length_dw;
  745. uint64_t gpu_addr;
  746. uint32_t *ptr;
  747. int ring;
  748. struct radeon_fence *fence;
  749. struct radeon_vm *vm;
  750. bool is_const_ib;
  751. struct radeon_sync sync;
  752. };
  753. struct radeon_ring {
  754. struct radeon_bo *ring_obj;
  755. volatile uint32_t *ring;
  756. unsigned rptr_offs;
  757. unsigned rptr_save_reg;
  758. u64 next_rptr_gpu_addr;
  759. volatile u32 *next_rptr_cpu_addr;
  760. unsigned wptr;
  761. unsigned wptr_old;
  762. unsigned ring_size;
  763. unsigned ring_free_dw;
  764. int count_dw;
  765. atomic_t last_rptr;
  766. atomic64_t last_activity;
  767. uint64_t gpu_addr;
  768. uint32_t align_mask;
  769. uint32_t ptr_mask;
  770. bool ready;
  771. u32 nop;
  772. u32 idx;
  773. u64 last_semaphore_signal_addr;
  774. u64 last_semaphore_wait_addr;
  775. /* for CIK queues */
  776. u32 me;
  777. u32 pipe;
  778. u32 queue;
  779. struct radeon_bo *mqd_obj;
  780. u32 doorbell_index;
  781. unsigned wptr_offs;
  782. };
  783. struct radeon_mec {
  784. struct radeon_bo *hpd_eop_obj;
  785. u64 hpd_eop_gpu_addr;
  786. u32 num_pipe;
  787. u32 num_mec;
  788. u32 num_queue;
  789. };
  790. /*
  791. * VM
  792. */
  793. /* maximum number of VMIDs */
  794. #define RADEON_NUM_VM 16
  795. /* number of entries in page table */
  796. #define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
  797. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  798. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  799. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  800. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  801. #define R600_PTE_VALID (1 << 0)
  802. #define R600_PTE_SYSTEM (1 << 1)
  803. #define R600_PTE_SNOOPED (1 << 2)
  804. #define R600_PTE_READABLE (1 << 5)
  805. #define R600_PTE_WRITEABLE (1 << 6)
  806. /* PTE (Page Table Entry) fragment field for different page sizes */
  807. #define R600_PTE_FRAG_4KB (0 << 7)
  808. #define R600_PTE_FRAG_64KB (4 << 7)
  809. #define R600_PTE_FRAG_256KB (6 << 7)
  810. /* flags needed to be set so we can copy directly from the GART table */
  811. #define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
  812. R600_PTE_SYSTEM | R600_PTE_VALID )
  813. struct radeon_vm_pt {
  814. struct radeon_bo *bo;
  815. uint64_t addr;
  816. };
  817. struct radeon_vm_id {
  818. unsigned id;
  819. uint64_t pd_gpu_addr;
  820. /* last flushed PD/PT update */
  821. struct radeon_fence *flushed_updates;
  822. /* last use of vmid */
  823. struct radeon_fence *last_id_use;
  824. };
  825. struct radeon_vm {
  826. struct mutex mutex;
  827. struct rb_root va;
  828. /* protecting invalidated and freed */
  829. spinlock_t status_lock;
  830. /* BOs moved, but not yet updated in the PT */
  831. struct list_head invalidated;
  832. /* BOs freed, but not yet updated in the PT */
  833. struct list_head freed;
  834. /* contains the page directory */
  835. struct radeon_bo *page_directory;
  836. unsigned max_pde_used;
  837. /* array of page tables, one for each page directory entry */
  838. struct radeon_vm_pt *page_tables;
  839. struct radeon_bo_va *ib_bo_va;
  840. /* for id and flush management per ring */
  841. struct radeon_vm_id ids[RADEON_NUM_RINGS];
  842. };
  843. struct radeon_vm_manager {
  844. struct radeon_fence *active[RADEON_NUM_VM];
  845. uint32_t max_pfn;
  846. /* number of VMIDs */
  847. unsigned nvm;
  848. /* vram base address for page table entry */
  849. u64 vram_base_offset;
  850. /* is vm enabled? */
  851. bool enabled;
  852. /* for hw to save the PD addr on suspend/resume */
  853. uint32_t saved_table_addr[RADEON_NUM_VM];
  854. };
  855. /*
  856. * file private structure
  857. */
  858. struct radeon_fpriv {
  859. struct radeon_vm vm;
  860. };
  861. /*
  862. * R6xx+ IH ring
  863. */
  864. struct r600_ih {
  865. struct radeon_bo *ring_obj;
  866. volatile uint32_t *ring;
  867. unsigned rptr;
  868. unsigned ring_size;
  869. uint64_t gpu_addr;
  870. uint32_t ptr_mask;
  871. atomic_t lock;
  872. bool enabled;
  873. };
  874. /*
  875. * RLC stuff
  876. */
  877. #include "clearstate_defs.h"
  878. struct radeon_rlc {
  879. /* for power gating */
  880. struct radeon_bo *save_restore_obj;
  881. uint64_t save_restore_gpu_addr;
  882. volatile uint32_t *sr_ptr;
  883. const u32 *reg_list;
  884. u32 reg_list_size;
  885. /* for clear state */
  886. struct radeon_bo *clear_state_obj;
  887. uint64_t clear_state_gpu_addr;
  888. volatile uint32_t *cs_ptr;
  889. const struct cs_section_def *cs_data;
  890. u32 clear_state_size;
  891. /* for cp tables */
  892. struct radeon_bo *cp_table_obj;
  893. uint64_t cp_table_gpu_addr;
  894. volatile uint32_t *cp_table_ptr;
  895. u32 cp_table_size;
  896. };
  897. int radeon_ib_get(struct radeon_device *rdev, int ring,
  898. struct radeon_ib *ib, struct radeon_vm *vm,
  899. unsigned size);
  900. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  901. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  902. struct radeon_ib *const_ib, bool hdp_flush);
  903. int radeon_ib_pool_init(struct radeon_device *rdev);
  904. void radeon_ib_pool_fini(struct radeon_device *rdev);
  905. int radeon_ib_ring_tests(struct radeon_device *rdev);
  906. /* Ring access between begin & end cannot sleep */
  907. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  908. struct radeon_ring *ring);
  909. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  910. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  911. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  912. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  913. bool hdp_flush);
  914. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  915. bool hdp_flush);
  916. void radeon_ring_undo(struct radeon_ring *ring);
  917. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  918. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  919. void radeon_ring_lockup_update(struct radeon_device *rdev,
  920. struct radeon_ring *ring);
  921. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  922. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  923. uint32_t **data);
  924. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  925. unsigned size, uint32_t *data);
  926. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  927. unsigned rptr_offs, u32 nop);
  928. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  929. /* r600 async dma */
  930. void r600_dma_stop(struct radeon_device *rdev);
  931. int r600_dma_resume(struct radeon_device *rdev);
  932. void r600_dma_fini(struct radeon_device *rdev);
  933. void cayman_dma_stop(struct radeon_device *rdev);
  934. int cayman_dma_resume(struct radeon_device *rdev);
  935. void cayman_dma_fini(struct radeon_device *rdev);
  936. /*
  937. * CS.
  938. */
  939. struct radeon_cs_chunk {
  940. uint32_t length_dw;
  941. uint32_t *kdata;
  942. void __user *user_ptr;
  943. };
  944. struct radeon_cs_parser {
  945. struct device *dev;
  946. struct radeon_device *rdev;
  947. struct drm_file *filp;
  948. /* chunks */
  949. unsigned nchunks;
  950. struct radeon_cs_chunk *chunks;
  951. uint64_t *chunks_array;
  952. /* IB */
  953. unsigned idx;
  954. /* relocations */
  955. unsigned nrelocs;
  956. struct radeon_bo_list *relocs;
  957. struct radeon_bo_list *vm_bos;
  958. struct list_head validated;
  959. unsigned dma_reloc_idx;
  960. /* indices of various chunks */
  961. struct radeon_cs_chunk *chunk_ib;
  962. struct radeon_cs_chunk *chunk_relocs;
  963. struct radeon_cs_chunk *chunk_flags;
  964. struct radeon_cs_chunk *chunk_const_ib;
  965. struct radeon_ib ib;
  966. struct radeon_ib const_ib;
  967. void *track;
  968. unsigned family;
  969. int parser_error;
  970. u32 cs_flags;
  971. u32 ring;
  972. s32 priority;
  973. struct ww_acquire_ctx ticket;
  974. };
  975. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  976. {
  977. struct radeon_cs_chunk *ibc = p->chunk_ib;
  978. if (ibc->kdata)
  979. return ibc->kdata[idx];
  980. return p->ib.ptr[idx];
  981. }
  982. struct radeon_cs_packet {
  983. unsigned idx;
  984. unsigned type;
  985. unsigned reg;
  986. unsigned opcode;
  987. int count;
  988. unsigned one_reg_wr;
  989. };
  990. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  991. struct radeon_cs_packet *pkt,
  992. unsigned idx, unsigned reg);
  993. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  994. struct radeon_cs_packet *pkt);
  995. /*
  996. * AGP
  997. */
  998. int radeon_agp_init(struct radeon_device *rdev);
  999. void radeon_agp_resume(struct radeon_device *rdev);
  1000. void radeon_agp_suspend(struct radeon_device *rdev);
  1001. void radeon_agp_fini(struct radeon_device *rdev);
  1002. /*
  1003. * Writeback
  1004. */
  1005. struct radeon_wb {
  1006. struct radeon_bo *wb_obj;
  1007. volatile uint32_t *wb;
  1008. uint64_t gpu_addr;
  1009. bool enabled;
  1010. bool use_event;
  1011. };
  1012. #define RADEON_WB_SCRATCH_OFFSET 0
  1013. #define RADEON_WB_RING0_NEXT_RPTR 256
  1014. #define RADEON_WB_CP_RPTR_OFFSET 1024
  1015. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  1016. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  1017. #define R600_WB_DMA_RPTR_OFFSET 1792
  1018. #define R600_WB_IH_WPTR_OFFSET 2048
  1019. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  1020. #define R600_WB_EVENT_OFFSET 3072
  1021. #define CIK_WB_CP1_WPTR_OFFSET 3328
  1022. #define CIK_WB_CP2_WPTR_OFFSET 3584
  1023. #define R600_WB_DMA_RING_TEST_OFFSET 3588
  1024. #define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
  1025. /**
  1026. * struct radeon_pm - power management datas
  1027. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  1028. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  1029. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  1030. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  1031. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  1032. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  1033. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  1034. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  1035. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  1036. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  1037. * @needed_bandwidth: current bandwidth needs
  1038. *
  1039. * It keeps track of various data needed to take powermanagement decision.
  1040. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  1041. * Equation between gpu/memory clock and available bandwidth is hw dependent
  1042. * (type of memory, bus size, efficiency, ...)
  1043. */
  1044. enum radeon_pm_method {
  1045. PM_METHOD_PROFILE,
  1046. PM_METHOD_DYNPM,
  1047. PM_METHOD_DPM,
  1048. };
  1049. enum radeon_dynpm_state {
  1050. DYNPM_STATE_DISABLED,
  1051. DYNPM_STATE_MINIMUM,
  1052. DYNPM_STATE_PAUSED,
  1053. DYNPM_STATE_ACTIVE,
  1054. DYNPM_STATE_SUSPENDED,
  1055. };
  1056. enum radeon_dynpm_action {
  1057. DYNPM_ACTION_NONE,
  1058. DYNPM_ACTION_MINIMUM,
  1059. DYNPM_ACTION_DOWNCLOCK,
  1060. DYNPM_ACTION_UPCLOCK,
  1061. DYNPM_ACTION_DEFAULT
  1062. };
  1063. enum radeon_voltage_type {
  1064. VOLTAGE_NONE = 0,
  1065. VOLTAGE_GPIO,
  1066. VOLTAGE_VDDC,
  1067. VOLTAGE_SW
  1068. };
  1069. enum radeon_pm_state_type {
  1070. /* not used for dpm */
  1071. POWER_STATE_TYPE_DEFAULT,
  1072. POWER_STATE_TYPE_POWERSAVE,
  1073. /* user selectable states */
  1074. POWER_STATE_TYPE_BATTERY,
  1075. POWER_STATE_TYPE_BALANCED,
  1076. POWER_STATE_TYPE_PERFORMANCE,
  1077. /* internal states */
  1078. POWER_STATE_TYPE_INTERNAL_UVD,
  1079. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1080. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1081. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1082. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1083. POWER_STATE_TYPE_INTERNAL_BOOT,
  1084. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1085. POWER_STATE_TYPE_INTERNAL_ACPI,
  1086. POWER_STATE_TYPE_INTERNAL_ULV,
  1087. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1088. };
  1089. enum radeon_pm_profile_type {
  1090. PM_PROFILE_DEFAULT,
  1091. PM_PROFILE_AUTO,
  1092. PM_PROFILE_LOW,
  1093. PM_PROFILE_MID,
  1094. PM_PROFILE_HIGH,
  1095. };
  1096. #define PM_PROFILE_DEFAULT_IDX 0
  1097. #define PM_PROFILE_LOW_SH_IDX 1
  1098. #define PM_PROFILE_MID_SH_IDX 2
  1099. #define PM_PROFILE_HIGH_SH_IDX 3
  1100. #define PM_PROFILE_LOW_MH_IDX 4
  1101. #define PM_PROFILE_MID_MH_IDX 5
  1102. #define PM_PROFILE_HIGH_MH_IDX 6
  1103. #define PM_PROFILE_MAX 7
  1104. struct radeon_pm_profile {
  1105. int dpms_off_ps_idx;
  1106. int dpms_on_ps_idx;
  1107. int dpms_off_cm_idx;
  1108. int dpms_on_cm_idx;
  1109. };
  1110. enum radeon_int_thermal_type {
  1111. THERMAL_TYPE_NONE,
  1112. THERMAL_TYPE_EXTERNAL,
  1113. THERMAL_TYPE_EXTERNAL_GPIO,
  1114. THERMAL_TYPE_RV6XX,
  1115. THERMAL_TYPE_RV770,
  1116. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1117. THERMAL_TYPE_EVERGREEN,
  1118. THERMAL_TYPE_SUMO,
  1119. THERMAL_TYPE_NI,
  1120. THERMAL_TYPE_SI,
  1121. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1122. THERMAL_TYPE_CI,
  1123. THERMAL_TYPE_KV,
  1124. };
  1125. struct radeon_voltage {
  1126. enum radeon_voltage_type type;
  1127. /* gpio voltage */
  1128. struct radeon_gpio_rec gpio;
  1129. u32 delay; /* delay in usec from voltage drop to sclk change */
  1130. bool active_high; /* voltage drop is active when bit is high */
  1131. /* VDDC voltage */
  1132. u8 vddc_id; /* index into vddc voltage table */
  1133. u8 vddci_id; /* index into vddci voltage table */
  1134. bool vddci_enabled;
  1135. /* r6xx+ sw */
  1136. u16 voltage;
  1137. /* evergreen+ vddci */
  1138. u16 vddci;
  1139. };
  1140. /* clock mode flags */
  1141. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1142. struct radeon_pm_clock_info {
  1143. /* memory clock */
  1144. u32 mclk;
  1145. /* engine clock */
  1146. u32 sclk;
  1147. /* voltage info */
  1148. struct radeon_voltage voltage;
  1149. /* standardized clock flags */
  1150. u32 flags;
  1151. };
  1152. /* state flags */
  1153. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1154. struct radeon_power_state {
  1155. enum radeon_pm_state_type type;
  1156. struct radeon_pm_clock_info *clock_info;
  1157. /* number of valid clock modes in this power state */
  1158. int num_clock_modes;
  1159. struct radeon_pm_clock_info *default_clock_mode;
  1160. /* standardized state flags */
  1161. u32 flags;
  1162. u32 misc; /* vbios specific flags */
  1163. u32 misc2; /* vbios specific flags */
  1164. int pcie_lanes; /* pcie lanes */
  1165. };
  1166. /*
  1167. * Some modes are overclocked by very low value, accept them
  1168. */
  1169. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1170. enum radeon_dpm_auto_throttle_src {
  1171. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1172. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1173. };
  1174. enum radeon_dpm_event_src {
  1175. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1176. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1177. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1178. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1179. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1180. };
  1181. #define RADEON_MAX_VCE_LEVELS 6
  1182. enum radeon_vce_level {
  1183. RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1184. RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1185. RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1186. RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1187. RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1188. RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1189. };
  1190. struct radeon_ps {
  1191. u32 caps; /* vbios flags */
  1192. u32 class; /* vbios flags */
  1193. u32 class2; /* vbios flags */
  1194. /* UVD clocks */
  1195. u32 vclk;
  1196. u32 dclk;
  1197. /* VCE clocks */
  1198. u32 evclk;
  1199. u32 ecclk;
  1200. bool vce_active;
  1201. enum radeon_vce_level vce_level;
  1202. /* asic priv */
  1203. void *ps_priv;
  1204. };
  1205. struct radeon_dpm_thermal {
  1206. /* thermal interrupt work */
  1207. struct work_struct work;
  1208. /* low temperature threshold */
  1209. int min_temp;
  1210. /* high temperature threshold */
  1211. int max_temp;
  1212. /* was interrupt low to high or high to low */
  1213. bool high_to_low;
  1214. };
  1215. enum radeon_clk_action
  1216. {
  1217. RADEON_SCLK_UP = 1,
  1218. RADEON_SCLK_DOWN
  1219. };
  1220. struct radeon_blacklist_clocks
  1221. {
  1222. u32 sclk;
  1223. u32 mclk;
  1224. enum radeon_clk_action action;
  1225. };
  1226. struct radeon_clock_and_voltage_limits {
  1227. u32 sclk;
  1228. u32 mclk;
  1229. u16 vddc;
  1230. u16 vddci;
  1231. };
  1232. struct radeon_clock_array {
  1233. u32 count;
  1234. u32 *values;
  1235. };
  1236. struct radeon_clock_voltage_dependency_entry {
  1237. u32 clk;
  1238. u16 v;
  1239. };
  1240. struct radeon_clock_voltage_dependency_table {
  1241. u32 count;
  1242. struct radeon_clock_voltage_dependency_entry *entries;
  1243. };
  1244. union radeon_cac_leakage_entry {
  1245. struct {
  1246. u16 vddc;
  1247. u32 leakage;
  1248. };
  1249. struct {
  1250. u16 vddc1;
  1251. u16 vddc2;
  1252. u16 vddc3;
  1253. };
  1254. };
  1255. struct radeon_cac_leakage_table {
  1256. u32 count;
  1257. union radeon_cac_leakage_entry *entries;
  1258. };
  1259. struct radeon_phase_shedding_limits_entry {
  1260. u16 voltage;
  1261. u32 sclk;
  1262. u32 mclk;
  1263. };
  1264. struct radeon_phase_shedding_limits_table {
  1265. u32 count;
  1266. struct radeon_phase_shedding_limits_entry *entries;
  1267. };
  1268. struct radeon_uvd_clock_voltage_dependency_entry {
  1269. u32 vclk;
  1270. u32 dclk;
  1271. u16 v;
  1272. };
  1273. struct radeon_uvd_clock_voltage_dependency_table {
  1274. u8 count;
  1275. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1276. };
  1277. struct radeon_vce_clock_voltage_dependency_entry {
  1278. u32 ecclk;
  1279. u32 evclk;
  1280. u16 v;
  1281. };
  1282. struct radeon_vce_clock_voltage_dependency_table {
  1283. u8 count;
  1284. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1285. };
  1286. struct radeon_ppm_table {
  1287. u8 ppm_design;
  1288. u16 cpu_core_number;
  1289. u32 platform_tdp;
  1290. u32 small_ac_platform_tdp;
  1291. u32 platform_tdc;
  1292. u32 small_ac_platform_tdc;
  1293. u32 apu_tdp;
  1294. u32 dgpu_tdp;
  1295. u32 dgpu_ulv_power;
  1296. u32 tj_max;
  1297. };
  1298. struct radeon_cac_tdp_table {
  1299. u16 tdp;
  1300. u16 configurable_tdp;
  1301. u16 tdc;
  1302. u16 battery_power_limit;
  1303. u16 small_power_limit;
  1304. u16 low_cac_leakage;
  1305. u16 high_cac_leakage;
  1306. u16 maximum_power_delivery_limit;
  1307. };
  1308. struct radeon_dpm_dynamic_state {
  1309. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1310. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1311. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1312. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1313. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1314. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1315. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1316. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1317. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1318. struct radeon_clock_array valid_sclk_values;
  1319. struct radeon_clock_array valid_mclk_values;
  1320. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1321. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1322. u32 mclk_sclk_ratio;
  1323. u32 sclk_mclk_delta;
  1324. u16 vddc_vddci_delta;
  1325. u16 min_vddc_for_pcie_gen2;
  1326. struct radeon_cac_leakage_table cac_leakage_table;
  1327. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1328. struct radeon_ppm_table *ppm_table;
  1329. struct radeon_cac_tdp_table *cac_tdp_table;
  1330. };
  1331. struct radeon_dpm_fan {
  1332. u16 t_min;
  1333. u16 t_med;
  1334. u16 t_high;
  1335. u16 pwm_min;
  1336. u16 pwm_med;
  1337. u16 pwm_high;
  1338. u8 t_hyst;
  1339. u32 cycle_delay;
  1340. u16 t_max;
  1341. u8 control_mode;
  1342. u16 default_max_fan_pwm;
  1343. u16 default_fan_output_sensitivity;
  1344. u16 fan_output_sensitivity;
  1345. bool ucode_fan_control;
  1346. };
  1347. enum radeon_pcie_gen {
  1348. RADEON_PCIE_GEN1 = 0,
  1349. RADEON_PCIE_GEN2 = 1,
  1350. RADEON_PCIE_GEN3 = 2,
  1351. RADEON_PCIE_GEN_INVALID = 0xffff
  1352. };
  1353. enum radeon_dpm_forced_level {
  1354. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1355. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1356. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1357. };
  1358. struct radeon_vce_state {
  1359. /* vce clocks */
  1360. u32 evclk;
  1361. u32 ecclk;
  1362. /* gpu clocks */
  1363. u32 sclk;
  1364. u32 mclk;
  1365. u8 clk_idx;
  1366. u8 pstate;
  1367. };
  1368. struct radeon_dpm {
  1369. struct radeon_ps *ps;
  1370. /* number of valid power states */
  1371. int num_ps;
  1372. /* current power state that is active */
  1373. struct radeon_ps *current_ps;
  1374. /* requested power state */
  1375. struct radeon_ps *requested_ps;
  1376. /* boot up power state */
  1377. struct radeon_ps *boot_ps;
  1378. /* default uvd power state */
  1379. struct radeon_ps *uvd_ps;
  1380. /* vce requirements */
  1381. struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
  1382. enum radeon_vce_level vce_level;
  1383. enum radeon_pm_state_type state;
  1384. enum radeon_pm_state_type user_state;
  1385. u32 platform_caps;
  1386. u32 voltage_response_time;
  1387. u32 backbias_response_time;
  1388. void *priv;
  1389. u32 new_active_crtcs;
  1390. int new_active_crtc_count;
  1391. u32 current_active_crtcs;
  1392. int current_active_crtc_count;
  1393. struct radeon_dpm_dynamic_state dyn_state;
  1394. struct radeon_dpm_fan fan;
  1395. u32 tdp_limit;
  1396. u32 near_tdp_limit;
  1397. u32 near_tdp_limit_adjusted;
  1398. u32 sq_ramping_threshold;
  1399. u32 cac_leakage;
  1400. u16 tdp_od_limit;
  1401. u32 tdp_adjustment;
  1402. u16 load_line_slope;
  1403. bool power_control;
  1404. bool ac_power;
  1405. /* special states active */
  1406. bool thermal_active;
  1407. bool uvd_active;
  1408. bool vce_active;
  1409. /* thermal handling */
  1410. struct radeon_dpm_thermal thermal;
  1411. /* forced levels */
  1412. enum radeon_dpm_forced_level forced_level;
  1413. /* track UVD streams */
  1414. unsigned sd;
  1415. unsigned hd;
  1416. };
  1417. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1418. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
  1419. struct radeon_pm {
  1420. struct mutex mutex;
  1421. /* write locked while reprogramming mclk */
  1422. struct rw_semaphore mclk_lock;
  1423. u32 active_crtcs;
  1424. int active_crtc_count;
  1425. int req_vblank;
  1426. bool vblank_sync;
  1427. fixed20_12 max_bandwidth;
  1428. fixed20_12 igp_sideport_mclk;
  1429. fixed20_12 igp_system_mclk;
  1430. fixed20_12 igp_ht_link_clk;
  1431. fixed20_12 igp_ht_link_width;
  1432. fixed20_12 k8_bandwidth;
  1433. fixed20_12 sideport_bandwidth;
  1434. fixed20_12 ht_bandwidth;
  1435. fixed20_12 core_bandwidth;
  1436. fixed20_12 sclk;
  1437. fixed20_12 mclk;
  1438. fixed20_12 needed_bandwidth;
  1439. struct radeon_power_state *power_state;
  1440. /* number of valid power states */
  1441. int num_power_states;
  1442. int current_power_state_index;
  1443. int current_clock_mode_index;
  1444. int requested_power_state_index;
  1445. int requested_clock_mode_index;
  1446. int default_power_state_index;
  1447. u32 current_sclk;
  1448. u32 current_mclk;
  1449. u16 current_vddc;
  1450. u16 current_vddci;
  1451. u32 default_sclk;
  1452. u32 default_mclk;
  1453. u16 default_vddc;
  1454. u16 default_vddci;
  1455. struct radeon_i2c_chan *i2c_bus;
  1456. /* selected pm method */
  1457. enum radeon_pm_method pm_method;
  1458. /* dynpm power management */
  1459. struct delayed_work dynpm_idle_work;
  1460. enum radeon_dynpm_state dynpm_state;
  1461. enum radeon_dynpm_action dynpm_planned_action;
  1462. unsigned long dynpm_action_timeout;
  1463. bool dynpm_can_upclock;
  1464. bool dynpm_can_downclock;
  1465. /* profile-based power management */
  1466. enum radeon_pm_profile_type profile;
  1467. int profile_index;
  1468. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1469. /* internal thermal controller on rv6xx+ */
  1470. enum radeon_int_thermal_type int_thermal_type;
  1471. struct device *int_hwmon_dev;
  1472. /* fan control parameters */
  1473. bool no_fan;
  1474. u8 fan_pulses_per_revolution;
  1475. u8 fan_min_rpm;
  1476. u8 fan_max_rpm;
  1477. /* dpm */
  1478. bool dpm_enabled;
  1479. struct radeon_dpm dpm;
  1480. };
  1481. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1482. enum radeon_pm_state_type ps_type,
  1483. int instance);
  1484. /*
  1485. * UVD
  1486. */
  1487. #define RADEON_MAX_UVD_HANDLES 10
  1488. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1489. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1490. struct radeon_uvd {
  1491. struct radeon_bo *vcpu_bo;
  1492. void *cpu_addr;
  1493. uint64_t gpu_addr;
  1494. void *saved_bo;
  1495. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1496. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1497. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1498. struct delayed_work idle_work;
  1499. };
  1500. int radeon_uvd_init(struct radeon_device *rdev);
  1501. void radeon_uvd_fini(struct radeon_device *rdev);
  1502. int radeon_uvd_suspend(struct radeon_device *rdev);
  1503. int radeon_uvd_resume(struct radeon_device *rdev);
  1504. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1505. uint32_t handle, struct radeon_fence **fence);
  1506. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1507. uint32_t handle, struct radeon_fence **fence);
  1508. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
  1509. uint32_t allowed_domains);
  1510. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1511. struct drm_file *filp);
  1512. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1513. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1514. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1515. unsigned vclk, unsigned dclk,
  1516. unsigned vco_min, unsigned vco_max,
  1517. unsigned fb_factor, unsigned fb_mask,
  1518. unsigned pd_min, unsigned pd_max,
  1519. unsigned pd_even,
  1520. unsigned *optimal_fb_div,
  1521. unsigned *optimal_vclk_div,
  1522. unsigned *optimal_dclk_div);
  1523. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1524. unsigned cg_upll_func_cntl);
  1525. /*
  1526. * VCE
  1527. */
  1528. #define RADEON_MAX_VCE_HANDLES 16
  1529. #define RADEON_VCE_STACK_SIZE (1024*1024)
  1530. #define RADEON_VCE_HEAP_SIZE (4*1024*1024)
  1531. struct radeon_vce {
  1532. struct radeon_bo *vcpu_bo;
  1533. uint64_t gpu_addr;
  1534. unsigned fw_version;
  1535. unsigned fb_version;
  1536. atomic_t handles[RADEON_MAX_VCE_HANDLES];
  1537. struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
  1538. unsigned img_size[RADEON_MAX_VCE_HANDLES];
  1539. struct delayed_work idle_work;
  1540. };
  1541. int radeon_vce_init(struct radeon_device *rdev);
  1542. void radeon_vce_fini(struct radeon_device *rdev);
  1543. int radeon_vce_suspend(struct radeon_device *rdev);
  1544. int radeon_vce_resume(struct radeon_device *rdev);
  1545. int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
  1546. uint32_t handle, struct radeon_fence **fence);
  1547. int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
  1548. uint32_t handle, struct radeon_fence **fence);
  1549. void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
  1550. void radeon_vce_note_usage(struct radeon_device *rdev);
  1551. int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
  1552. int radeon_vce_cs_parse(struct radeon_cs_parser *p);
  1553. bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
  1554. struct radeon_ring *ring,
  1555. struct radeon_semaphore *semaphore,
  1556. bool emit_wait);
  1557. void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  1558. void radeon_vce_fence_emit(struct radeon_device *rdev,
  1559. struct radeon_fence *fence);
  1560. int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1561. int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1562. struct r600_audio_pin {
  1563. int channels;
  1564. int rate;
  1565. int bits_per_sample;
  1566. u8 status_bits;
  1567. u8 category_code;
  1568. u32 offset;
  1569. bool connected;
  1570. u32 id;
  1571. };
  1572. struct r600_audio {
  1573. bool enabled;
  1574. struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
  1575. int num_pins;
  1576. };
  1577. /*
  1578. * Benchmarking
  1579. */
  1580. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1581. /*
  1582. * Testing
  1583. */
  1584. void radeon_test_moves(struct radeon_device *rdev);
  1585. void radeon_test_ring_sync(struct radeon_device *rdev,
  1586. struct radeon_ring *cpA,
  1587. struct radeon_ring *cpB);
  1588. void radeon_test_syncing(struct radeon_device *rdev);
  1589. /*
  1590. * MMU Notifier
  1591. */
  1592. int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
  1593. void radeon_mn_unregister(struct radeon_bo *bo);
  1594. /*
  1595. * Debugfs
  1596. */
  1597. struct radeon_debugfs {
  1598. struct drm_info_list *files;
  1599. unsigned num_files;
  1600. };
  1601. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1602. struct drm_info_list *files,
  1603. unsigned nfiles);
  1604. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1605. /*
  1606. * ASIC ring specific functions.
  1607. */
  1608. struct radeon_asic_ring {
  1609. /* ring read/write ptr handling */
  1610. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1611. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1612. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1613. /* validating and patching of IBs */
  1614. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1615. int (*cs_parse)(struct radeon_cs_parser *p);
  1616. /* command emmit functions */
  1617. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1618. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1619. void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
  1620. bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1621. struct radeon_semaphore *semaphore, bool emit_wait);
  1622. void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
  1623. unsigned vm_id, uint64_t pd_addr);
  1624. /* testing functions */
  1625. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1626. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1627. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1628. /* deprecated */
  1629. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1630. };
  1631. /*
  1632. * ASIC specific functions.
  1633. */
  1634. struct radeon_asic {
  1635. int (*init)(struct radeon_device *rdev);
  1636. void (*fini)(struct radeon_device *rdev);
  1637. int (*resume)(struct radeon_device *rdev);
  1638. int (*suspend)(struct radeon_device *rdev);
  1639. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1640. int (*asic_reset)(struct radeon_device *rdev);
  1641. /* Flush the HDP cache via MMIO */
  1642. void (*mmio_hdp_flush)(struct radeon_device *rdev);
  1643. /* check if 3D engine is idle */
  1644. bool (*gui_idle)(struct radeon_device *rdev);
  1645. /* wait for mc_idle */
  1646. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1647. /* get the reference clock */
  1648. u32 (*get_xclk)(struct radeon_device *rdev);
  1649. /* get the gpu clock counter */
  1650. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1651. /* gart */
  1652. struct {
  1653. void (*tlb_flush)(struct radeon_device *rdev);
  1654. void (*set_page)(struct radeon_device *rdev, unsigned i,
  1655. uint64_t addr, uint32_t flags);
  1656. } gart;
  1657. struct {
  1658. int (*init)(struct radeon_device *rdev);
  1659. void (*fini)(struct radeon_device *rdev);
  1660. void (*copy_pages)(struct radeon_device *rdev,
  1661. struct radeon_ib *ib,
  1662. uint64_t pe, uint64_t src,
  1663. unsigned count);
  1664. void (*write_pages)(struct radeon_device *rdev,
  1665. struct radeon_ib *ib,
  1666. uint64_t pe,
  1667. uint64_t addr, unsigned count,
  1668. uint32_t incr, uint32_t flags);
  1669. void (*set_pages)(struct radeon_device *rdev,
  1670. struct radeon_ib *ib,
  1671. uint64_t pe,
  1672. uint64_t addr, unsigned count,
  1673. uint32_t incr, uint32_t flags);
  1674. void (*pad_ib)(struct radeon_ib *ib);
  1675. } vm;
  1676. /* ring specific callbacks */
  1677. struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
  1678. /* irqs */
  1679. struct {
  1680. int (*set)(struct radeon_device *rdev);
  1681. int (*process)(struct radeon_device *rdev);
  1682. } irq;
  1683. /* displays */
  1684. struct {
  1685. /* display watermarks */
  1686. void (*bandwidth_update)(struct radeon_device *rdev);
  1687. /* get frame count */
  1688. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1689. /* wait for vblank */
  1690. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1691. /* set backlight level */
  1692. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1693. /* get backlight level */
  1694. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1695. /* audio callbacks */
  1696. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1697. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1698. } display;
  1699. /* copy functions for bo handling */
  1700. struct {
  1701. struct radeon_fence *(*blit)(struct radeon_device *rdev,
  1702. uint64_t src_offset,
  1703. uint64_t dst_offset,
  1704. unsigned num_gpu_pages,
  1705. struct reservation_object *resv);
  1706. u32 blit_ring_index;
  1707. struct radeon_fence *(*dma)(struct radeon_device *rdev,
  1708. uint64_t src_offset,
  1709. uint64_t dst_offset,
  1710. unsigned num_gpu_pages,
  1711. struct reservation_object *resv);
  1712. u32 dma_ring_index;
  1713. /* method used for bo copy */
  1714. struct radeon_fence *(*copy)(struct radeon_device *rdev,
  1715. uint64_t src_offset,
  1716. uint64_t dst_offset,
  1717. unsigned num_gpu_pages,
  1718. struct reservation_object *resv);
  1719. /* ring used for bo copies */
  1720. u32 copy_ring_index;
  1721. } copy;
  1722. /* surfaces */
  1723. struct {
  1724. int (*set_reg)(struct radeon_device *rdev, int reg,
  1725. uint32_t tiling_flags, uint32_t pitch,
  1726. uint32_t offset, uint32_t obj_size);
  1727. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1728. } surface;
  1729. /* hotplug detect */
  1730. struct {
  1731. void (*init)(struct radeon_device *rdev);
  1732. void (*fini)(struct radeon_device *rdev);
  1733. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1734. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1735. } hpd;
  1736. /* static power management */
  1737. struct {
  1738. void (*misc)(struct radeon_device *rdev);
  1739. void (*prepare)(struct radeon_device *rdev);
  1740. void (*finish)(struct radeon_device *rdev);
  1741. void (*init_profile)(struct radeon_device *rdev);
  1742. void (*get_dynpm_state)(struct radeon_device *rdev);
  1743. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1744. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1745. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1746. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1747. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1748. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1749. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1750. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1751. int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
  1752. int (*get_temperature)(struct radeon_device *rdev);
  1753. } pm;
  1754. /* dynamic power management */
  1755. struct {
  1756. int (*init)(struct radeon_device *rdev);
  1757. void (*setup_asic)(struct radeon_device *rdev);
  1758. int (*enable)(struct radeon_device *rdev);
  1759. int (*late_enable)(struct radeon_device *rdev);
  1760. void (*disable)(struct radeon_device *rdev);
  1761. int (*pre_set_power_state)(struct radeon_device *rdev);
  1762. int (*set_power_state)(struct radeon_device *rdev);
  1763. void (*post_set_power_state)(struct radeon_device *rdev);
  1764. void (*display_configuration_changed)(struct radeon_device *rdev);
  1765. void (*fini)(struct radeon_device *rdev);
  1766. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1767. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1768. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1769. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1770. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1771. bool (*vblank_too_short)(struct radeon_device *rdev);
  1772. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1773. void (*enable_bapm)(struct radeon_device *rdev, bool enable);
  1774. } dpm;
  1775. /* pageflipping */
  1776. struct {
  1777. void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1778. bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
  1779. } pflip;
  1780. };
  1781. /*
  1782. * Asic structures
  1783. */
  1784. struct r100_asic {
  1785. const unsigned *reg_safe_bm;
  1786. unsigned reg_safe_bm_size;
  1787. u32 hdp_cntl;
  1788. };
  1789. struct r300_asic {
  1790. const unsigned *reg_safe_bm;
  1791. unsigned reg_safe_bm_size;
  1792. u32 resync_scratch;
  1793. u32 hdp_cntl;
  1794. };
  1795. struct r600_asic {
  1796. unsigned max_pipes;
  1797. unsigned max_tile_pipes;
  1798. unsigned max_simds;
  1799. unsigned max_backends;
  1800. unsigned max_gprs;
  1801. unsigned max_threads;
  1802. unsigned max_stack_entries;
  1803. unsigned max_hw_contexts;
  1804. unsigned max_gs_threads;
  1805. unsigned sx_max_export_size;
  1806. unsigned sx_max_export_pos_size;
  1807. unsigned sx_max_export_smx_size;
  1808. unsigned sq_num_cf_insts;
  1809. unsigned tiling_nbanks;
  1810. unsigned tiling_npipes;
  1811. unsigned tiling_group_size;
  1812. unsigned tile_config;
  1813. unsigned backend_map;
  1814. unsigned active_simds;
  1815. };
  1816. struct rv770_asic {
  1817. unsigned max_pipes;
  1818. unsigned max_tile_pipes;
  1819. unsigned max_simds;
  1820. unsigned max_backends;
  1821. unsigned max_gprs;
  1822. unsigned max_threads;
  1823. unsigned max_stack_entries;
  1824. unsigned max_hw_contexts;
  1825. unsigned max_gs_threads;
  1826. unsigned sx_max_export_size;
  1827. unsigned sx_max_export_pos_size;
  1828. unsigned sx_max_export_smx_size;
  1829. unsigned sq_num_cf_insts;
  1830. unsigned sx_num_of_sets;
  1831. unsigned sc_prim_fifo_size;
  1832. unsigned sc_hiz_tile_fifo_size;
  1833. unsigned sc_earlyz_tile_fifo_fize;
  1834. unsigned tiling_nbanks;
  1835. unsigned tiling_npipes;
  1836. unsigned tiling_group_size;
  1837. unsigned tile_config;
  1838. unsigned backend_map;
  1839. unsigned active_simds;
  1840. };
  1841. struct evergreen_asic {
  1842. unsigned num_ses;
  1843. unsigned max_pipes;
  1844. unsigned max_tile_pipes;
  1845. unsigned max_simds;
  1846. unsigned max_backends;
  1847. unsigned max_gprs;
  1848. unsigned max_threads;
  1849. unsigned max_stack_entries;
  1850. unsigned max_hw_contexts;
  1851. unsigned max_gs_threads;
  1852. unsigned sx_max_export_size;
  1853. unsigned sx_max_export_pos_size;
  1854. unsigned sx_max_export_smx_size;
  1855. unsigned sq_num_cf_insts;
  1856. unsigned sx_num_of_sets;
  1857. unsigned sc_prim_fifo_size;
  1858. unsigned sc_hiz_tile_fifo_size;
  1859. unsigned sc_earlyz_tile_fifo_size;
  1860. unsigned tiling_nbanks;
  1861. unsigned tiling_npipes;
  1862. unsigned tiling_group_size;
  1863. unsigned tile_config;
  1864. unsigned backend_map;
  1865. unsigned active_simds;
  1866. };
  1867. struct cayman_asic {
  1868. unsigned max_shader_engines;
  1869. unsigned max_pipes_per_simd;
  1870. unsigned max_tile_pipes;
  1871. unsigned max_simds_per_se;
  1872. unsigned max_backends_per_se;
  1873. unsigned max_texture_channel_caches;
  1874. unsigned max_gprs;
  1875. unsigned max_threads;
  1876. unsigned max_gs_threads;
  1877. unsigned max_stack_entries;
  1878. unsigned sx_num_of_sets;
  1879. unsigned sx_max_export_size;
  1880. unsigned sx_max_export_pos_size;
  1881. unsigned sx_max_export_smx_size;
  1882. unsigned max_hw_contexts;
  1883. unsigned sq_num_cf_insts;
  1884. unsigned sc_prim_fifo_size;
  1885. unsigned sc_hiz_tile_fifo_size;
  1886. unsigned sc_earlyz_tile_fifo_size;
  1887. unsigned num_shader_engines;
  1888. unsigned num_shader_pipes_per_simd;
  1889. unsigned num_tile_pipes;
  1890. unsigned num_simds_per_se;
  1891. unsigned num_backends_per_se;
  1892. unsigned backend_disable_mask_per_asic;
  1893. unsigned backend_map;
  1894. unsigned num_texture_channel_caches;
  1895. unsigned mem_max_burst_length_bytes;
  1896. unsigned mem_row_size_in_kb;
  1897. unsigned shader_engine_tile_size;
  1898. unsigned num_gpus;
  1899. unsigned multi_gpu_tile_size;
  1900. unsigned tile_config;
  1901. unsigned active_simds;
  1902. };
  1903. struct si_asic {
  1904. unsigned max_shader_engines;
  1905. unsigned max_tile_pipes;
  1906. unsigned max_cu_per_sh;
  1907. unsigned max_sh_per_se;
  1908. unsigned max_backends_per_se;
  1909. unsigned max_texture_channel_caches;
  1910. unsigned max_gprs;
  1911. unsigned max_gs_threads;
  1912. unsigned max_hw_contexts;
  1913. unsigned sc_prim_fifo_size_frontend;
  1914. unsigned sc_prim_fifo_size_backend;
  1915. unsigned sc_hiz_tile_fifo_size;
  1916. unsigned sc_earlyz_tile_fifo_size;
  1917. unsigned num_tile_pipes;
  1918. unsigned backend_enable_mask;
  1919. unsigned backend_disable_mask_per_asic;
  1920. unsigned backend_map;
  1921. unsigned num_texture_channel_caches;
  1922. unsigned mem_max_burst_length_bytes;
  1923. unsigned mem_row_size_in_kb;
  1924. unsigned shader_engine_tile_size;
  1925. unsigned num_gpus;
  1926. unsigned multi_gpu_tile_size;
  1927. unsigned tile_config;
  1928. uint32_t tile_mode_array[32];
  1929. uint32_t active_cus;
  1930. };
  1931. struct cik_asic {
  1932. unsigned max_shader_engines;
  1933. unsigned max_tile_pipes;
  1934. unsigned max_cu_per_sh;
  1935. unsigned max_sh_per_se;
  1936. unsigned max_backends_per_se;
  1937. unsigned max_texture_channel_caches;
  1938. unsigned max_gprs;
  1939. unsigned max_gs_threads;
  1940. unsigned max_hw_contexts;
  1941. unsigned sc_prim_fifo_size_frontend;
  1942. unsigned sc_prim_fifo_size_backend;
  1943. unsigned sc_hiz_tile_fifo_size;
  1944. unsigned sc_earlyz_tile_fifo_size;
  1945. unsigned num_tile_pipes;
  1946. unsigned backend_enable_mask;
  1947. unsigned backend_disable_mask_per_asic;
  1948. unsigned backend_map;
  1949. unsigned num_texture_channel_caches;
  1950. unsigned mem_max_burst_length_bytes;
  1951. unsigned mem_row_size_in_kb;
  1952. unsigned shader_engine_tile_size;
  1953. unsigned num_gpus;
  1954. unsigned multi_gpu_tile_size;
  1955. unsigned tile_config;
  1956. uint32_t tile_mode_array[32];
  1957. uint32_t macrotile_mode_array[16];
  1958. uint32_t active_cus;
  1959. };
  1960. union radeon_asic_config {
  1961. struct r300_asic r300;
  1962. struct r100_asic r100;
  1963. struct r600_asic r600;
  1964. struct rv770_asic rv770;
  1965. struct evergreen_asic evergreen;
  1966. struct cayman_asic cayman;
  1967. struct si_asic si;
  1968. struct cik_asic cik;
  1969. };
  1970. /*
  1971. * asic initizalization from radeon_asic.c
  1972. */
  1973. void radeon_agp_disable(struct radeon_device *rdev);
  1974. int radeon_asic_init(struct radeon_device *rdev);
  1975. /*
  1976. * IOCTL.
  1977. */
  1978. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1979. struct drm_file *filp);
  1980. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1981. struct drm_file *filp);
  1982. int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1983. struct drm_file *filp);
  1984. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1985. struct drm_file *file_priv);
  1986. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1987. struct drm_file *file_priv);
  1988. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1989. struct drm_file *file_priv);
  1990. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1991. struct drm_file *file_priv);
  1992. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1993. struct drm_file *filp);
  1994. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1995. struct drm_file *filp);
  1996. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1997. struct drm_file *filp);
  1998. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1999. struct drm_file *filp);
  2000. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  2001. struct drm_file *filp);
  2002. int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
  2003. struct drm_file *filp);
  2004. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  2005. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  2006. struct drm_file *filp);
  2007. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  2008. struct drm_file *filp);
  2009. /* VRAM scratch page for HDP bug, default vram page */
  2010. struct r600_vram_scratch {
  2011. struct radeon_bo *robj;
  2012. volatile uint32_t *ptr;
  2013. u64 gpu_addr;
  2014. };
  2015. /*
  2016. * ACPI
  2017. */
  2018. struct radeon_atif_notification_cfg {
  2019. bool enabled;
  2020. int command_code;
  2021. };
  2022. struct radeon_atif_notifications {
  2023. bool display_switch;
  2024. bool expansion_mode_change;
  2025. bool thermal_state;
  2026. bool forced_power_state;
  2027. bool system_power_state;
  2028. bool display_conf_change;
  2029. bool px_gfx_switch;
  2030. bool brightness_change;
  2031. bool dgpu_display_event;
  2032. };
  2033. struct radeon_atif_functions {
  2034. bool system_params;
  2035. bool sbios_requests;
  2036. bool select_active_disp;
  2037. bool lid_state;
  2038. bool get_tv_standard;
  2039. bool set_tv_standard;
  2040. bool get_panel_expansion_mode;
  2041. bool set_panel_expansion_mode;
  2042. bool temperature_change;
  2043. bool graphics_device_types;
  2044. };
  2045. struct radeon_atif {
  2046. struct radeon_atif_notifications notifications;
  2047. struct radeon_atif_functions functions;
  2048. struct radeon_atif_notification_cfg notification_cfg;
  2049. struct radeon_encoder *encoder_for_bl;
  2050. };
  2051. struct radeon_atcs_functions {
  2052. bool get_ext_state;
  2053. bool pcie_perf_req;
  2054. bool pcie_dev_rdy;
  2055. bool pcie_bus_width;
  2056. };
  2057. struct radeon_atcs {
  2058. struct radeon_atcs_functions functions;
  2059. };
  2060. /*
  2061. * Core structure, functions and helpers.
  2062. */
  2063. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  2064. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  2065. struct radeon_device {
  2066. struct device *dev;
  2067. struct drm_device *ddev;
  2068. struct pci_dev *pdev;
  2069. struct rw_semaphore exclusive_lock;
  2070. /* ASIC */
  2071. union radeon_asic_config config;
  2072. enum radeon_family family;
  2073. unsigned long flags;
  2074. int usec_timeout;
  2075. enum radeon_pll_errata pll_errata;
  2076. int num_gb_pipes;
  2077. int num_z_pipes;
  2078. int disp_priority;
  2079. /* BIOS */
  2080. uint8_t *bios;
  2081. bool is_atom_bios;
  2082. uint16_t bios_header_start;
  2083. struct radeon_bo *stollen_vga_memory;
  2084. /* Register mmio */
  2085. resource_size_t rmmio_base;
  2086. resource_size_t rmmio_size;
  2087. /* protects concurrent MM_INDEX/DATA based register access */
  2088. spinlock_t mmio_idx_lock;
  2089. /* protects concurrent SMC based register access */
  2090. spinlock_t smc_idx_lock;
  2091. /* protects concurrent PLL register access */
  2092. spinlock_t pll_idx_lock;
  2093. /* protects concurrent MC register access */
  2094. spinlock_t mc_idx_lock;
  2095. /* protects concurrent PCIE register access */
  2096. spinlock_t pcie_idx_lock;
  2097. /* protects concurrent PCIE_PORT register access */
  2098. spinlock_t pciep_idx_lock;
  2099. /* protects concurrent PIF register access */
  2100. spinlock_t pif_idx_lock;
  2101. /* protects concurrent CG register access */
  2102. spinlock_t cg_idx_lock;
  2103. /* protects concurrent UVD register access */
  2104. spinlock_t uvd_idx_lock;
  2105. /* protects concurrent RCU register access */
  2106. spinlock_t rcu_idx_lock;
  2107. /* protects concurrent DIDT register access */
  2108. spinlock_t didt_idx_lock;
  2109. /* protects concurrent ENDPOINT (audio) register access */
  2110. spinlock_t end_idx_lock;
  2111. void __iomem *rmmio;
  2112. radeon_rreg_t mc_rreg;
  2113. radeon_wreg_t mc_wreg;
  2114. radeon_rreg_t pll_rreg;
  2115. radeon_wreg_t pll_wreg;
  2116. uint32_t pcie_reg_mask;
  2117. radeon_rreg_t pciep_rreg;
  2118. radeon_wreg_t pciep_wreg;
  2119. /* io port */
  2120. void __iomem *rio_mem;
  2121. resource_size_t rio_mem_size;
  2122. struct radeon_clock clock;
  2123. struct radeon_mc mc;
  2124. struct radeon_gart gart;
  2125. struct radeon_mode_info mode_info;
  2126. struct radeon_scratch scratch;
  2127. struct radeon_doorbell doorbell;
  2128. struct radeon_mman mman;
  2129. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  2130. wait_queue_head_t fence_queue;
  2131. unsigned fence_context;
  2132. struct mutex ring_lock;
  2133. struct radeon_ring ring[RADEON_NUM_RINGS];
  2134. bool ib_pool_ready;
  2135. struct radeon_sa_manager ring_tmp_bo;
  2136. struct radeon_irq irq;
  2137. struct radeon_asic *asic;
  2138. struct radeon_gem gem;
  2139. struct radeon_pm pm;
  2140. struct radeon_uvd uvd;
  2141. struct radeon_vce vce;
  2142. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  2143. struct radeon_wb wb;
  2144. struct radeon_dummy_page dummy_page;
  2145. bool shutdown;
  2146. bool suspend;
  2147. bool need_dma32;
  2148. bool accel_working;
  2149. bool fastfb_working; /* IGP feature*/
  2150. bool needs_reset, in_reset;
  2151. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  2152. const struct firmware *me_fw; /* all family ME firmware */
  2153. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  2154. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  2155. const struct firmware *mc_fw; /* NI MC firmware */
  2156. const struct firmware *ce_fw; /* SI CE firmware */
  2157. const struct firmware *mec_fw; /* CIK MEC firmware */
  2158. const struct firmware *mec2_fw; /* KV MEC2 firmware */
  2159. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  2160. const struct firmware *smc_fw; /* SMC firmware */
  2161. const struct firmware *uvd_fw; /* UVD firmware */
  2162. const struct firmware *vce_fw; /* VCE firmware */
  2163. bool new_fw;
  2164. struct r600_vram_scratch vram_scratch;
  2165. int msi_enabled; /* msi enabled */
  2166. struct r600_ih ih; /* r6/700 interrupt ring */
  2167. struct radeon_rlc rlc;
  2168. struct radeon_mec mec;
  2169. struct work_struct hotplug_work;
  2170. struct work_struct audio_work;
  2171. int num_crtc; /* number of crtcs */
  2172. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  2173. bool has_uvd;
  2174. struct r600_audio audio; /* audio stuff */
  2175. struct notifier_block acpi_nb;
  2176. /* only one userspace can use Hyperz features or CMASK at a time */
  2177. struct drm_file *hyperz_filp;
  2178. struct drm_file *cmask_filp;
  2179. /* i2c buses */
  2180. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  2181. /* debugfs */
  2182. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  2183. unsigned debugfs_count;
  2184. /* virtual memory */
  2185. struct radeon_vm_manager vm_manager;
  2186. struct mutex gpu_clock_mutex;
  2187. /* memory stats */
  2188. atomic64_t vram_usage;
  2189. atomic64_t gtt_usage;
  2190. atomic64_t num_bytes_moved;
  2191. /* ACPI interface */
  2192. struct radeon_atif atif;
  2193. struct radeon_atcs atcs;
  2194. /* srbm instance registers */
  2195. struct mutex srbm_mutex;
  2196. /* GRBM index mutex. Protects concurrents access to GRBM index */
  2197. struct mutex grbm_idx_mutex;
  2198. /* clock, powergating flags */
  2199. u32 cg_flags;
  2200. u32 pg_flags;
  2201. struct dev_pm_domain vga_pm_domain;
  2202. bool have_disp_power_ref;
  2203. u32 px_quirk_flags;
  2204. /* tracking pinned memory */
  2205. u64 vram_pin_size;
  2206. u64 gart_pin_size;
  2207. /* amdkfd interface */
  2208. struct kfd_dev *kfd;
  2209. struct radeon_sa_manager kfd_bo;
  2210. struct mutex mn_lock;
  2211. DECLARE_HASHTABLE(mn_hash, 7);
  2212. };
  2213. bool radeon_is_px(struct drm_device *dev);
  2214. int radeon_device_init(struct radeon_device *rdev,
  2215. struct drm_device *ddev,
  2216. struct pci_dev *pdev,
  2217. uint32_t flags);
  2218. void radeon_device_fini(struct radeon_device *rdev);
  2219. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  2220. #define RADEON_MIN_MMIO_SIZE 0x10000
  2221. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  2222. bool always_indirect)
  2223. {
  2224. /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
  2225. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2226. return readl(((void __iomem *)rdev->rmmio) + reg);
  2227. else {
  2228. unsigned long flags;
  2229. uint32_t ret;
  2230. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  2231. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  2232. ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  2233. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  2234. return ret;
  2235. }
  2236. }
  2237. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  2238. bool always_indirect)
  2239. {
  2240. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2241. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  2242. else {
  2243. unsigned long flags;
  2244. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  2245. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  2246. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  2247. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  2248. }
  2249. }
  2250. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  2251. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2252. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
  2253. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
  2254. /*
  2255. * Cast helper
  2256. */
  2257. extern const struct fence_ops radeon_fence_ops;
  2258. static inline struct radeon_fence *to_radeon_fence(struct fence *f)
  2259. {
  2260. struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
  2261. if (__f->base.ops == &radeon_fence_ops)
  2262. return __f;
  2263. return NULL;
  2264. }
  2265. /*
  2266. * Registers read & write functions.
  2267. */
  2268. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  2269. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  2270. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  2271. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  2272. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  2273. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  2274. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  2275. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  2276. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  2277. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2278. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2279. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  2280. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  2281. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  2282. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  2283. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  2284. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  2285. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  2286. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  2287. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  2288. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  2289. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  2290. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  2291. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  2292. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  2293. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  2294. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2295. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2296. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2297. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2298. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2299. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2300. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2301. #define WREG32_P(reg, val, mask) \
  2302. do { \
  2303. uint32_t tmp_ = RREG32(reg); \
  2304. tmp_ &= (mask); \
  2305. tmp_ |= ((val) & ~(mask)); \
  2306. WREG32(reg, tmp_); \
  2307. } while (0)
  2308. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2309. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2310. #define WREG32_PLL_P(reg, val, mask) \
  2311. do { \
  2312. uint32_t tmp_ = RREG32_PLL(reg); \
  2313. tmp_ &= (mask); \
  2314. tmp_ |= ((val) & ~(mask)); \
  2315. WREG32_PLL(reg, tmp_); \
  2316. } while (0)
  2317. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2318. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2319. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2320. #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
  2321. #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
  2322. /*
  2323. * Indirect registers accessor
  2324. */
  2325. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  2326. {
  2327. unsigned long flags;
  2328. uint32_t r;
  2329. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2330. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2331. r = RREG32(RADEON_PCIE_DATA);
  2332. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2333. return r;
  2334. }
  2335. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2336. {
  2337. unsigned long flags;
  2338. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  2339. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2340. WREG32(RADEON_PCIE_DATA, (v));
  2341. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  2342. }
  2343. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  2344. {
  2345. unsigned long flags;
  2346. u32 r;
  2347. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2348. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2349. r = RREG32(TN_SMC_IND_DATA_0);
  2350. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2351. return r;
  2352. }
  2353. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2354. {
  2355. unsigned long flags;
  2356. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  2357. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2358. WREG32(TN_SMC_IND_DATA_0, (v));
  2359. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  2360. }
  2361. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  2362. {
  2363. unsigned long flags;
  2364. u32 r;
  2365. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2366. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2367. r = RREG32(R600_RCU_DATA);
  2368. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2369. return r;
  2370. }
  2371. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2372. {
  2373. unsigned long flags;
  2374. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  2375. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2376. WREG32(R600_RCU_DATA, (v));
  2377. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  2378. }
  2379. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  2380. {
  2381. unsigned long flags;
  2382. u32 r;
  2383. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2384. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2385. r = RREG32(EVERGREEN_CG_IND_DATA);
  2386. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2387. return r;
  2388. }
  2389. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2390. {
  2391. unsigned long flags;
  2392. spin_lock_irqsave(&rdev->cg_idx_lock, flags);
  2393. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2394. WREG32(EVERGREEN_CG_IND_DATA, (v));
  2395. spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
  2396. }
  2397. static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
  2398. {
  2399. unsigned long flags;
  2400. u32 r;
  2401. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2402. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2403. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  2404. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2405. return r;
  2406. }
  2407. static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2408. {
  2409. unsigned long flags;
  2410. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2411. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2412. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  2413. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2414. }
  2415. static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
  2416. {
  2417. unsigned long flags;
  2418. u32 r;
  2419. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2420. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2421. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  2422. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2423. return r;
  2424. }
  2425. static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2426. {
  2427. unsigned long flags;
  2428. spin_lock_irqsave(&rdev->pif_idx_lock, flags);
  2429. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2430. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  2431. spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
  2432. }
  2433. static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  2434. {
  2435. unsigned long flags;
  2436. u32 r;
  2437. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2438. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2439. r = RREG32(R600_UVD_CTX_DATA);
  2440. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2441. return r;
  2442. }
  2443. static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2444. {
  2445. unsigned long flags;
  2446. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  2447. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2448. WREG32(R600_UVD_CTX_DATA, (v));
  2449. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  2450. }
  2451. static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  2452. {
  2453. unsigned long flags;
  2454. u32 r;
  2455. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2456. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2457. r = RREG32(CIK_DIDT_IND_DATA);
  2458. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2459. return r;
  2460. }
  2461. static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2462. {
  2463. unsigned long flags;
  2464. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  2465. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2466. WREG32(CIK_DIDT_IND_DATA, (v));
  2467. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  2468. }
  2469. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2470. /*
  2471. * ASICs helpers.
  2472. */
  2473. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2474. (rdev->pdev->device == 0x5969))
  2475. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2476. (rdev->family == CHIP_RV200) || \
  2477. (rdev->family == CHIP_RS100) || \
  2478. (rdev->family == CHIP_RS200) || \
  2479. (rdev->family == CHIP_RV250) || \
  2480. (rdev->family == CHIP_RV280) || \
  2481. (rdev->family == CHIP_RS300))
  2482. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2483. (rdev->family == CHIP_RV350) || \
  2484. (rdev->family == CHIP_R350) || \
  2485. (rdev->family == CHIP_RV380) || \
  2486. (rdev->family == CHIP_R420) || \
  2487. (rdev->family == CHIP_R423) || \
  2488. (rdev->family == CHIP_RV410) || \
  2489. (rdev->family == CHIP_RS400) || \
  2490. (rdev->family == CHIP_RS480))
  2491. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2492. (rdev->ddev->pdev->device == 0x9443) || \
  2493. (rdev->ddev->pdev->device == 0x944B) || \
  2494. (rdev->ddev->pdev->device == 0x9506) || \
  2495. (rdev->ddev->pdev->device == 0x9509) || \
  2496. (rdev->ddev->pdev->device == 0x950F) || \
  2497. (rdev->ddev->pdev->device == 0x689C) || \
  2498. (rdev->ddev->pdev->device == 0x689D))
  2499. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2500. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2501. (rdev->family == CHIP_RS690) || \
  2502. (rdev->family == CHIP_RS740) || \
  2503. (rdev->family >= CHIP_R600))
  2504. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2505. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2506. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2507. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2508. (rdev->flags & RADEON_IS_IGP))
  2509. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2510. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2511. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2512. (rdev->flags & RADEON_IS_IGP))
  2513. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2514. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2515. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2516. #define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
  2517. #define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
  2518. #define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
  2519. (rdev->family == CHIP_MULLINS))
  2520. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2521. (rdev->ddev->pdev->device == 0x6850) || \
  2522. (rdev->ddev->pdev->device == 0x6858) || \
  2523. (rdev->ddev->pdev->device == 0x6859) || \
  2524. (rdev->ddev->pdev->device == 0x6840) || \
  2525. (rdev->ddev->pdev->device == 0x6841) || \
  2526. (rdev->ddev->pdev->device == 0x6842) || \
  2527. (rdev->ddev->pdev->device == 0x6843))
  2528. /*
  2529. * BIOS helpers.
  2530. */
  2531. #define RBIOS8(i) (rdev->bios[i])
  2532. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2533. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2534. int radeon_combios_init(struct radeon_device *rdev);
  2535. void radeon_combios_fini(struct radeon_device *rdev);
  2536. int radeon_atombios_init(struct radeon_device *rdev);
  2537. void radeon_atombios_fini(struct radeon_device *rdev);
  2538. /*
  2539. * RING helpers.
  2540. */
  2541. /**
  2542. * radeon_ring_write - write a value to the ring
  2543. *
  2544. * @ring: radeon_ring structure holding ring information
  2545. * @v: dword (dw) value to write
  2546. *
  2547. * Write a value to the requested ring buffer (all asics).
  2548. */
  2549. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2550. {
  2551. if (ring->count_dw <= 0)
  2552. DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
  2553. ring->ring[ring->wptr++] = v;
  2554. ring->wptr &= ring->ptr_mask;
  2555. ring->count_dw--;
  2556. ring->ring_free_dw--;
  2557. }
  2558. /*
  2559. * ASICs macro.
  2560. */
  2561. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2562. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2563. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2564. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2565. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
  2566. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2567. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2568. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2569. #define radeon_gart_set_page(rdev, i, p, f) (rdev)->asic->gart.set_page((rdev), (i), (p), (f))
  2570. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2571. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2572. #define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
  2573. #define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2574. #define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2575. #define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
  2576. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
  2577. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
  2578. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
  2579. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
  2580. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
  2581. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
  2582. #define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
  2583. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
  2584. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
  2585. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
  2586. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2587. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2588. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2589. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2590. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2591. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2592. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2593. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
  2594. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2595. #define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
  2596. #define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
  2597. #define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
  2598. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2599. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2600. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2601. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2602. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2603. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2604. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2605. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2606. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2607. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2608. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2609. #define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
  2610. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2611. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2612. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2613. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2614. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2615. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2616. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2617. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2618. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2619. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2620. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2621. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2622. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2623. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2624. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2625. #define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
  2626. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2627. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2628. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2629. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2630. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2631. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2632. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2633. #define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
  2634. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2635. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2636. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2637. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2638. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2639. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2640. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2641. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2642. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2643. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2644. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2645. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2646. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2647. #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
  2648. /* Common functions */
  2649. /* AGP */
  2650. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2651. extern void radeon_pci_config_reset(struct radeon_device *rdev);
  2652. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2653. extern void radeon_agp_disable(struct radeon_device *rdev);
  2654. extern int radeon_modeset_init(struct radeon_device *rdev);
  2655. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2656. extern bool radeon_card_posted(struct radeon_device *rdev);
  2657. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2658. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2659. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2660. extern void radeon_scratch_init(struct radeon_device *rdev);
  2661. extern void radeon_wb_fini(struct radeon_device *rdev);
  2662. extern int radeon_wb_init(struct radeon_device *rdev);
  2663. extern void radeon_wb_disable(struct radeon_device *rdev);
  2664. extern void radeon_surface_init(struct radeon_device *rdev);
  2665. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2666. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2667. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2668. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2669. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2670. extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2671. uint32_t flags);
  2672. extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2673. extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2674. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2675. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2676. extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2677. extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2678. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2679. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2680. const u32 *registers,
  2681. const u32 array_size);
  2682. /*
  2683. * vm
  2684. */
  2685. int radeon_vm_manager_init(struct radeon_device *rdev);
  2686. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2687. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2688. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2689. struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
  2690. struct radeon_vm *vm,
  2691. struct list_head *head);
  2692. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2693. struct radeon_vm *vm, int ring);
  2694. void radeon_vm_flush(struct radeon_device *rdev,
  2695. struct radeon_vm *vm,
  2696. int ring, struct radeon_fence *fence);
  2697. void radeon_vm_fence(struct radeon_device *rdev,
  2698. struct radeon_vm *vm,
  2699. struct radeon_fence *fence);
  2700. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2701. int radeon_vm_update_page_directory(struct radeon_device *rdev,
  2702. struct radeon_vm *vm);
  2703. int radeon_vm_clear_freed(struct radeon_device *rdev,
  2704. struct radeon_vm *vm);
  2705. int radeon_vm_clear_invalids(struct radeon_device *rdev,
  2706. struct radeon_vm *vm);
  2707. int radeon_vm_bo_update(struct radeon_device *rdev,
  2708. struct radeon_bo_va *bo_va,
  2709. struct ttm_mem_reg *mem);
  2710. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2711. struct radeon_bo *bo);
  2712. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2713. struct radeon_bo *bo);
  2714. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2715. struct radeon_vm *vm,
  2716. struct radeon_bo *bo);
  2717. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2718. struct radeon_bo_va *bo_va,
  2719. uint64_t offset,
  2720. uint32_t flags);
  2721. void radeon_vm_bo_rmv(struct radeon_device *rdev,
  2722. struct radeon_bo_va *bo_va);
  2723. /* audio */
  2724. void r600_audio_update_hdmi(struct work_struct *work);
  2725. struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
  2726. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
  2727. void r600_audio_enable(struct radeon_device *rdev,
  2728. struct r600_audio_pin *pin,
  2729. u8 enable_mask);
  2730. void dce6_audio_enable(struct radeon_device *rdev,
  2731. struct r600_audio_pin *pin,
  2732. u8 enable_mask);
  2733. /*
  2734. * R600 vram scratch functions
  2735. */
  2736. int r600_vram_scratch_init(struct radeon_device *rdev);
  2737. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2738. /*
  2739. * r600 cs checking helper
  2740. */
  2741. unsigned r600_mip_minify(unsigned size, unsigned level);
  2742. bool r600_fmt_is_valid_color(u32 format);
  2743. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2744. int r600_fmt_get_blocksize(u32 format);
  2745. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2746. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2747. /*
  2748. * r600 functions used by radeon_encoder.c
  2749. */
  2750. struct radeon_hdmi_acr {
  2751. u32 clock;
  2752. int n_32khz;
  2753. int cts_32khz;
  2754. int n_44_1khz;
  2755. int cts_44_1khz;
  2756. int n_48khz;
  2757. int cts_48khz;
  2758. };
  2759. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2760. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2761. u32 tiling_pipe_num,
  2762. u32 max_rb_num,
  2763. u32 total_max_rb_num,
  2764. u32 enabled_rb_mask);
  2765. /*
  2766. * evergreen functions used by radeon_encoder.c
  2767. */
  2768. extern int ni_init_microcode(struct radeon_device *rdev);
  2769. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2770. /* radeon_acpi.c */
  2771. #if defined(CONFIG_ACPI)
  2772. extern int radeon_acpi_init(struct radeon_device *rdev);
  2773. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2774. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2775. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2776. u8 perf_req, bool advertise);
  2777. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2778. #else
  2779. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2780. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2781. #endif
  2782. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2783. struct radeon_cs_packet *pkt,
  2784. unsigned idx);
  2785. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2786. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2787. struct radeon_cs_packet *pkt);
  2788. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2789. struct radeon_bo_list **cs_reloc,
  2790. int nomm);
  2791. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2792. uint32_t *vline_start_end,
  2793. uint32_t *vline_status);
  2794. #include "radeon_object.h"
  2795. #endif