r600.c 132 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
  105. /**
  106. * r600_get_xclk - get the xclk
  107. *
  108. * @rdev: radeon_device pointer
  109. *
  110. * Returns the reference clock used by the gfx engine
  111. * (r6xx, IGPs, APUs).
  112. */
  113. u32 r600_get_xclk(struct radeon_device *rdev)
  114. {
  115. return rdev->clock.spll.reference_freq;
  116. }
  117. int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  118. {
  119. unsigned fb_div = 0, ref_div, vclk_div = 0, dclk_div = 0;
  120. int r;
  121. /* bypass vclk and dclk with bclk */
  122. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  123. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  124. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  125. /* assert BYPASS_EN, deassert UPLL_RESET, UPLL_SLEEP and UPLL_CTLREQ */
  126. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~(
  127. UPLL_RESET_MASK | UPLL_SLEEP_MASK | UPLL_CTLREQ_MASK));
  128. if (rdev->family >= CHIP_RS780)
  129. WREG32_P(GFX_MACRO_BYPASS_CNTL, UPLL_BYPASS_CNTL,
  130. ~UPLL_BYPASS_CNTL);
  131. if (!vclk || !dclk) {
  132. /* keep the Bypass mode, put PLL to sleep */
  133. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  134. return 0;
  135. }
  136. if (rdev->clock.spll.reference_freq == 10000)
  137. ref_div = 34;
  138. else
  139. ref_div = 4;
  140. r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
  141. ref_div + 1, 0xFFF, 2, 30, ~0,
  142. &fb_div, &vclk_div, &dclk_div);
  143. if (r)
  144. return r;
  145. if (rdev->family >= CHIP_RV670 && rdev->family < CHIP_RS780)
  146. fb_div >>= 1;
  147. else
  148. fb_div |= 1;
  149. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  150. if (r)
  151. return r;
  152. /* assert PLL_RESET */
  153. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  154. /* For RS780 we have to choose ref clk */
  155. if (rdev->family >= CHIP_RS780)
  156. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REFCLK_SRC_SEL_MASK,
  157. ~UPLL_REFCLK_SRC_SEL_MASK);
  158. /* set the required fb, ref and post divder values */
  159. WREG32_P(CG_UPLL_FUNC_CNTL,
  160. UPLL_FB_DIV(fb_div) |
  161. UPLL_REF_DIV(ref_div),
  162. ~(UPLL_FB_DIV_MASK | UPLL_REF_DIV_MASK));
  163. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  164. UPLL_SW_HILEN(vclk_div >> 1) |
  165. UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
  166. UPLL_SW_HILEN2(dclk_div >> 1) |
  167. UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)) |
  168. UPLL_DIVEN_MASK | UPLL_DIVEN2_MASK,
  169. ~UPLL_SW_MASK);
  170. /* give the PLL some time to settle */
  171. mdelay(15);
  172. /* deassert PLL_RESET */
  173. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  174. mdelay(15);
  175. /* deassert BYPASS EN */
  176. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  177. if (rdev->family >= CHIP_RS780)
  178. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~UPLL_BYPASS_CNTL);
  179. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  180. if (r)
  181. return r;
  182. /* switch VCLK and DCLK selection */
  183. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  184. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  185. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  186. mdelay(100);
  187. return 0;
  188. }
  189. void dce3_program_fmt(struct drm_encoder *encoder)
  190. {
  191. struct drm_device *dev = encoder->dev;
  192. struct radeon_device *rdev = dev->dev_private;
  193. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  194. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  195. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  196. int bpc = 0;
  197. u32 tmp = 0;
  198. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  199. if (connector) {
  200. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  201. bpc = radeon_get_monitor_bpc(connector);
  202. dither = radeon_connector->dither;
  203. }
  204. /* LVDS FMT is set up by atom */
  205. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  206. return;
  207. /* not needed for analog */
  208. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  209. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  210. return;
  211. if (bpc == 0)
  212. return;
  213. switch (bpc) {
  214. case 6:
  215. if (dither == RADEON_FMT_DITHER_ENABLE)
  216. /* XXX sort out optimal dither settings */
  217. tmp |= FMT_SPATIAL_DITHER_EN;
  218. else
  219. tmp |= FMT_TRUNCATE_EN;
  220. break;
  221. case 8:
  222. if (dither == RADEON_FMT_DITHER_ENABLE)
  223. /* XXX sort out optimal dither settings */
  224. tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
  225. else
  226. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
  227. break;
  228. case 10:
  229. default:
  230. /* not needed */
  231. break;
  232. }
  233. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  234. }
  235. /* get temperature in millidegrees */
  236. int rv6xx_get_temp(struct radeon_device *rdev)
  237. {
  238. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  239. ASIC_T_SHIFT;
  240. int actual_temp = temp & 0xff;
  241. if (temp & 0x100)
  242. actual_temp -= 256;
  243. return actual_temp * 1000;
  244. }
  245. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  246. {
  247. int i;
  248. rdev->pm.dynpm_can_upclock = true;
  249. rdev->pm.dynpm_can_downclock = true;
  250. /* power state array is low to high, default is first */
  251. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  252. int min_power_state_index = 0;
  253. if (rdev->pm.num_power_states > 2)
  254. min_power_state_index = 1;
  255. switch (rdev->pm.dynpm_planned_action) {
  256. case DYNPM_ACTION_MINIMUM:
  257. rdev->pm.requested_power_state_index = min_power_state_index;
  258. rdev->pm.requested_clock_mode_index = 0;
  259. rdev->pm.dynpm_can_downclock = false;
  260. break;
  261. case DYNPM_ACTION_DOWNCLOCK:
  262. if (rdev->pm.current_power_state_index == min_power_state_index) {
  263. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  264. rdev->pm.dynpm_can_downclock = false;
  265. } else {
  266. if (rdev->pm.active_crtc_count > 1) {
  267. for (i = 0; i < rdev->pm.num_power_states; i++) {
  268. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  269. continue;
  270. else if (i >= rdev->pm.current_power_state_index) {
  271. rdev->pm.requested_power_state_index =
  272. rdev->pm.current_power_state_index;
  273. break;
  274. } else {
  275. rdev->pm.requested_power_state_index = i;
  276. break;
  277. }
  278. }
  279. } else {
  280. if (rdev->pm.current_power_state_index == 0)
  281. rdev->pm.requested_power_state_index =
  282. rdev->pm.num_power_states - 1;
  283. else
  284. rdev->pm.requested_power_state_index =
  285. rdev->pm.current_power_state_index - 1;
  286. }
  287. }
  288. rdev->pm.requested_clock_mode_index = 0;
  289. /* don't use the power state if crtcs are active and no display flag is set */
  290. if ((rdev->pm.active_crtc_count > 0) &&
  291. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  292. clock_info[rdev->pm.requested_clock_mode_index].flags &
  293. RADEON_PM_MODE_NO_DISPLAY)) {
  294. rdev->pm.requested_power_state_index++;
  295. }
  296. break;
  297. case DYNPM_ACTION_UPCLOCK:
  298. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  299. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  300. rdev->pm.dynpm_can_upclock = false;
  301. } else {
  302. if (rdev->pm.active_crtc_count > 1) {
  303. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  304. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  305. continue;
  306. else if (i <= rdev->pm.current_power_state_index) {
  307. rdev->pm.requested_power_state_index =
  308. rdev->pm.current_power_state_index;
  309. break;
  310. } else {
  311. rdev->pm.requested_power_state_index = i;
  312. break;
  313. }
  314. }
  315. } else
  316. rdev->pm.requested_power_state_index =
  317. rdev->pm.current_power_state_index + 1;
  318. }
  319. rdev->pm.requested_clock_mode_index = 0;
  320. break;
  321. case DYNPM_ACTION_DEFAULT:
  322. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  323. rdev->pm.requested_clock_mode_index = 0;
  324. rdev->pm.dynpm_can_upclock = false;
  325. break;
  326. case DYNPM_ACTION_NONE:
  327. default:
  328. DRM_ERROR("Requested mode for not defined action\n");
  329. return;
  330. }
  331. } else {
  332. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  333. /* for now just select the first power state and switch between clock modes */
  334. /* power state array is low to high, default is first (0) */
  335. if (rdev->pm.active_crtc_count > 1) {
  336. rdev->pm.requested_power_state_index = -1;
  337. /* start at 1 as we don't want the default mode */
  338. for (i = 1; i < rdev->pm.num_power_states; i++) {
  339. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  340. continue;
  341. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  342. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  343. rdev->pm.requested_power_state_index = i;
  344. break;
  345. }
  346. }
  347. /* if nothing selected, grab the default state. */
  348. if (rdev->pm.requested_power_state_index == -1)
  349. rdev->pm.requested_power_state_index = 0;
  350. } else
  351. rdev->pm.requested_power_state_index = 1;
  352. switch (rdev->pm.dynpm_planned_action) {
  353. case DYNPM_ACTION_MINIMUM:
  354. rdev->pm.requested_clock_mode_index = 0;
  355. rdev->pm.dynpm_can_downclock = false;
  356. break;
  357. case DYNPM_ACTION_DOWNCLOCK:
  358. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  359. if (rdev->pm.current_clock_mode_index == 0) {
  360. rdev->pm.requested_clock_mode_index = 0;
  361. rdev->pm.dynpm_can_downclock = false;
  362. } else
  363. rdev->pm.requested_clock_mode_index =
  364. rdev->pm.current_clock_mode_index - 1;
  365. } else {
  366. rdev->pm.requested_clock_mode_index = 0;
  367. rdev->pm.dynpm_can_downclock = false;
  368. }
  369. /* don't use the power state if crtcs are active and no display flag is set */
  370. if ((rdev->pm.active_crtc_count > 0) &&
  371. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  372. clock_info[rdev->pm.requested_clock_mode_index].flags &
  373. RADEON_PM_MODE_NO_DISPLAY)) {
  374. rdev->pm.requested_clock_mode_index++;
  375. }
  376. break;
  377. case DYNPM_ACTION_UPCLOCK:
  378. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  379. if (rdev->pm.current_clock_mode_index ==
  380. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  381. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  382. rdev->pm.dynpm_can_upclock = false;
  383. } else
  384. rdev->pm.requested_clock_mode_index =
  385. rdev->pm.current_clock_mode_index + 1;
  386. } else {
  387. rdev->pm.requested_clock_mode_index =
  388. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  389. rdev->pm.dynpm_can_upclock = false;
  390. }
  391. break;
  392. case DYNPM_ACTION_DEFAULT:
  393. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  394. rdev->pm.requested_clock_mode_index = 0;
  395. rdev->pm.dynpm_can_upclock = false;
  396. break;
  397. case DYNPM_ACTION_NONE:
  398. default:
  399. DRM_ERROR("Requested mode for not defined action\n");
  400. return;
  401. }
  402. }
  403. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  404. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  405. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  406. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  407. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  408. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  409. pcie_lanes);
  410. }
  411. void rs780_pm_init_profile(struct radeon_device *rdev)
  412. {
  413. if (rdev->pm.num_power_states == 2) {
  414. /* default */
  415. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  419. /* low sh */
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  421. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  424. /* mid sh */
  425. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  426. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  429. /* high sh */
  430. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  431. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  434. /* low mh */
  435. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  437. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  438. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  439. /* mid mh */
  440. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  442. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  444. /* high mh */
  445. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  447. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  449. } else if (rdev->pm.num_power_states == 3) {
  450. /* default */
  451. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  452. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  453. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  455. /* low sh */
  456. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  460. /* mid sh */
  461. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  462. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  463. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  465. /* high sh */
  466. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  467. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  470. /* low mh */
  471. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  472. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  473. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  474. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  475. /* mid mh */
  476. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  477. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  478. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  479. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  480. /* high mh */
  481. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  482. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  483. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  485. } else {
  486. /* default */
  487. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  488. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  489. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  491. /* low sh */
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  496. /* mid sh */
  497. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  501. /* high sh */
  502. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  503. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  506. /* low mh */
  507. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  508. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  509. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  511. /* mid mh */
  512. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  513. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  514. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  516. /* high mh */
  517. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  518. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  519. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  520. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  521. }
  522. }
  523. void r600_pm_init_profile(struct radeon_device *rdev)
  524. {
  525. int idx;
  526. if (rdev->family == CHIP_R600) {
  527. /* XXX */
  528. /* default */
  529. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  530. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  531. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  532. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  533. /* low sh */
  534. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  535. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  536. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  537. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  538. /* mid sh */
  539. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  540. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  541. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  543. /* high sh */
  544. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  545. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  546. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  547. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  548. /* low mh */
  549. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  550. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  551. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  552. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  553. /* mid mh */
  554. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  555. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  556. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  557. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  558. /* high mh */
  559. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  560. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  561. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  562. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  563. } else {
  564. if (rdev->pm.num_power_states < 4) {
  565. /* default */
  566. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  567. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  568. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  569. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  570. /* low sh */
  571. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  572. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  573. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  574. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  575. /* mid sh */
  576. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  577. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  578. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  579. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  580. /* high sh */
  581. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  582. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  583. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  584. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  585. /* low mh */
  586. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  587. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  588. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  589. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  590. /* low mh */
  591. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  592. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  593. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  594. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  595. /* high mh */
  596. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  597. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  598. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  599. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  600. } else {
  601. /* default */
  602. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  603. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  604. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  605. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  606. /* low sh */
  607. if (rdev->flags & RADEON_IS_MOBILITY)
  608. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  609. else
  610. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  611. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  612. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  613. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  614. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  615. /* mid sh */
  616. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  617. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  618. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  619. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  620. /* high sh */
  621. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  622. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  623. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  624. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  625. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  626. /* low mh */
  627. if (rdev->flags & RADEON_IS_MOBILITY)
  628. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  629. else
  630. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  631. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  632. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  633. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  634. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  635. /* mid mh */
  636. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  637. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  638. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  639. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  640. /* high mh */
  641. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  642. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  643. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  644. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  645. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  646. }
  647. }
  648. }
  649. void r600_pm_misc(struct radeon_device *rdev)
  650. {
  651. int req_ps_idx = rdev->pm.requested_power_state_index;
  652. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  653. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  654. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  655. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  656. /* 0xff01 is a flag rather then an actual voltage */
  657. if (voltage->voltage == 0xff01)
  658. return;
  659. if (voltage->voltage != rdev->pm.current_vddc) {
  660. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  661. rdev->pm.current_vddc = voltage->voltage;
  662. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  663. }
  664. }
  665. }
  666. bool r600_gui_idle(struct radeon_device *rdev)
  667. {
  668. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  669. return false;
  670. else
  671. return true;
  672. }
  673. /* hpd for digital panel detect/disconnect */
  674. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  675. {
  676. bool connected = false;
  677. if (ASIC_IS_DCE3(rdev)) {
  678. switch (hpd) {
  679. case RADEON_HPD_1:
  680. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  681. connected = true;
  682. break;
  683. case RADEON_HPD_2:
  684. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  685. connected = true;
  686. break;
  687. case RADEON_HPD_3:
  688. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  689. connected = true;
  690. break;
  691. case RADEON_HPD_4:
  692. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  693. connected = true;
  694. break;
  695. /* DCE 3.2 */
  696. case RADEON_HPD_5:
  697. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  698. connected = true;
  699. break;
  700. case RADEON_HPD_6:
  701. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  702. connected = true;
  703. break;
  704. default:
  705. break;
  706. }
  707. } else {
  708. switch (hpd) {
  709. case RADEON_HPD_1:
  710. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  711. connected = true;
  712. break;
  713. case RADEON_HPD_2:
  714. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  715. connected = true;
  716. break;
  717. case RADEON_HPD_3:
  718. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  719. connected = true;
  720. break;
  721. default:
  722. break;
  723. }
  724. }
  725. return connected;
  726. }
  727. void r600_hpd_set_polarity(struct radeon_device *rdev,
  728. enum radeon_hpd_id hpd)
  729. {
  730. u32 tmp;
  731. bool connected = r600_hpd_sense(rdev, hpd);
  732. if (ASIC_IS_DCE3(rdev)) {
  733. switch (hpd) {
  734. case RADEON_HPD_1:
  735. tmp = RREG32(DC_HPD1_INT_CONTROL);
  736. if (connected)
  737. tmp &= ~DC_HPDx_INT_POLARITY;
  738. else
  739. tmp |= DC_HPDx_INT_POLARITY;
  740. WREG32(DC_HPD1_INT_CONTROL, tmp);
  741. break;
  742. case RADEON_HPD_2:
  743. tmp = RREG32(DC_HPD2_INT_CONTROL);
  744. if (connected)
  745. tmp &= ~DC_HPDx_INT_POLARITY;
  746. else
  747. tmp |= DC_HPDx_INT_POLARITY;
  748. WREG32(DC_HPD2_INT_CONTROL, tmp);
  749. break;
  750. case RADEON_HPD_3:
  751. tmp = RREG32(DC_HPD3_INT_CONTROL);
  752. if (connected)
  753. tmp &= ~DC_HPDx_INT_POLARITY;
  754. else
  755. tmp |= DC_HPDx_INT_POLARITY;
  756. WREG32(DC_HPD3_INT_CONTROL, tmp);
  757. break;
  758. case RADEON_HPD_4:
  759. tmp = RREG32(DC_HPD4_INT_CONTROL);
  760. if (connected)
  761. tmp &= ~DC_HPDx_INT_POLARITY;
  762. else
  763. tmp |= DC_HPDx_INT_POLARITY;
  764. WREG32(DC_HPD4_INT_CONTROL, tmp);
  765. break;
  766. case RADEON_HPD_5:
  767. tmp = RREG32(DC_HPD5_INT_CONTROL);
  768. if (connected)
  769. tmp &= ~DC_HPDx_INT_POLARITY;
  770. else
  771. tmp |= DC_HPDx_INT_POLARITY;
  772. WREG32(DC_HPD5_INT_CONTROL, tmp);
  773. break;
  774. /* DCE 3.2 */
  775. case RADEON_HPD_6:
  776. tmp = RREG32(DC_HPD6_INT_CONTROL);
  777. if (connected)
  778. tmp &= ~DC_HPDx_INT_POLARITY;
  779. else
  780. tmp |= DC_HPDx_INT_POLARITY;
  781. WREG32(DC_HPD6_INT_CONTROL, tmp);
  782. break;
  783. default:
  784. break;
  785. }
  786. } else {
  787. switch (hpd) {
  788. case RADEON_HPD_1:
  789. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  790. if (connected)
  791. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  792. else
  793. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  794. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  795. break;
  796. case RADEON_HPD_2:
  797. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  798. if (connected)
  799. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  800. else
  801. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  802. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  803. break;
  804. case RADEON_HPD_3:
  805. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  806. if (connected)
  807. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  808. else
  809. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  810. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  811. break;
  812. default:
  813. break;
  814. }
  815. }
  816. }
  817. void r600_hpd_init(struct radeon_device *rdev)
  818. {
  819. struct drm_device *dev = rdev->ddev;
  820. struct drm_connector *connector;
  821. unsigned enable = 0;
  822. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  823. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  824. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  825. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  826. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  827. * aux dp channel on imac and help (but not completely fix)
  828. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  829. */
  830. continue;
  831. }
  832. if (ASIC_IS_DCE3(rdev)) {
  833. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  834. if (ASIC_IS_DCE32(rdev))
  835. tmp |= DC_HPDx_EN;
  836. switch (radeon_connector->hpd.hpd) {
  837. case RADEON_HPD_1:
  838. WREG32(DC_HPD1_CONTROL, tmp);
  839. break;
  840. case RADEON_HPD_2:
  841. WREG32(DC_HPD2_CONTROL, tmp);
  842. break;
  843. case RADEON_HPD_3:
  844. WREG32(DC_HPD3_CONTROL, tmp);
  845. break;
  846. case RADEON_HPD_4:
  847. WREG32(DC_HPD4_CONTROL, tmp);
  848. break;
  849. /* DCE 3.2 */
  850. case RADEON_HPD_5:
  851. WREG32(DC_HPD5_CONTROL, tmp);
  852. break;
  853. case RADEON_HPD_6:
  854. WREG32(DC_HPD6_CONTROL, tmp);
  855. break;
  856. default:
  857. break;
  858. }
  859. } else {
  860. switch (radeon_connector->hpd.hpd) {
  861. case RADEON_HPD_1:
  862. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  863. break;
  864. case RADEON_HPD_2:
  865. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  866. break;
  867. case RADEON_HPD_3:
  868. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  869. break;
  870. default:
  871. break;
  872. }
  873. }
  874. enable |= 1 << radeon_connector->hpd.hpd;
  875. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  876. }
  877. radeon_irq_kms_enable_hpd(rdev, enable);
  878. }
  879. void r600_hpd_fini(struct radeon_device *rdev)
  880. {
  881. struct drm_device *dev = rdev->ddev;
  882. struct drm_connector *connector;
  883. unsigned disable = 0;
  884. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  885. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  886. if (ASIC_IS_DCE3(rdev)) {
  887. switch (radeon_connector->hpd.hpd) {
  888. case RADEON_HPD_1:
  889. WREG32(DC_HPD1_CONTROL, 0);
  890. break;
  891. case RADEON_HPD_2:
  892. WREG32(DC_HPD2_CONTROL, 0);
  893. break;
  894. case RADEON_HPD_3:
  895. WREG32(DC_HPD3_CONTROL, 0);
  896. break;
  897. case RADEON_HPD_4:
  898. WREG32(DC_HPD4_CONTROL, 0);
  899. break;
  900. /* DCE 3.2 */
  901. case RADEON_HPD_5:
  902. WREG32(DC_HPD5_CONTROL, 0);
  903. break;
  904. case RADEON_HPD_6:
  905. WREG32(DC_HPD6_CONTROL, 0);
  906. break;
  907. default:
  908. break;
  909. }
  910. } else {
  911. switch (radeon_connector->hpd.hpd) {
  912. case RADEON_HPD_1:
  913. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  914. break;
  915. case RADEON_HPD_2:
  916. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  917. break;
  918. case RADEON_HPD_3:
  919. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  920. break;
  921. default:
  922. break;
  923. }
  924. }
  925. disable |= 1 << radeon_connector->hpd.hpd;
  926. }
  927. radeon_irq_kms_disable_hpd(rdev, disable);
  928. }
  929. /*
  930. * R600 PCIE GART
  931. */
  932. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  933. {
  934. unsigned i;
  935. u32 tmp;
  936. /* flush hdp cache so updates hit vram */
  937. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  938. !(rdev->flags & RADEON_IS_AGP)) {
  939. void __iomem *ptr = (void *)rdev->gart.ptr;
  940. u32 tmp;
  941. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  942. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  943. * This seems to cause problems on some AGP cards. Just use the old
  944. * method for them.
  945. */
  946. WREG32(HDP_DEBUG1, 0);
  947. tmp = readl((void __iomem *)ptr);
  948. } else
  949. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  950. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  951. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  952. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  953. for (i = 0; i < rdev->usec_timeout; i++) {
  954. /* read MC_STATUS */
  955. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  956. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  957. if (tmp == 2) {
  958. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  959. return;
  960. }
  961. if (tmp) {
  962. return;
  963. }
  964. udelay(1);
  965. }
  966. }
  967. int r600_pcie_gart_init(struct radeon_device *rdev)
  968. {
  969. int r;
  970. if (rdev->gart.robj) {
  971. WARN(1, "R600 PCIE GART already initialized\n");
  972. return 0;
  973. }
  974. /* Initialize common gart structure */
  975. r = radeon_gart_init(rdev);
  976. if (r)
  977. return r;
  978. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  979. return radeon_gart_table_vram_alloc(rdev);
  980. }
  981. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  982. {
  983. u32 tmp;
  984. int r, i;
  985. if (rdev->gart.robj == NULL) {
  986. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  987. return -EINVAL;
  988. }
  989. r = radeon_gart_table_vram_pin(rdev);
  990. if (r)
  991. return r;
  992. /* Setup L2 cache */
  993. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  994. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  995. EFFECTIVE_L2_QUEUE_SIZE(7));
  996. WREG32(VM_L2_CNTL2, 0);
  997. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  998. /* Setup TLB control */
  999. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1000. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1001. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1002. ENABLE_WAIT_L2_QUERY;
  1003. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1004. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1005. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1006. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1007. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1009. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1012. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1013. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1015. WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
  1016. WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1018. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1019. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1020. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1021. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1022. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1023. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1024. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1025. (u32)(rdev->dummy_page.addr >> 12));
  1026. for (i = 1; i < 7; i++)
  1027. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1028. r600_pcie_gart_tlb_flush(rdev);
  1029. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1030. (unsigned)(rdev->mc.gtt_size >> 20),
  1031. (unsigned long long)rdev->gart.table_addr);
  1032. rdev->gart.ready = true;
  1033. return 0;
  1034. }
  1035. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  1036. {
  1037. u32 tmp;
  1038. int i;
  1039. /* Disable all tables */
  1040. for (i = 0; i < 7; i++)
  1041. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1042. /* Disable L2 cache */
  1043. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1044. EFFECTIVE_L2_QUEUE_SIZE(7));
  1045. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1046. /* Setup L1 TLB control */
  1047. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1048. ENABLE_WAIT_L2_QUERY;
  1049. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1050. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1051. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1052. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1053. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1054. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1055. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1056. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1057. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  1058. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  1059. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1060. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1061. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  1062. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1063. WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
  1064. WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
  1065. radeon_gart_table_vram_unpin(rdev);
  1066. }
  1067. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  1068. {
  1069. radeon_gart_fini(rdev);
  1070. r600_pcie_gart_disable(rdev);
  1071. radeon_gart_table_vram_free(rdev);
  1072. }
  1073. static void r600_agp_enable(struct radeon_device *rdev)
  1074. {
  1075. u32 tmp;
  1076. int i;
  1077. /* Setup L2 cache */
  1078. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1079. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1080. EFFECTIVE_L2_QUEUE_SIZE(7));
  1081. WREG32(VM_L2_CNTL2, 0);
  1082. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1083. /* Setup TLB control */
  1084. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1085. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1086. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1087. ENABLE_WAIT_L2_QUERY;
  1088. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1089. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1090. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1091. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1092. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1093. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1094. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1095. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1096. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1097. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1098. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1099. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1100. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1101. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1102. for (i = 0; i < 7; i++)
  1103. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1104. }
  1105. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1106. {
  1107. unsigned i;
  1108. u32 tmp;
  1109. for (i = 0; i < rdev->usec_timeout; i++) {
  1110. /* read MC_STATUS */
  1111. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1112. if (!tmp)
  1113. return 0;
  1114. udelay(1);
  1115. }
  1116. return -1;
  1117. }
  1118. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  1119. {
  1120. unsigned long flags;
  1121. uint32_t r;
  1122. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1123. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1124. r = RREG32(R_0028FC_MC_DATA);
  1125. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1126. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1127. return r;
  1128. }
  1129. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1130. {
  1131. unsigned long flags;
  1132. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1133. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1134. S_0028F8_MC_IND_WR_EN(1));
  1135. WREG32(R_0028FC_MC_DATA, v);
  1136. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1137. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1138. }
  1139. static void r600_mc_program(struct radeon_device *rdev)
  1140. {
  1141. struct rv515_mc_save save;
  1142. u32 tmp;
  1143. int i, j;
  1144. /* Initialize HDP */
  1145. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1146. WREG32((0x2c14 + j), 0x00000000);
  1147. WREG32((0x2c18 + j), 0x00000000);
  1148. WREG32((0x2c1c + j), 0x00000000);
  1149. WREG32((0x2c20 + j), 0x00000000);
  1150. WREG32((0x2c24 + j), 0x00000000);
  1151. }
  1152. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1153. rv515_mc_stop(rdev, &save);
  1154. if (r600_mc_wait_for_idle(rdev)) {
  1155. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1156. }
  1157. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1158. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1159. /* Update configuration */
  1160. if (rdev->flags & RADEON_IS_AGP) {
  1161. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1162. /* VRAM before AGP */
  1163. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1164. rdev->mc.vram_start >> 12);
  1165. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1166. rdev->mc.gtt_end >> 12);
  1167. } else {
  1168. /* VRAM after AGP */
  1169. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1170. rdev->mc.gtt_start >> 12);
  1171. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1172. rdev->mc.vram_end >> 12);
  1173. }
  1174. } else {
  1175. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1176. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1177. }
  1178. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1179. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1180. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1181. WREG32(MC_VM_FB_LOCATION, tmp);
  1182. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1183. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1184. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1185. if (rdev->flags & RADEON_IS_AGP) {
  1186. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1187. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1188. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1189. } else {
  1190. WREG32(MC_VM_AGP_BASE, 0);
  1191. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1192. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1193. }
  1194. if (r600_mc_wait_for_idle(rdev)) {
  1195. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1196. }
  1197. rv515_mc_resume(rdev, &save);
  1198. /* we need to own VRAM, so turn off the VGA renderer here
  1199. * to stop it overwriting our objects */
  1200. rv515_vga_render_disable(rdev);
  1201. }
  1202. /**
  1203. * r600_vram_gtt_location - try to find VRAM & GTT location
  1204. * @rdev: radeon device structure holding all necessary informations
  1205. * @mc: memory controller structure holding memory informations
  1206. *
  1207. * Function will place try to place VRAM at same place as in CPU (PCI)
  1208. * address space as some GPU seems to have issue when we reprogram at
  1209. * different address space.
  1210. *
  1211. * If there is not enough space to fit the unvisible VRAM after the
  1212. * aperture then we limit the VRAM size to the aperture.
  1213. *
  1214. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1215. * them to be in one from GPU point of view so that we can program GPU to
  1216. * catch access outside them (weird GPU policy see ??).
  1217. *
  1218. * This function will never fails, worst case are limiting VRAM or GTT.
  1219. *
  1220. * Note: GTT start, end, size should be initialized before calling this
  1221. * function on AGP platform.
  1222. */
  1223. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1224. {
  1225. u64 size_bf, size_af;
  1226. if (mc->mc_vram_size > 0xE0000000) {
  1227. /* leave room for at least 512M GTT */
  1228. dev_warn(rdev->dev, "limiting VRAM\n");
  1229. mc->real_vram_size = 0xE0000000;
  1230. mc->mc_vram_size = 0xE0000000;
  1231. }
  1232. if (rdev->flags & RADEON_IS_AGP) {
  1233. size_bf = mc->gtt_start;
  1234. size_af = mc->mc_mask - mc->gtt_end;
  1235. if (size_bf > size_af) {
  1236. if (mc->mc_vram_size > size_bf) {
  1237. dev_warn(rdev->dev, "limiting VRAM\n");
  1238. mc->real_vram_size = size_bf;
  1239. mc->mc_vram_size = size_bf;
  1240. }
  1241. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1242. } else {
  1243. if (mc->mc_vram_size > size_af) {
  1244. dev_warn(rdev->dev, "limiting VRAM\n");
  1245. mc->real_vram_size = size_af;
  1246. mc->mc_vram_size = size_af;
  1247. }
  1248. mc->vram_start = mc->gtt_end + 1;
  1249. }
  1250. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1251. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1252. mc->mc_vram_size >> 20, mc->vram_start,
  1253. mc->vram_end, mc->real_vram_size >> 20);
  1254. } else {
  1255. u64 base = 0;
  1256. if (rdev->flags & RADEON_IS_IGP) {
  1257. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1258. base <<= 24;
  1259. }
  1260. radeon_vram_location(rdev, &rdev->mc, base);
  1261. rdev->mc.gtt_base_align = 0;
  1262. radeon_gtt_location(rdev, mc);
  1263. }
  1264. }
  1265. static int r600_mc_init(struct radeon_device *rdev)
  1266. {
  1267. u32 tmp;
  1268. int chansize, numchan;
  1269. uint32_t h_addr, l_addr;
  1270. unsigned long long k8_addr;
  1271. /* Get VRAM informations */
  1272. rdev->mc.vram_is_ddr = true;
  1273. tmp = RREG32(RAMCFG);
  1274. if (tmp & CHANSIZE_OVERRIDE) {
  1275. chansize = 16;
  1276. } else if (tmp & CHANSIZE_MASK) {
  1277. chansize = 64;
  1278. } else {
  1279. chansize = 32;
  1280. }
  1281. tmp = RREG32(CHMAP);
  1282. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1283. case 0:
  1284. default:
  1285. numchan = 1;
  1286. break;
  1287. case 1:
  1288. numchan = 2;
  1289. break;
  1290. case 2:
  1291. numchan = 4;
  1292. break;
  1293. case 3:
  1294. numchan = 8;
  1295. break;
  1296. }
  1297. rdev->mc.vram_width = numchan * chansize;
  1298. /* Could aper size report 0 ? */
  1299. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1300. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1301. /* Setup GPU memory space */
  1302. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1303. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1304. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1305. r600_vram_gtt_location(rdev, &rdev->mc);
  1306. if (rdev->flags & RADEON_IS_IGP) {
  1307. rs690_pm_info(rdev);
  1308. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1309. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1310. /* Use K8 direct mapping for fast fb access. */
  1311. rdev->fastfb_working = false;
  1312. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1313. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1314. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1315. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1316. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1317. #endif
  1318. {
  1319. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1320. * memory is present.
  1321. */
  1322. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1323. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1324. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1325. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1326. rdev->fastfb_working = true;
  1327. }
  1328. }
  1329. }
  1330. }
  1331. radeon_update_bandwidth_info(rdev);
  1332. return 0;
  1333. }
  1334. int r600_vram_scratch_init(struct radeon_device *rdev)
  1335. {
  1336. int r;
  1337. if (rdev->vram_scratch.robj == NULL) {
  1338. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1339. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1340. 0, NULL, NULL, &rdev->vram_scratch.robj);
  1341. if (r) {
  1342. return r;
  1343. }
  1344. }
  1345. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1346. if (unlikely(r != 0))
  1347. return r;
  1348. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1349. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1350. if (r) {
  1351. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1352. return r;
  1353. }
  1354. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1355. (void **)&rdev->vram_scratch.ptr);
  1356. if (r)
  1357. radeon_bo_unpin(rdev->vram_scratch.robj);
  1358. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1359. return r;
  1360. }
  1361. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1362. {
  1363. int r;
  1364. if (rdev->vram_scratch.robj == NULL) {
  1365. return;
  1366. }
  1367. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1368. if (likely(r == 0)) {
  1369. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1370. radeon_bo_unpin(rdev->vram_scratch.robj);
  1371. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1372. }
  1373. radeon_bo_unref(&rdev->vram_scratch.robj);
  1374. }
  1375. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1376. {
  1377. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1378. if (hung)
  1379. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1380. else
  1381. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1382. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1383. }
  1384. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1385. {
  1386. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1387. RREG32(R_008010_GRBM_STATUS));
  1388. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1389. RREG32(R_008014_GRBM_STATUS2));
  1390. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1391. RREG32(R_000E50_SRBM_STATUS));
  1392. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1393. RREG32(CP_STALLED_STAT1));
  1394. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1395. RREG32(CP_STALLED_STAT2));
  1396. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1397. RREG32(CP_BUSY_STAT));
  1398. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1399. RREG32(CP_STAT));
  1400. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1401. RREG32(DMA_STATUS_REG));
  1402. }
  1403. static bool r600_is_display_hung(struct radeon_device *rdev)
  1404. {
  1405. u32 crtc_hung = 0;
  1406. u32 crtc_status[2];
  1407. u32 i, j, tmp;
  1408. for (i = 0; i < rdev->num_crtc; i++) {
  1409. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1410. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1411. crtc_hung |= (1 << i);
  1412. }
  1413. }
  1414. for (j = 0; j < 10; j++) {
  1415. for (i = 0; i < rdev->num_crtc; i++) {
  1416. if (crtc_hung & (1 << i)) {
  1417. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1418. if (tmp != crtc_status[i])
  1419. crtc_hung &= ~(1 << i);
  1420. }
  1421. }
  1422. if (crtc_hung == 0)
  1423. return false;
  1424. udelay(100);
  1425. }
  1426. return true;
  1427. }
  1428. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1429. {
  1430. u32 reset_mask = 0;
  1431. u32 tmp;
  1432. /* GRBM_STATUS */
  1433. tmp = RREG32(R_008010_GRBM_STATUS);
  1434. if (rdev->family >= CHIP_RV770) {
  1435. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1436. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1437. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1438. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1439. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1440. reset_mask |= RADEON_RESET_GFX;
  1441. } else {
  1442. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1443. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1444. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1445. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1446. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1447. reset_mask |= RADEON_RESET_GFX;
  1448. }
  1449. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1450. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1451. reset_mask |= RADEON_RESET_CP;
  1452. if (G_008010_GRBM_EE_BUSY(tmp))
  1453. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1454. /* DMA_STATUS_REG */
  1455. tmp = RREG32(DMA_STATUS_REG);
  1456. if (!(tmp & DMA_IDLE))
  1457. reset_mask |= RADEON_RESET_DMA;
  1458. /* SRBM_STATUS */
  1459. tmp = RREG32(R_000E50_SRBM_STATUS);
  1460. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1461. reset_mask |= RADEON_RESET_RLC;
  1462. if (G_000E50_IH_BUSY(tmp))
  1463. reset_mask |= RADEON_RESET_IH;
  1464. if (G_000E50_SEM_BUSY(tmp))
  1465. reset_mask |= RADEON_RESET_SEM;
  1466. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1467. reset_mask |= RADEON_RESET_GRBM;
  1468. if (G_000E50_VMC_BUSY(tmp))
  1469. reset_mask |= RADEON_RESET_VMC;
  1470. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1471. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1472. G_000E50_MCDW_BUSY(tmp))
  1473. reset_mask |= RADEON_RESET_MC;
  1474. if (r600_is_display_hung(rdev))
  1475. reset_mask |= RADEON_RESET_DISPLAY;
  1476. /* Skip MC reset as it's mostly likely not hung, just busy */
  1477. if (reset_mask & RADEON_RESET_MC) {
  1478. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1479. reset_mask &= ~RADEON_RESET_MC;
  1480. }
  1481. return reset_mask;
  1482. }
  1483. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1484. {
  1485. struct rv515_mc_save save;
  1486. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1487. u32 tmp;
  1488. if (reset_mask == 0)
  1489. return;
  1490. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1491. r600_print_gpu_status_regs(rdev);
  1492. /* Disable CP parsing/prefetching */
  1493. if (rdev->family >= CHIP_RV770)
  1494. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1495. else
  1496. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1497. /* disable the RLC */
  1498. WREG32(RLC_CNTL, 0);
  1499. if (reset_mask & RADEON_RESET_DMA) {
  1500. /* Disable DMA */
  1501. tmp = RREG32(DMA_RB_CNTL);
  1502. tmp &= ~DMA_RB_ENABLE;
  1503. WREG32(DMA_RB_CNTL, tmp);
  1504. }
  1505. mdelay(50);
  1506. rv515_mc_stop(rdev, &save);
  1507. if (r600_mc_wait_for_idle(rdev)) {
  1508. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1509. }
  1510. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1511. if (rdev->family >= CHIP_RV770)
  1512. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1513. S_008020_SOFT_RESET_CB(1) |
  1514. S_008020_SOFT_RESET_PA(1) |
  1515. S_008020_SOFT_RESET_SC(1) |
  1516. S_008020_SOFT_RESET_SPI(1) |
  1517. S_008020_SOFT_RESET_SX(1) |
  1518. S_008020_SOFT_RESET_SH(1) |
  1519. S_008020_SOFT_RESET_TC(1) |
  1520. S_008020_SOFT_RESET_TA(1) |
  1521. S_008020_SOFT_RESET_VC(1) |
  1522. S_008020_SOFT_RESET_VGT(1);
  1523. else
  1524. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1525. S_008020_SOFT_RESET_DB(1) |
  1526. S_008020_SOFT_RESET_CB(1) |
  1527. S_008020_SOFT_RESET_PA(1) |
  1528. S_008020_SOFT_RESET_SC(1) |
  1529. S_008020_SOFT_RESET_SMX(1) |
  1530. S_008020_SOFT_RESET_SPI(1) |
  1531. S_008020_SOFT_RESET_SX(1) |
  1532. S_008020_SOFT_RESET_SH(1) |
  1533. S_008020_SOFT_RESET_TC(1) |
  1534. S_008020_SOFT_RESET_TA(1) |
  1535. S_008020_SOFT_RESET_VC(1) |
  1536. S_008020_SOFT_RESET_VGT(1);
  1537. }
  1538. if (reset_mask & RADEON_RESET_CP) {
  1539. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1540. S_008020_SOFT_RESET_VGT(1);
  1541. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1542. }
  1543. if (reset_mask & RADEON_RESET_DMA) {
  1544. if (rdev->family >= CHIP_RV770)
  1545. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1546. else
  1547. srbm_soft_reset |= SOFT_RESET_DMA;
  1548. }
  1549. if (reset_mask & RADEON_RESET_RLC)
  1550. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1551. if (reset_mask & RADEON_RESET_SEM)
  1552. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1553. if (reset_mask & RADEON_RESET_IH)
  1554. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1555. if (reset_mask & RADEON_RESET_GRBM)
  1556. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1557. if (!(rdev->flags & RADEON_IS_IGP)) {
  1558. if (reset_mask & RADEON_RESET_MC)
  1559. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1560. }
  1561. if (reset_mask & RADEON_RESET_VMC)
  1562. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1563. if (grbm_soft_reset) {
  1564. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1565. tmp |= grbm_soft_reset;
  1566. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1567. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1568. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1569. udelay(50);
  1570. tmp &= ~grbm_soft_reset;
  1571. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1572. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1573. }
  1574. if (srbm_soft_reset) {
  1575. tmp = RREG32(SRBM_SOFT_RESET);
  1576. tmp |= srbm_soft_reset;
  1577. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1578. WREG32(SRBM_SOFT_RESET, tmp);
  1579. tmp = RREG32(SRBM_SOFT_RESET);
  1580. udelay(50);
  1581. tmp &= ~srbm_soft_reset;
  1582. WREG32(SRBM_SOFT_RESET, tmp);
  1583. tmp = RREG32(SRBM_SOFT_RESET);
  1584. }
  1585. /* Wait a little for things to settle down */
  1586. mdelay(1);
  1587. rv515_mc_resume(rdev, &save);
  1588. udelay(50);
  1589. r600_print_gpu_status_regs(rdev);
  1590. }
  1591. static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
  1592. {
  1593. struct rv515_mc_save save;
  1594. u32 tmp, i;
  1595. dev_info(rdev->dev, "GPU pci config reset\n");
  1596. /* disable dpm? */
  1597. /* Disable CP parsing/prefetching */
  1598. if (rdev->family >= CHIP_RV770)
  1599. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1600. else
  1601. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1602. /* disable the RLC */
  1603. WREG32(RLC_CNTL, 0);
  1604. /* Disable DMA */
  1605. tmp = RREG32(DMA_RB_CNTL);
  1606. tmp &= ~DMA_RB_ENABLE;
  1607. WREG32(DMA_RB_CNTL, tmp);
  1608. mdelay(50);
  1609. /* set mclk/sclk to bypass */
  1610. if (rdev->family >= CHIP_RV770)
  1611. rv770_set_clk_bypass_mode(rdev);
  1612. /* disable BM */
  1613. pci_clear_master(rdev->pdev);
  1614. /* disable mem access */
  1615. rv515_mc_stop(rdev, &save);
  1616. if (r600_mc_wait_for_idle(rdev)) {
  1617. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1618. }
  1619. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1620. tmp = RREG32(BUS_CNTL);
  1621. tmp |= VGA_COHE_SPEC_TIMER_DIS;
  1622. WREG32(BUS_CNTL, tmp);
  1623. tmp = RREG32(BIF_SCRATCH0);
  1624. /* reset */
  1625. radeon_pci_config_reset(rdev);
  1626. mdelay(1);
  1627. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1628. tmp = SOFT_RESET_BIF;
  1629. WREG32(SRBM_SOFT_RESET, tmp);
  1630. mdelay(1);
  1631. WREG32(SRBM_SOFT_RESET, 0);
  1632. /* wait for asic to come out of reset */
  1633. for (i = 0; i < rdev->usec_timeout; i++) {
  1634. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  1635. break;
  1636. udelay(1);
  1637. }
  1638. }
  1639. int r600_asic_reset(struct radeon_device *rdev)
  1640. {
  1641. u32 reset_mask;
  1642. reset_mask = r600_gpu_check_soft_reset(rdev);
  1643. if (reset_mask)
  1644. r600_set_bios_scratch_engine_hung(rdev, true);
  1645. /* try soft reset */
  1646. r600_gpu_soft_reset(rdev, reset_mask);
  1647. reset_mask = r600_gpu_check_soft_reset(rdev);
  1648. /* try pci config reset */
  1649. if (reset_mask && radeon_hard_reset)
  1650. r600_gpu_pci_config_reset(rdev);
  1651. reset_mask = r600_gpu_check_soft_reset(rdev);
  1652. if (!reset_mask)
  1653. r600_set_bios_scratch_engine_hung(rdev, false);
  1654. return 0;
  1655. }
  1656. /**
  1657. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1658. *
  1659. * @rdev: radeon_device pointer
  1660. * @ring: radeon_ring structure holding ring information
  1661. *
  1662. * Check if the GFX engine is locked up.
  1663. * Returns true if the engine appears to be locked up, false if not.
  1664. */
  1665. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1666. {
  1667. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1668. if (!(reset_mask & (RADEON_RESET_GFX |
  1669. RADEON_RESET_COMPUTE |
  1670. RADEON_RESET_CP))) {
  1671. radeon_ring_lockup_update(rdev, ring);
  1672. return false;
  1673. }
  1674. return radeon_ring_test_lockup(rdev, ring);
  1675. }
  1676. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1677. u32 tiling_pipe_num,
  1678. u32 max_rb_num,
  1679. u32 total_max_rb_num,
  1680. u32 disabled_rb_mask)
  1681. {
  1682. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1683. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1684. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1685. unsigned i, j;
  1686. /* mask out the RBs that don't exist on that asic */
  1687. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1688. /* make sure at least one RB is available */
  1689. if ((tmp & 0xff) != 0xff)
  1690. disabled_rb_mask = tmp;
  1691. rendering_pipe_num = 1 << tiling_pipe_num;
  1692. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1693. BUG_ON(rendering_pipe_num < req_rb_num);
  1694. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1695. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1696. if (rdev->family <= CHIP_RV740) {
  1697. /* r6xx/r7xx */
  1698. rb_num_width = 2;
  1699. } else {
  1700. /* eg+ */
  1701. rb_num_width = 4;
  1702. }
  1703. for (i = 0; i < max_rb_num; i++) {
  1704. if (!(mask & disabled_rb_mask)) {
  1705. for (j = 0; j < pipe_rb_ratio; j++) {
  1706. data <<= rb_num_width;
  1707. data |= max_rb_num - i - 1;
  1708. }
  1709. if (pipe_rb_remain) {
  1710. data <<= rb_num_width;
  1711. data |= max_rb_num - i - 1;
  1712. pipe_rb_remain--;
  1713. }
  1714. }
  1715. mask >>= 1;
  1716. }
  1717. return data;
  1718. }
  1719. int r600_count_pipe_bits(uint32_t val)
  1720. {
  1721. return hweight32(val);
  1722. }
  1723. static void r600_gpu_init(struct radeon_device *rdev)
  1724. {
  1725. u32 tiling_config;
  1726. u32 ramcfg;
  1727. u32 cc_gc_shader_pipe_config;
  1728. u32 tmp;
  1729. int i, j;
  1730. u32 sq_config;
  1731. u32 sq_gpr_resource_mgmt_1 = 0;
  1732. u32 sq_gpr_resource_mgmt_2 = 0;
  1733. u32 sq_thread_resource_mgmt = 0;
  1734. u32 sq_stack_resource_mgmt_1 = 0;
  1735. u32 sq_stack_resource_mgmt_2 = 0;
  1736. u32 disabled_rb_mask;
  1737. rdev->config.r600.tiling_group_size = 256;
  1738. switch (rdev->family) {
  1739. case CHIP_R600:
  1740. rdev->config.r600.max_pipes = 4;
  1741. rdev->config.r600.max_tile_pipes = 8;
  1742. rdev->config.r600.max_simds = 4;
  1743. rdev->config.r600.max_backends = 4;
  1744. rdev->config.r600.max_gprs = 256;
  1745. rdev->config.r600.max_threads = 192;
  1746. rdev->config.r600.max_stack_entries = 256;
  1747. rdev->config.r600.max_hw_contexts = 8;
  1748. rdev->config.r600.max_gs_threads = 16;
  1749. rdev->config.r600.sx_max_export_size = 128;
  1750. rdev->config.r600.sx_max_export_pos_size = 16;
  1751. rdev->config.r600.sx_max_export_smx_size = 128;
  1752. rdev->config.r600.sq_num_cf_insts = 2;
  1753. break;
  1754. case CHIP_RV630:
  1755. case CHIP_RV635:
  1756. rdev->config.r600.max_pipes = 2;
  1757. rdev->config.r600.max_tile_pipes = 2;
  1758. rdev->config.r600.max_simds = 3;
  1759. rdev->config.r600.max_backends = 1;
  1760. rdev->config.r600.max_gprs = 128;
  1761. rdev->config.r600.max_threads = 192;
  1762. rdev->config.r600.max_stack_entries = 128;
  1763. rdev->config.r600.max_hw_contexts = 8;
  1764. rdev->config.r600.max_gs_threads = 4;
  1765. rdev->config.r600.sx_max_export_size = 128;
  1766. rdev->config.r600.sx_max_export_pos_size = 16;
  1767. rdev->config.r600.sx_max_export_smx_size = 128;
  1768. rdev->config.r600.sq_num_cf_insts = 2;
  1769. break;
  1770. case CHIP_RV610:
  1771. case CHIP_RV620:
  1772. case CHIP_RS780:
  1773. case CHIP_RS880:
  1774. rdev->config.r600.max_pipes = 1;
  1775. rdev->config.r600.max_tile_pipes = 1;
  1776. rdev->config.r600.max_simds = 2;
  1777. rdev->config.r600.max_backends = 1;
  1778. rdev->config.r600.max_gprs = 128;
  1779. rdev->config.r600.max_threads = 192;
  1780. rdev->config.r600.max_stack_entries = 128;
  1781. rdev->config.r600.max_hw_contexts = 4;
  1782. rdev->config.r600.max_gs_threads = 4;
  1783. rdev->config.r600.sx_max_export_size = 128;
  1784. rdev->config.r600.sx_max_export_pos_size = 16;
  1785. rdev->config.r600.sx_max_export_smx_size = 128;
  1786. rdev->config.r600.sq_num_cf_insts = 1;
  1787. break;
  1788. case CHIP_RV670:
  1789. rdev->config.r600.max_pipes = 4;
  1790. rdev->config.r600.max_tile_pipes = 4;
  1791. rdev->config.r600.max_simds = 4;
  1792. rdev->config.r600.max_backends = 4;
  1793. rdev->config.r600.max_gprs = 192;
  1794. rdev->config.r600.max_threads = 192;
  1795. rdev->config.r600.max_stack_entries = 256;
  1796. rdev->config.r600.max_hw_contexts = 8;
  1797. rdev->config.r600.max_gs_threads = 16;
  1798. rdev->config.r600.sx_max_export_size = 128;
  1799. rdev->config.r600.sx_max_export_pos_size = 16;
  1800. rdev->config.r600.sx_max_export_smx_size = 128;
  1801. rdev->config.r600.sq_num_cf_insts = 2;
  1802. break;
  1803. default:
  1804. break;
  1805. }
  1806. /* Initialize HDP */
  1807. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1808. WREG32((0x2c14 + j), 0x00000000);
  1809. WREG32((0x2c18 + j), 0x00000000);
  1810. WREG32((0x2c1c + j), 0x00000000);
  1811. WREG32((0x2c20 + j), 0x00000000);
  1812. WREG32((0x2c24 + j), 0x00000000);
  1813. }
  1814. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1815. /* Setup tiling */
  1816. tiling_config = 0;
  1817. ramcfg = RREG32(RAMCFG);
  1818. switch (rdev->config.r600.max_tile_pipes) {
  1819. case 1:
  1820. tiling_config |= PIPE_TILING(0);
  1821. break;
  1822. case 2:
  1823. tiling_config |= PIPE_TILING(1);
  1824. break;
  1825. case 4:
  1826. tiling_config |= PIPE_TILING(2);
  1827. break;
  1828. case 8:
  1829. tiling_config |= PIPE_TILING(3);
  1830. break;
  1831. default:
  1832. break;
  1833. }
  1834. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1835. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1836. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1837. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1838. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1839. if (tmp > 3) {
  1840. tiling_config |= ROW_TILING(3);
  1841. tiling_config |= SAMPLE_SPLIT(3);
  1842. } else {
  1843. tiling_config |= ROW_TILING(tmp);
  1844. tiling_config |= SAMPLE_SPLIT(tmp);
  1845. }
  1846. tiling_config |= BANK_SWAPS(1);
  1847. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1848. tmp = rdev->config.r600.max_simds -
  1849. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1850. rdev->config.r600.active_simds = tmp;
  1851. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1852. tmp = 0;
  1853. for (i = 0; i < rdev->config.r600.max_backends; i++)
  1854. tmp |= (1 << i);
  1855. /* if all the backends are disabled, fix it up here */
  1856. if ((disabled_rb_mask & tmp) == tmp) {
  1857. for (i = 0; i < rdev->config.r600.max_backends; i++)
  1858. disabled_rb_mask &= ~(1 << i);
  1859. }
  1860. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1861. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1862. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1863. tiling_config |= tmp << 16;
  1864. rdev->config.r600.backend_map = tmp;
  1865. rdev->config.r600.tile_config = tiling_config;
  1866. WREG32(GB_TILING_CONFIG, tiling_config);
  1867. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1868. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1869. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1870. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1871. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1872. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1873. /* Setup some CP states */
  1874. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1875. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1876. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1877. SYNC_WALKER | SYNC_ALIGNER));
  1878. /* Setup various GPU states */
  1879. if (rdev->family == CHIP_RV670)
  1880. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1881. tmp = RREG32(SX_DEBUG_1);
  1882. tmp |= SMX_EVENT_RELEASE;
  1883. if ((rdev->family > CHIP_R600))
  1884. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1885. WREG32(SX_DEBUG_1, tmp);
  1886. if (((rdev->family) == CHIP_R600) ||
  1887. ((rdev->family) == CHIP_RV630) ||
  1888. ((rdev->family) == CHIP_RV610) ||
  1889. ((rdev->family) == CHIP_RV620) ||
  1890. ((rdev->family) == CHIP_RS780) ||
  1891. ((rdev->family) == CHIP_RS880)) {
  1892. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1893. } else {
  1894. WREG32(DB_DEBUG, 0);
  1895. }
  1896. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1897. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1898. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1899. WREG32(VGT_NUM_INSTANCES, 0);
  1900. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1901. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1902. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1903. if (((rdev->family) == CHIP_RV610) ||
  1904. ((rdev->family) == CHIP_RV620) ||
  1905. ((rdev->family) == CHIP_RS780) ||
  1906. ((rdev->family) == CHIP_RS880)) {
  1907. tmp = (CACHE_FIFO_SIZE(0xa) |
  1908. FETCH_FIFO_HIWATER(0xa) |
  1909. DONE_FIFO_HIWATER(0xe0) |
  1910. ALU_UPDATE_FIFO_HIWATER(0x8));
  1911. } else if (((rdev->family) == CHIP_R600) ||
  1912. ((rdev->family) == CHIP_RV630)) {
  1913. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1914. tmp |= DONE_FIFO_HIWATER(0x4);
  1915. }
  1916. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1917. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1918. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1919. */
  1920. sq_config = RREG32(SQ_CONFIG);
  1921. sq_config &= ~(PS_PRIO(3) |
  1922. VS_PRIO(3) |
  1923. GS_PRIO(3) |
  1924. ES_PRIO(3));
  1925. sq_config |= (DX9_CONSTS |
  1926. VC_ENABLE |
  1927. PS_PRIO(0) |
  1928. VS_PRIO(1) |
  1929. GS_PRIO(2) |
  1930. ES_PRIO(3));
  1931. if ((rdev->family) == CHIP_R600) {
  1932. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1933. NUM_VS_GPRS(124) |
  1934. NUM_CLAUSE_TEMP_GPRS(4));
  1935. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1936. NUM_ES_GPRS(0));
  1937. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1938. NUM_VS_THREADS(48) |
  1939. NUM_GS_THREADS(4) |
  1940. NUM_ES_THREADS(4));
  1941. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1942. NUM_VS_STACK_ENTRIES(128));
  1943. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1944. NUM_ES_STACK_ENTRIES(0));
  1945. } else if (((rdev->family) == CHIP_RV610) ||
  1946. ((rdev->family) == CHIP_RV620) ||
  1947. ((rdev->family) == CHIP_RS780) ||
  1948. ((rdev->family) == CHIP_RS880)) {
  1949. /* no vertex cache */
  1950. sq_config &= ~VC_ENABLE;
  1951. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1952. NUM_VS_GPRS(44) |
  1953. NUM_CLAUSE_TEMP_GPRS(2));
  1954. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1955. NUM_ES_GPRS(17));
  1956. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1957. NUM_VS_THREADS(78) |
  1958. NUM_GS_THREADS(4) |
  1959. NUM_ES_THREADS(31));
  1960. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1961. NUM_VS_STACK_ENTRIES(40));
  1962. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1963. NUM_ES_STACK_ENTRIES(16));
  1964. } else if (((rdev->family) == CHIP_RV630) ||
  1965. ((rdev->family) == CHIP_RV635)) {
  1966. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1967. NUM_VS_GPRS(44) |
  1968. NUM_CLAUSE_TEMP_GPRS(2));
  1969. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1970. NUM_ES_GPRS(18));
  1971. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1972. NUM_VS_THREADS(78) |
  1973. NUM_GS_THREADS(4) |
  1974. NUM_ES_THREADS(31));
  1975. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1976. NUM_VS_STACK_ENTRIES(40));
  1977. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1978. NUM_ES_STACK_ENTRIES(16));
  1979. } else if ((rdev->family) == CHIP_RV670) {
  1980. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1981. NUM_VS_GPRS(44) |
  1982. NUM_CLAUSE_TEMP_GPRS(2));
  1983. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1984. NUM_ES_GPRS(17));
  1985. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1986. NUM_VS_THREADS(78) |
  1987. NUM_GS_THREADS(4) |
  1988. NUM_ES_THREADS(31));
  1989. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1990. NUM_VS_STACK_ENTRIES(64));
  1991. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1992. NUM_ES_STACK_ENTRIES(64));
  1993. }
  1994. WREG32(SQ_CONFIG, sq_config);
  1995. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1996. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1997. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1998. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1999. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2000. if (((rdev->family) == CHIP_RV610) ||
  2001. ((rdev->family) == CHIP_RV620) ||
  2002. ((rdev->family) == CHIP_RS780) ||
  2003. ((rdev->family) == CHIP_RS880)) {
  2004. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  2005. } else {
  2006. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  2007. }
  2008. /* More default values. 2D/3D driver should adjust as needed */
  2009. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  2010. S1_X(0x4) | S1_Y(0xc)));
  2011. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  2012. S1_X(0x2) | S1_Y(0x2) |
  2013. S2_X(0xa) | S2_Y(0x6) |
  2014. S3_X(0x6) | S3_Y(0xa)));
  2015. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  2016. S1_X(0x4) | S1_Y(0xc) |
  2017. S2_X(0x1) | S2_Y(0x6) |
  2018. S3_X(0xa) | S3_Y(0xe)));
  2019. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  2020. S5_X(0x0) | S5_Y(0x0) |
  2021. S6_X(0xb) | S6_Y(0x4) |
  2022. S7_X(0x7) | S7_Y(0x8)));
  2023. WREG32(VGT_STRMOUT_EN, 0);
  2024. tmp = rdev->config.r600.max_pipes * 16;
  2025. switch (rdev->family) {
  2026. case CHIP_RV610:
  2027. case CHIP_RV620:
  2028. case CHIP_RS780:
  2029. case CHIP_RS880:
  2030. tmp += 32;
  2031. break;
  2032. case CHIP_RV670:
  2033. tmp += 128;
  2034. break;
  2035. default:
  2036. break;
  2037. }
  2038. if (tmp > 256) {
  2039. tmp = 256;
  2040. }
  2041. WREG32(VGT_ES_PER_GS, 128);
  2042. WREG32(VGT_GS_PER_ES, tmp);
  2043. WREG32(VGT_GS_PER_VS, 2);
  2044. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2045. /* more default values. 2D/3D driver should adjust as needed */
  2046. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2047. WREG32(VGT_STRMOUT_EN, 0);
  2048. WREG32(SX_MISC, 0);
  2049. WREG32(PA_SC_MODE_CNTL, 0);
  2050. WREG32(PA_SC_AA_CONFIG, 0);
  2051. WREG32(PA_SC_LINE_STIPPLE, 0);
  2052. WREG32(SPI_INPUT_Z, 0);
  2053. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  2054. WREG32(CB_COLOR7_FRAG, 0);
  2055. /* Clear render buffer base addresses */
  2056. WREG32(CB_COLOR0_BASE, 0);
  2057. WREG32(CB_COLOR1_BASE, 0);
  2058. WREG32(CB_COLOR2_BASE, 0);
  2059. WREG32(CB_COLOR3_BASE, 0);
  2060. WREG32(CB_COLOR4_BASE, 0);
  2061. WREG32(CB_COLOR5_BASE, 0);
  2062. WREG32(CB_COLOR6_BASE, 0);
  2063. WREG32(CB_COLOR7_BASE, 0);
  2064. WREG32(CB_COLOR7_FRAG, 0);
  2065. switch (rdev->family) {
  2066. case CHIP_RV610:
  2067. case CHIP_RV620:
  2068. case CHIP_RS780:
  2069. case CHIP_RS880:
  2070. tmp = TC_L2_SIZE(8);
  2071. break;
  2072. case CHIP_RV630:
  2073. case CHIP_RV635:
  2074. tmp = TC_L2_SIZE(4);
  2075. break;
  2076. case CHIP_R600:
  2077. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  2078. break;
  2079. default:
  2080. tmp = TC_L2_SIZE(0);
  2081. break;
  2082. }
  2083. WREG32(TC_CNTL, tmp);
  2084. tmp = RREG32(HDP_HOST_PATH_CNTL);
  2085. WREG32(HDP_HOST_PATH_CNTL, tmp);
  2086. tmp = RREG32(ARB_POP);
  2087. tmp |= ENABLE_TC128;
  2088. WREG32(ARB_POP, tmp);
  2089. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  2090. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  2091. NUM_CLIP_SEQ(3)));
  2092. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  2093. WREG32(VC_ENHANCE, 0);
  2094. }
  2095. /*
  2096. * Indirect registers accessor
  2097. */
  2098. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  2099. {
  2100. unsigned long flags;
  2101. u32 r;
  2102. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2103. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2104. (void)RREG32(PCIE_PORT_INDEX);
  2105. r = RREG32(PCIE_PORT_DATA);
  2106. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2107. return r;
  2108. }
  2109. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2110. {
  2111. unsigned long flags;
  2112. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2113. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2114. (void)RREG32(PCIE_PORT_INDEX);
  2115. WREG32(PCIE_PORT_DATA, (v));
  2116. (void)RREG32(PCIE_PORT_DATA);
  2117. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2118. }
  2119. /*
  2120. * CP & Ring
  2121. */
  2122. void r600_cp_stop(struct radeon_device *rdev)
  2123. {
  2124. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2125. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2126. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  2127. WREG32(SCRATCH_UMSK, 0);
  2128. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2129. }
  2130. int r600_init_microcode(struct radeon_device *rdev)
  2131. {
  2132. const char *chip_name;
  2133. const char *rlc_chip_name;
  2134. const char *smc_chip_name = "RV770";
  2135. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  2136. char fw_name[30];
  2137. int err;
  2138. DRM_DEBUG("\n");
  2139. switch (rdev->family) {
  2140. case CHIP_R600:
  2141. chip_name = "R600";
  2142. rlc_chip_name = "R600";
  2143. break;
  2144. case CHIP_RV610:
  2145. chip_name = "RV610";
  2146. rlc_chip_name = "R600";
  2147. break;
  2148. case CHIP_RV630:
  2149. chip_name = "RV630";
  2150. rlc_chip_name = "R600";
  2151. break;
  2152. case CHIP_RV620:
  2153. chip_name = "RV620";
  2154. rlc_chip_name = "R600";
  2155. break;
  2156. case CHIP_RV635:
  2157. chip_name = "RV635";
  2158. rlc_chip_name = "R600";
  2159. break;
  2160. case CHIP_RV670:
  2161. chip_name = "RV670";
  2162. rlc_chip_name = "R600";
  2163. break;
  2164. case CHIP_RS780:
  2165. case CHIP_RS880:
  2166. chip_name = "RS780";
  2167. rlc_chip_name = "R600";
  2168. break;
  2169. case CHIP_RV770:
  2170. chip_name = "RV770";
  2171. rlc_chip_name = "R700";
  2172. smc_chip_name = "RV770";
  2173. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2174. break;
  2175. case CHIP_RV730:
  2176. chip_name = "RV730";
  2177. rlc_chip_name = "R700";
  2178. smc_chip_name = "RV730";
  2179. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2180. break;
  2181. case CHIP_RV710:
  2182. chip_name = "RV710";
  2183. rlc_chip_name = "R700";
  2184. smc_chip_name = "RV710";
  2185. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2186. break;
  2187. case CHIP_RV740:
  2188. chip_name = "RV730";
  2189. rlc_chip_name = "R700";
  2190. smc_chip_name = "RV740";
  2191. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2192. break;
  2193. case CHIP_CEDAR:
  2194. chip_name = "CEDAR";
  2195. rlc_chip_name = "CEDAR";
  2196. smc_chip_name = "CEDAR";
  2197. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2198. break;
  2199. case CHIP_REDWOOD:
  2200. chip_name = "REDWOOD";
  2201. rlc_chip_name = "REDWOOD";
  2202. smc_chip_name = "REDWOOD";
  2203. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2204. break;
  2205. case CHIP_JUNIPER:
  2206. chip_name = "JUNIPER";
  2207. rlc_chip_name = "JUNIPER";
  2208. smc_chip_name = "JUNIPER";
  2209. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2210. break;
  2211. case CHIP_CYPRESS:
  2212. case CHIP_HEMLOCK:
  2213. chip_name = "CYPRESS";
  2214. rlc_chip_name = "CYPRESS";
  2215. smc_chip_name = "CYPRESS";
  2216. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2217. break;
  2218. case CHIP_PALM:
  2219. chip_name = "PALM";
  2220. rlc_chip_name = "SUMO";
  2221. break;
  2222. case CHIP_SUMO:
  2223. chip_name = "SUMO";
  2224. rlc_chip_name = "SUMO";
  2225. break;
  2226. case CHIP_SUMO2:
  2227. chip_name = "SUMO2";
  2228. rlc_chip_name = "SUMO";
  2229. break;
  2230. default: BUG();
  2231. }
  2232. if (rdev->family >= CHIP_CEDAR) {
  2233. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2234. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2235. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2236. } else if (rdev->family >= CHIP_RV770) {
  2237. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2238. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2239. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2240. } else {
  2241. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2242. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2243. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2244. }
  2245. DRM_INFO("Loading %s Microcode\n", chip_name);
  2246. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2247. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2248. if (err)
  2249. goto out;
  2250. if (rdev->pfp_fw->size != pfp_req_size) {
  2251. printk(KERN_ERR
  2252. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2253. rdev->pfp_fw->size, fw_name);
  2254. err = -EINVAL;
  2255. goto out;
  2256. }
  2257. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2258. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2259. if (err)
  2260. goto out;
  2261. if (rdev->me_fw->size != me_req_size) {
  2262. printk(KERN_ERR
  2263. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2264. rdev->me_fw->size, fw_name);
  2265. err = -EINVAL;
  2266. }
  2267. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2268. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2269. if (err)
  2270. goto out;
  2271. if (rdev->rlc_fw->size != rlc_req_size) {
  2272. printk(KERN_ERR
  2273. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2274. rdev->rlc_fw->size, fw_name);
  2275. err = -EINVAL;
  2276. }
  2277. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2278. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2279. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2280. if (err) {
  2281. printk(KERN_ERR
  2282. "smc: error loading firmware \"%s\"\n",
  2283. fw_name);
  2284. release_firmware(rdev->smc_fw);
  2285. rdev->smc_fw = NULL;
  2286. err = 0;
  2287. } else if (rdev->smc_fw->size != smc_req_size) {
  2288. printk(KERN_ERR
  2289. "smc: Bogus length %zu in firmware \"%s\"\n",
  2290. rdev->smc_fw->size, fw_name);
  2291. err = -EINVAL;
  2292. }
  2293. }
  2294. out:
  2295. if (err) {
  2296. if (err != -EINVAL)
  2297. printk(KERN_ERR
  2298. "r600_cp: Failed to load firmware \"%s\"\n",
  2299. fw_name);
  2300. release_firmware(rdev->pfp_fw);
  2301. rdev->pfp_fw = NULL;
  2302. release_firmware(rdev->me_fw);
  2303. rdev->me_fw = NULL;
  2304. release_firmware(rdev->rlc_fw);
  2305. rdev->rlc_fw = NULL;
  2306. release_firmware(rdev->smc_fw);
  2307. rdev->smc_fw = NULL;
  2308. }
  2309. return err;
  2310. }
  2311. u32 r600_gfx_get_rptr(struct radeon_device *rdev,
  2312. struct radeon_ring *ring)
  2313. {
  2314. u32 rptr;
  2315. if (rdev->wb.enabled)
  2316. rptr = rdev->wb.wb[ring->rptr_offs/4];
  2317. else
  2318. rptr = RREG32(R600_CP_RB_RPTR);
  2319. return rptr;
  2320. }
  2321. u32 r600_gfx_get_wptr(struct radeon_device *rdev,
  2322. struct radeon_ring *ring)
  2323. {
  2324. u32 wptr;
  2325. wptr = RREG32(R600_CP_RB_WPTR);
  2326. return wptr;
  2327. }
  2328. void r600_gfx_set_wptr(struct radeon_device *rdev,
  2329. struct radeon_ring *ring)
  2330. {
  2331. WREG32(R600_CP_RB_WPTR, ring->wptr);
  2332. (void)RREG32(R600_CP_RB_WPTR);
  2333. }
  2334. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2335. {
  2336. const __be32 *fw_data;
  2337. int i;
  2338. if (!rdev->me_fw || !rdev->pfp_fw)
  2339. return -EINVAL;
  2340. r600_cp_stop(rdev);
  2341. WREG32(CP_RB_CNTL,
  2342. #ifdef __BIG_ENDIAN
  2343. BUF_SWAP_32BIT |
  2344. #endif
  2345. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2346. /* Reset cp */
  2347. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2348. RREG32(GRBM_SOFT_RESET);
  2349. mdelay(15);
  2350. WREG32(GRBM_SOFT_RESET, 0);
  2351. WREG32(CP_ME_RAM_WADDR, 0);
  2352. fw_data = (const __be32 *)rdev->me_fw->data;
  2353. WREG32(CP_ME_RAM_WADDR, 0);
  2354. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2355. WREG32(CP_ME_RAM_DATA,
  2356. be32_to_cpup(fw_data++));
  2357. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2358. WREG32(CP_PFP_UCODE_ADDR, 0);
  2359. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2360. WREG32(CP_PFP_UCODE_DATA,
  2361. be32_to_cpup(fw_data++));
  2362. WREG32(CP_PFP_UCODE_ADDR, 0);
  2363. WREG32(CP_ME_RAM_WADDR, 0);
  2364. WREG32(CP_ME_RAM_RADDR, 0);
  2365. return 0;
  2366. }
  2367. int r600_cp_start(struct radeon_device *rdev)
  2368. {
  2369. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2370. int r;
  2371. uint32_t cp_me;
  2372. r = radeon_ring_lock(rdev, ring, 7);
  2373. if (r) {
  2374. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2375. return r;
  2376. }
  2377. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2378. radeon_ring_write(ring, 0x1);
  2379. if (rdev->family >= CHIP_RV770) {
  2380. radeon_ring_write(ring, 0x0);
  2381. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2382. } else {
  2383. radeon_ring_write(ring, 0x3);
  2384. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2385. }
  2386. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2387. radeon_ring_write(ring, 0);
  2388. radeon_ring_write(ring, 0);
  2389. radeon_ring_unlock_commit(rdev, ring, false);
  2390. cp_me = 0xff;
  2391. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2392. return 0;
  2393. }
  2394. int r600_cp_resume(struct radeon_device *rdev)
  2395. {
  2396. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2397. u32 tmp;
  2398. u32 rb_bufsz;
  2399. int r;
  2400. /* Reset cp */
  2401. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2402. RREG32(GRBM_SOFT_RESET);
  2403. mdelay(15);
  2404. WREG32(GRBM_SOFT_RESET, 0);
  2405. /* Set ring buffer size */
  2406. rb_bufsz = order_base_2(ring->ring_size / 8);
  2407. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2408. #ifdef __BIG_ENDIAN
  2409. tmp |= BUF_SWAP_32BIT;
  2410. #endif
  2411. WREG32(CP_RB_CNTL, tmp);
  2412. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2413. /* Set the write pointer delay */
  2414. WREG32(CP_RB_WPTR_DELAY, 0);
  2415. /* Initialize the ring buffer's read and write pointers */
  2416. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2417. WREG32(CP_RB_RPTR_WR, 0);
  2418. ring->wptr = 0;
  2419. WREG32(CP_RB_WPTR, ring->wptr);
  2420. /* set the wb address whether it's enabled or not */
  2421. WREG32(CP_RB_RPTR_ADDR,
  2422. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2423. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2424. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2425. if (rdev->wb.enabled)
  2426. WREG32(SCRATCH_UMSK, 0xff);
  2427. else {
  2428. tmp |= RB_NO_UPDATE;
  2429. WREG32(SCRATCH_UMSK, 0);
  2430. }
  2431. mdelay(1);
  2432. WREG32(CP_RB_CNTL, tmp);
  2433. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2434. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2435. r600_cp_start(rdev);
  2436. ring->ready = true;
  2437. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2438. if (r) {
  2439. ring->ready = false;
  2440. return r;
  2441. }
  2442. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2443. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2444. return 0;
  2445. }
  2446. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2447. {
  2448. u32 rb_bufsz;
  2449. int r;
  2450. /* Align ring size */
  2451. rb_bufsz = order_base_2(ring_size / 8);
  2452. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2453. ring->ring_size = ring_size;
  2454. ring->align_mask = 16 - 1;
  2455. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2456. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2457. if (r) {
  2458. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2459. ring->rptr_save_reg = 0;
  2460. }
  2461. }
  2462. }
  2463. void r600_cp_fini(struct radeon_device *rdev)
  2464. {
  2465. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2466. r600_cp_stop(rdev);
  2467. radeon_ring_fini(rdev, ring);
  2468. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2469. }
  2470. /*
  2471. * GPU scratch registers helpers function.
  2472. */
  2473. void r600_scratch_init(struct radeon_device *rdev)
  2474. {
  2475. int i;
  2476. rdev->scratch.num_reg = 7;
  2477. rdev->scratch.reg_base = SCRATCH_REG0;
  2478. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2479. rdev->scratch.free[i] = true;
  2480. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2481. }
  2482. }
  2483. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2484. {
  2485. uint32_t scratch;
  2486. uint32_t tmp = 0;
  2487. unsigned i;
  2488. int r;
  2489. r = radeon_scratch_get(rdev, &scratch);
  2490. if (r) {
  2491. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2492. return r;
  2493. }
  2494. WREG32(scratch, 0xCAFEDEAD);
  2495. r = radeon_ring_lock(rdev, ring, 3);
  2496. if (r) {
  2497. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2498. radeon_scratch_free(rdev, scratch);
  2499. return r;
  2500. }
  2501. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2502. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2503. radeon_ring_write(ring, 0xDEADBEEF);
  2504. radeon_ring_unlock_commit(rdev, ring, false);
  2505. for (i = 0; i < rdev->usec_timeout; i++) {
  2506. tmp = RREG32(scratch);
  2507. if (tmp == 0xDEADBEEF)
  2508. break;
  2509. DRM_UDELAY(1);
  2510. }
  2511. if (i < rdev->usec_timeout) {
  2512. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2513. } else {
  2514. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2515. ring->idx, scratch, tmp);
  2516. r = -EINVAL;
  2517. }
  2518. radeon_scratch_free(rdev, scratch);
  2519. return r;
  2520. }
  2521. /*
  2522. * CP fences/semaphores
  2523. */
  2524. void r600_fence_ring_emit(struct radeon_device *rdev,
  2525. struct radeon_fence *fence)
  2526. {
  2527. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2528. u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
  2529. PACKET3_SH_ACTION_ENA;
  2530. if (rdev->family >= CHIP_RV770)
  2531. cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
  2532. if (rdev->wb.use_event) {
  2533. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2534. /* flush read cache over gart */
  2535. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2536. radeon_ring_write(ring, cp_coher_cntl);
  2537. radeon_ring_write(ring, 0xFFFFFFFF);
  2538. radeon_ring_write(ring, 0);
  2539. radeon_ring_write(ring, 10); /* poll interval */
  2540. /* EVENT_WRITE_EOP - flush caches, send int */
  2541. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2542. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2543. radeon_ring_write(ring, lower_32_bits(addr));
  2544. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2545. radeon_ring_write(ring, fence->seq);
  2546. radeon_ring_write(ring, 0);
  2547. } else {
  2548. /* flush read cache over gart */
  2549. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2550. radeon_ring_write(ring, cp_coher_cntl);
  2551. radeon_ring_write(ring, 0xFFFFFFFF);
  2552. radeon_ring_write(ring, 0);
  2553. radeon_ring_write(ring, 10); /* poll interval */
  2554. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2555. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2556. /* wait for 3D idle clean */
  2557. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2558. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2559. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2560. /* Emit fence sequence & fire IRQ */
  2561. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2562. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2563. radeon_ring_write(ring, fence->seq);
  2564. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2565. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2566. radeon_ring_write(ring, RB_INT_STAT);
  2567. }
  2568. }
  2569. /**
  2570. * r600_semaphore_ring_emit - emit a semaphore on the CP ring
  2571. *
  2572. * @rdev: radeon_device pointer
  2573. * @ring: radeon ring buffer object
  2574. * @semaphore: radeon semaphore object
  2575. * @emit_wait: Is this a sempahore wait?
  2576. *
  2577. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  2578. * from running ahead of semaphore waits.
  2579. */
  2580. bool r600_semaphore_ring_emit(struct radeon_device *rdev,
  2581. struct radeon_ring *ring,
  2582. struct radeon_semaphore *semaphore,
  2583. bool emit_wait)
  2584. {
  2585. uint64_t addr = semaphore->gpu_addr;
  2586. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2587. if (rdev->family < CHIP_CAYMAN)
  2588. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2589. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2590. radeon_ring_write(ring, lower_32_bits(addr));
  2591. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2592. /* PFP_SYNC_ME packet only exists on 7xx+, only enable it on eg+ */
  2593. if (emit_wait && (rdev->family >= CHIP_CEDAR)) {
  2594. /* Prevent the PFP from running ahead of the semaphore wait */
  2595. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2596. radeon_ring_write(ring, 0x0);
  2597. }
  2598. return true;
  2599. }
  2600. /**
  2601. * r600_copy_cpdma - copy pages using the CP DMA engine
  2602. *
  2603. * @rdev: radeon_device pointer
  2604. * @src_offset: src GPU address
  2605. * @dst_offset: dst GPU address
  2606. * @num_gpu_pages: number of GPU pages to xfer
  2607. * @fence: radeon fence object
  2608. *
  2609. * Copy GPU paging using the CP DMA engine (r6xx+).
  2610. * Used by the radeon ttm implementation to move pages if
  2611. * registered as the asic copy callback.
  2612. */
  2613. struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
  2614. uint64_t src_offset, uint64_t dst_offset,
  2615. unsigned num_gpu_pages,
  2616. struct reservation_object *resv)
  2617. {
  2618. struct radeon_fence *fence;
  2619. struct radeon_sync sync;
  2620. int ring_index = rdev->asic->copy.blit_ring_index;
  2621. struct radeon_ring *ring = &rdev->ring[ring_index];
  2622. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2623. int i, num_loops;
  2624. int r = 0;
  2625. radeon_sync_create(&sync);
  2626. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2627. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2628. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2629. if (r) {
  2630. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2631. radeon_sync_free(rdev, &sync, NULL);
  2632. return ERR_PTR(r);
  2633. }
  2634. radeon_sync_resv(rdev, &sync, resv, false);
  2635. radeon_sync_rings(rdev, &sync, ring->idx);
  2636. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2637. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2638. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2639. for (i = 0; i < num_loops; i++) {
  2640. cur_size_in_bytes = size_in_bytes;
  2641. if (cur_size_in_bytes > 0x1fffff)
  2642. cur_size_in_bytes = 0x1fffff;
  2643. size_in_bytes -= cur_size_in_bytes;
  2644. tmp = upper_32_bits(src_offset) & 0xff;
  2645. if (size_in_bytes == 0)
  2646. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2647. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2648. radeon_ring_write(ring, lower_32_bits(src_offset));
  2649. radeon_ring_write(ring, tmp);
  2650. radeon_ring_write(ring, lower_32_bits(dst_offset));
  2651. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2652. radeon_ring_write(ring, cur_size_in_bytes);
  2653. src_offset += cur_size_in_bytes;
  2654. dst_offset += cur_size_in_bytes;
  2655. }
  2656. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2657. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2658. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2659. r = radeon_fence_emit(rdev, &fence, ring->idx);
  2660. if (r) {
  2661. radeon_ring_unlock_undo(rdev, ring);
  2662. radeon_sync_free(rdev, &sync, NULL);
  2663. return ERR_PTR(r);
  2664. }
  2665. radeon_ring_unlock_commit(rdev, ring, false);
  2666. radeon_sync_free(rdev, &sync, fence);
  2667. return fence;
  2668. }
  2669. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2670. uint32_t tiling_flags, uint32_t pitch,
  2671. uint32_t offset, uint32_t obj_size)
  2672. {
  2673. /* FIXME: implement */
  2674. return 0;
  2675. }
  2676. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2677. {
  2678. /* FIXME: implement */
  2679. }
  2680. static int r600_startup(struct radeon_device *rdev)
  2681. {
  2682. struct radeon_ring *ring;
  2683. int r;
  2684. /* enable pcie gen2 link */
  2685. r600_pcie_gen2_enable(rdev);
  2686. /* scratch needs to be initialized before MC */
  2687. r = r600_vram_scratch_init(rdev);
  2688. if (r)
  2689. return r;
  2690. r600_mc_program(rdev);
  2691. if (rdev->flags & RADEON_IS_AGP) {
  2692. r600_agp_enable(rdev);
  2693. } else {
  2694. r = r600_pcie_gart_enable(rdev);
  2695. if (r)
  2696. return r;
  2697. }
  2698. r600_gpu_init(rdev);
  2699. /* allocate wb buffer */
  2700. r = radeon_wb_init(rdev);
  2701. if (r)
  2702. return r;
  2703. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2704. if (r) {
  2705. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2706. return r;
  2707. }
  2708. if (rdev->has_uvd) {
  2709. r = uvd_v1_0_resume(rdev);
  2710. if (!r) {
  2711. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
  2712. if (r) {
  2713. dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
  2714. }
  2715. }
  2716. if (r)
  2717. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  2718. }
  2719. /* Enable IRQ */
  2720. if (!rdev->irq.installed) {
  2721. r = radeon_irq_kms_init(rdev);
  2722. if (r)
  2723. return r;
  2724. }
  2725. r = r600_irq_init(rdev);
  2726. if (r) {
  2727. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2728. radeon_irq_kms_fini(rdev);
  2729. return r;
  2730. }
  2731. r600_irq_set(rdev);
  2732. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2733. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2734. RADEON_CP_PACKET2);
  2735. if (r)
  2736. return r;
  2737. r = r600_cp_load_microcode(rdev);
  2738. if (r)
  2739. return r;
  2740. r = r600_cp_resume(rdev);
  2741. if (r)
  2742. return r;
  2743. if (rdev->has_uvd) {
  2744. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2745. if (ring->ring_size) {
  2746. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  2747. RADEON_CP_PACKET2);
  2748. if (!r)
  2749. r = uvd_v1_0_init(rdev);
  2750. if (r)
  2751. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  2752. }
  2753. }
  2754. r = radeon_ib_pool_init(rdev);
  2755. if (r) {
  2756. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2757. return r;
  2758. }
  2759. r = r600_audio_init(rdev);
  2760. if (r) {
  2761. DRM_ERROR("radeon: audio init failed\n");
  2762. return r;
  2763. }
  2764. return 0;
  2765. }
  2766. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2767. {
  2768. uint32_t temp;
  2769. temp = RREG32(CONFIG_CNTL);
  2770. if (state == false) {
  2771. temp &= ~(1<<0);
  2772. temp |= (1<<1);
  2773. } else {
  2774. temp &= ~(1<<1);
  2775. }
  2776. WREG32(CONFIG_CNTL, temp);
  2777. }
  2778. int r600_resume(struct radeon_device *rdev)
  2779. {
  2780. int r;
  2781. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2782. * posting will perform necessary task to bring back GPU into good
  2783. * shape.
  2784. */
  2785. /* post card */
  2786. atom_asic_init(rdev->mode_info.atom_context);
  2787. if (rdev->pm.pm_method == PM_METHOD_DPM)
  2788. radeon_pm_resume(rdev);
  2789. rdev->accel_working = true;
  2790. r = r600_startup(rdev);
  2791. if (r) {
  2792. DRM_ERROR("r600 startup failed on resume\n");
  2793. rdev->accel_working = false;
  2794. return r;
  2795. }
  2796. return r;
  2797. }
  2798. int r600_suspend(struct radeon_device *rdev)
  2799. {
  2800. radeon_pm_suspend(rdev);
  2801. r600_audio_fini(rdev);
  2802. r600_cp_stop(rdev);
  2803. if (rdev->has_uvd) {
  2804. uvd_v1_0_fini(rdev);
  2805. radeon_uvd_suspend(rdev);
  2806. }
  2807. r600_irq_suspend(rdev);
  2808. radeon_wb_disable(rdev);
  2809. r600_pcie_gart_disable(rdev);
  2810. return 0;
  2811. }
  2812. /* Plan is to move initialization in that function and use
  2813. * helper function so that radeon_device_init pretty much
  2814. * do nothing more than calling asic specific function. This
  2815. * should also allow to remove a bunch of callback function
  2816. * like vram_info.
  2817. */
  2818. int r600_init(struct radeon_device *rdev)
  2819. {
  2820. int r;
  2821. if (r600_debugfs_mc_info_init(rdev)) {
  2822. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2823. }
  2824. /* Read BIOS */
  2825. if (!radeon_get_bios(rdev)) {
  2826. if (ASIC_IS_AVIVO(rdev))
  2827. return -EINVAL;
  2828. }
  2829. /* Must be an ATOMBIOS */
  2830. if (!rdev->is_atom_bios) {
  2831. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2832. return -EINVAL;
  2833. }
  2834. r = radeon_atombios_init(rdev);
  2835. if (r)
  2836. return r;
  2837. /* Post card if necessary */
  2838. if (!radeon_card_posted(rdev)) {
  2839. if (!rdev->bios) {
  2840. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2841. return -EINVAL;
  2842. }
  2843. DRM_INFO("GPU not posted. posting now...\n");
  2844. atom_asic_init(rdev->mode_info.atom_context);
  2845. }
  2846. /* Initialize scratch registers */
  2847. r600_scratch_init(rdev);
  2848. /* Initialize surface registers */
  2849. radeon_surface_init(rdev);
  2850. /* Initialize clocks */
  2851. radeon_get_clock_info(rdev->ddev);
  2852. /* Fence driver */
  2853. r = radeon_fence_driver_init(rdev);
  2854. if (r)
  2855. return r;
  2856. if (rdev->flags & RADEON_IS_AGP) {
  2857. r = radeon_agp_init(rdev);
  2858. if (r)
  2859. radeon_agp_disable(rdev);
  2860. }
  2861. r = r600_mc_init(rdev);
  2862. if (r)
  2863. return r;
  2864. /* Memory manager */
  2865. r = radeon_bo_init(rdev);
  2866. if (r)
  2867. return r;
  2868. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2869. r = r600_init_microcode(rdev);
  2870. if (r) {
  2871. DRM_ERROR("Failed to load firmware!\n");
  2872. return r;
  2873. }
  2874. }
  2875. /* Initialize power management */
  2876. radeon_pm_init(rdev);
  2877. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2878. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2879. if (rdev->has_uvd) {
  2880. r = radeon_uvd_init(rdev);
  2881. if (!r) {
  2882. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  2883. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
  2884. }
  2885. }
  2886. rdev->ih.ring_obj = NULL;
  2887. r600_ih_ring_init(rdev, 64 * 1024);
  2888. r = r600_pcie_gart_init(rdev);
  2889. if (r)
  2890. return r;
  2891. rdev->accel_working = true;
  2892. r = r600_startup(rdev);
  2893. if (r) {
  2894. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2895. r600_cp_fini(rdev);
  2896. r600_irq_fini(rdev);
  2897. radeon_wb_fini(rdev);
  2898. radeon_ib_pool_fini(rdev);
  2899. radeon_irq_kms_fini(rdev);
  2900. r600_pcie_gart_fini(rdev);
  2901. rdev->accel_working = false;
  2902. }
  2903. return 0;
  2904. }
  2905. void r600_fini(struct radeon_device *rdev)
  2906. {
  2907. radeon_pm_fini(rdev);
  2908. r600_audio_fini(rdev);
  2909. r600_cp_fini(rdev);
  2910. r600_irq_fini(rdev);
  2911. if (rdev->has_uvd) {
  2912. uvd_v1_0_fini(rdev);
  2913. radeon_uvd_fini(rdev);
  2914. }
  2915. radeon_wb_fini(rdev);
  2916. radeon_ib_pool_fini(rdev);
  2917. radeon_irq_kms_fini(rdev);
  2918. r600_pcie_gart_fini(rdev);
  2919. r600_vram_scratch_fini(rdev);
  2920. radeon_agp_fini(rdev);
  2921. radeon_gem_fini(rdev);
  2922. radeon_fence_driver_fini(rdev);
  2923. radeon_bo_fini(rdev);
  2924. radeon_atombios_fini(rdev);
  2925. kfree(rdev->bios);
  2926. rdev->bios = NULL;
  2927. }
  2928. /*
  2929. * CS stuff
  2930. */
  2931. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2932. {
  2933. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2934. u32 next_rptr;
  2935. if (ring->rptr_save_reg) {
  2936. next_rptr = ring->wptr + 3 + 4;
  2937. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2938. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2939. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2940. radeon_ring_write(ring, next_rptr);
  2941. } else if (rdev->wb.enabled) {
  2942. next_rptr = ring->wptr + 5 + 4;
  2943. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2944. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2945. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2946. radeon_ring_write(ring, next_rptr);
  2947. radeon_ring_write(ring, 0);
  2948. }
  2949. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2950. radeon_ring_write(ring,
  2951. #ifdef __BIG_ENDIAN
  2952. (2 << 0) |
  2953. #endif
  2954. (ib->gpu_addr & 0xFFFFFFFC));
  2955. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2956. radeon_ring_write(ring, ib->length_dw);
  2957. }
  2958. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2959. {
  2960. struct radeon_ib ib;
  2961. uint32_t scratch;
  2962. uint32_t tmp = 0;
  2963. unsigned i;
  2964. int r;
  2965. r = radeon_scratch_get(rdev, &scratch);
  2966. if (r) {
  2967. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2968. return r;
  2969. }
  2970. WREG32(scratch, 0xCAFEDEAD);
  2971. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2972. if (r) {
  2973. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2974. goto free_scratch;
  2975. }
  2976. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2977. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2978. ib.ptr[2] = 0xDEADBEEF;
  2979. ib.length_dw = 3;
  2980. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  2981. if (r) {
  2982. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2983. goto free_ib;
  2984. }
  2985. r = radeon_fence_wait(ib.fence, false);
  2986. if (r) {
  2987. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2988. goto free_ib;
  2989. }
  2990. for (i = 0; i < rdev->usec_timeout; i++) {
  2991. tmp = RREG32(scratch);
  2992. if (tmp == 0xDEADBEEF)
  2993. break;
  2994. DRM_UDELAY(1);
  2995. }
  2996. if (i < rdev->usec_timeout) {
  2997. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2998. } else {
  2999. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3000. scratch, tmp);
  3001. r = -EINVAL;
  3002. }
  3003. free_ib:
  3004. radeon_ib_free(rdev, &ib);
  3005. free_scratch:
  3006. radeon_scratch_free(rdev, scratch);
  3007. return r;
  3008. }
  3009. /*
  3010. * Interrupts
  3011. *
  3012. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3013. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3014. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3015. * and host consumes. As the host irq handler processes interrupts, it
  3016. * increments the rptr. When the rptr catches up with the wptr, all the
  3017. * current interrupts have been processed.
  3018. */
  3019. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3020. {
  3021. u32 rb_bufsz;
  3022. /* Align ring size */
  3023. rb_bufsz = order_base_2(ring_size / 4);
  3024. ring_size = (1 << rb_bufsz) * 4;
  3025. rdev->ih.ring_size = ring_size;
  3026. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3027. rdev->ih.rptr = 0;
  3028. }
  3029. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3030. {
  3031. int r;
  3032. /* Allocate ring buffer */
  3033. if (rdev->ih.ring_obj == NULL) {
  3034. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3035. PAGE_SIZE, true,
  3036. RADEON_GEM_DOMAIN_GTT, 0,
  3037. NULL, NULL, &rdev->ih.ring_obj);
  3038. if (r) {
  3039. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3040. return r;
  3041. }
  3042. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3043. if (unlikely(r != 0))
  3044. return r;
  3045. r = radeon_bo_pin(rdev->ih.ring_obj,
  3046. RADEON_GEM_DOMAIN_GTT,
  3047. &rdev->ih.gpu_addr);
  3048. if (r) {
  3049. radeon_bo_unreserve(rdev->ih.ring_obj);
  3050. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3051. return r;
  3052. }
  3053. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3054. (void **)&rdev->ih.ring);
  3055. radeon_bo_unreserve(rdev->ih.ring_obj);
  3056. if (r) {
  3057. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3058. return r;
  3059. }
  3060. }
  3061. return 0;
  3062. }
  3063. void r600_ih_ring_fini(struct radeon_device *rdev)
  3064. {
  3065. int r;
  3066. if (rdev->ih.ring_obj) {
  3067. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3068. if (likely(r == 0)) {
  3069. radeon_bo_kunmap(rdev->ih.ring_obj);
  3070. radeon_bo_unpin(rdev->ih.ring_obj);
  3071. radeon_bo_unreserve(rdev->ih.ring_obj);
  3072. }
  3073. radeon_bo_unref(&rdev->ih.ring_obj);
  3074. rdev->ih.ring = NULL;
  3075. rdev->ih.ring_obj = NULL;
  3076. }
  3077. }
  3078. void r600_rlc_stop(struct radeon_device *rdev)
  3079. {
  3080. if ((rdev->family >= CHIP_RV770) &&
  3081. (rdev->family <= CHIP_RV740)) {
  3082. /* r7xx asics need to soft reset RLC before halting */
  3083. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3084. RREG32(SRBM_SOFT_RESET);
  3085. mdelay(15);
  3086. WREG32(SRBM_SOFT_RESET, 0);
  3087. RREG32(SRBM_SOFT_RESET);
  3088. }
  3089. WREG32(RLC_CNTL, 0);
  3090. }
  3091. static void r600_rlc_start(struct radeon_device *rdev)
  3092. {
  3093. WREG32(RLC_CNTL, RLC_ENABLE);
  3094. }
  3095. static int r600_rlc_resume(struct radeon_device *rdev)
  3096. {
  3097. u32 i;
  3098. const __be32 *fw_data;
  3099. if (!rdev->rlc_fw)
  3100. return -EINVAL;
  3101. r600_rlc_stop(rdev);
  3102. WREG32(RLC_HB_CNTL, 0);
  3103. WREG32(RLC_HB_BASE, 0);
  3104. WREG32(RLC_HB_RPTR, 0);
  3105. WREG32(RLC_HB_WPTR, 0);
  3106. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3107. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3108. WREG32(RLC_MC_CNTL, 0);
  3109. WREG32(RLC_UCODE_CNTL, 0);
  3110. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3111. if (rdev->family >= CHIP_RV770) {
  3112. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3113. WREG32(RLC_UCODE_ADDR, i);
  3114. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3115. }
  3116. } else {
  3117. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3118. WREG32(RLC_UCODE_ADDR, i);
  3119. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3120. }
  3121. }
  3122. WREG32(RLC_UCODE_ADDR, 0);
  3123. r600_rlc_start(rdev);
  3124. return 0;
  3125. }
  3126. static void r600_enable_interrupts(struct radeon_device *rdev)
  3127. {
  3128. u32 ih_cntl = RREG32(IH_CNTL);
  3129. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3130. ih_cntl |= ENABLE_INTR;
  3131. ih_rb_cntl |= IH_RB_ENABLE;
  3132. WREG32(IH_CNTL, ih_cntl);
  3133. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3134. rdev->ih.enabled = true;
  3135. }
  3136. void r600_disable_interrupts(struct radeon_device *rdev)
  3137. {
  3138. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3139. u32 ih_cntl = RREG32(IH_CNTL);
  3140. ih_rb_cntl &= ~IH_RB_ENABLE;
  3141. ih_cntl &= ~ENABLE_INTR;
  3142. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3143. WREG32(IH_CNTL, ih_cntl);
  3144. /* set rptr, wptr to 0 */
  3145. WREG32(IH_RB_RPTR, 0);
  3146. WREG32(IH_RB_WPTR, 0);
  3147. rdev->ih.enabled = false;
  3148. rdev->ih.rptr = 0;
  3149. }
  3150. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3151. {
  3152. u32 tmp;
  3153. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3154. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3155. WREG32(DMA_CNTL, tmp);
  3156. WREG32(GRBM_INT_CNTL, 0);
  3157. WREG32(DxMODE_INT_MASK, 0);
  3158. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3159. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3160. if (ASIC_IS_DCE3(rdev)) {
  3161. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3162. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3163. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3164. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3165. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3166. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3167. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3168. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3169. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3170. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3171. if (ASIC_IS_DCE32(rdev)) {
  3172. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3173. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3174. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3175. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3176. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3177. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3178. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3179. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3180. } else {
  3181. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3182. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3183. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3184. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3185. }
  3186. } else {
  3187. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3188. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3189. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3190. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3191. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3192. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3193. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3194. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3195. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3196. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3197. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3198. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3199. }
  3200. }
  3201. int r600_irq_init(struct radeon_device *rdev)
  3202. {
  3203. int ret = 0;
  3204. int rb_bufsz;
  3205. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3206. /* allocate ring */
  3207. ret = r600_ih_ring_alloc(rdev);
  3208. if (ret)
  3209. return ret;
  3210. /* disable irqs */
  3211. r600_disable_interrupts(rdev);
  3212. /* init rlc */
  3213. if (rdev->family >= CHIP_CEDAR)
  3214. ret = evergreen_rlc_resume(rdev);
  3215. else
  3216. ret = r600_rlc_resume(rdev);
  3217. if (ret) {
  3218. r600_ih_ring_fini(rdev);
  3219. return ret;
  3220. }
  3221. /* setup interrupt control */
  3222. /* set dummy read address to ring address */
  3223. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3224. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3225. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3226. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3227. */
  3228. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3229. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3230. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3231. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3232. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3233. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  3234. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3235. IH_WPTR_OVERFLOW_CLEAR |
  3236. (rb_bufsz << 1));
  3237. if (rdev->wb.enabled)
  3238. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3239. /* set the writeback address whether it's enabled or not */
  3240. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3241. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3242. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3243. /* set rptr, wptr to 0 */
  3244. WREG32(IH_RB_RPTR, 0);
  3245. WREG32(IH_RB_WPTR, 0);
  3246. /* Default settings for IH_CNTL (disabled at first) */
  3247. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3248. /* RPTR_REARM only works if msi's are enabled */
  3249. if (rdev->msi_enabled)
  3250. ih_cntl |= RPTR_REARM;
  3251. WREG32(IH_CNTL, ih_cntl);
  3252. /* force the active interrupt state to all disabled */
  3253. if (rdev->family >= CHIP_CEDAR)
  3254. evergreen_disable_interrupt_state(rdev);
  3255. else
  3256. r600_disable_interrupt_state(rdev);
  3257. /* at this point everything should be setup correctly to enable master */
  3258. pci_set_master(rdev->pdev);
  3259. /* enable irqs */
  3260. r600_enable_interrupts(rdev);
  3261. return ret;
  3262. }
  3263. void r600_irq_suspend(struct radeon_device *rdev)
  3264. {
  3265. r600_irq_disable(rdev);
  3266. r600_rlc_stop(rdev);
  3267. }
  3268. void r600_irq_fini(struct radeon_device *rdev)
  3269. {
  3270. r600_irq_suspend(rdev);
  3271. r600_ih_ring_fini(rdev);
  3272. }
  3273. int r600_irq_set(struct radeon_device *rdev)
  3274. {
  3275. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3276. u32 mode_int = 0;
  3277. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3278. u32 grbm_int_cntl = 0;
  3279. u32 hdmi0, hdmi1;
  3280. u32 dma_cntl;
  3281. u32 thermal_int = 0;
  3282. if (!rdev->irq.installed) {
  3283. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3284. return -EINVAL;
  3285. }
  3286. /* don't enable anything if the ih is disabled */
  3287. if (!rdev->ih.enabled) {
  3288. r600_disable_interrupts(rdev);
  3289. /* force the active interrupt state to all disabled */
  3290. r600_disable_interrupt_state(rdev);
  3291. return 0;
  3292. }
  3293. if (ASIC_IS_DCE3(rdev)) {
  3294. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3295. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3296. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3297. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3298. if (ASIC_IS_DCE32(rdev)) {
  3299. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3300. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3301. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3302. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3303. } else {
  3304. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3305. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3306. }
  3307. } else {
  3308. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3309. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3310. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3311. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3312. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3313. }
  3314. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3315. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3316. thermal_int = RREG32(CG_THERMAL_INT) &
  3317. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3318. } else if (rdev->family >= CHIP_RV770) {
  3319. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3320. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3321. }
  3322. if (rdev->irq.dpm_thermal) {
  3323. DRM_DEBUG("dpm thermal\n");
  3324. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3325. }
  3326. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3327. DRM_DEBUG("r600_irq_set: sw int\n");
  3328. cp_int_cntl |= RB_INT_ENABLE;
  3329. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3330. }
  3331. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3332. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3333. dma_cntl |= TRAP_ENABLE;
  3334. }
  3335. if (rdev->irq.crtc_vblank_int[0] ||
  3336. atomic_read(&rdev->irq.pflip[0])) {
  3337. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3338. mode_int |= D1MODE_VBLANK_INT_MASK;
  3339. }
  3340. if (rdev->irq.crtc_vblank_int[1] ||
  3341. atomic_read(&rdev->irq.pflip[1])) {
  3342. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3343. mode_int |= D2MODE_VBLANK_INT_MASK;
  3344. }
  3345. if (rdev->irq.hpd[0]) {
  3346. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3347. hpd1 |= DC_HPDx_INT_EN;
  3348. }
  3349. if (rdev->irq.hpd[1]) {
  3350. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3351. hpd2 |= DC_HPDx_INT_EN;
  3352. }
  3353. if (rdev->irq.hpd[2]) {
  3354. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3355. hpd3 |= DC_HPDx_INT_EN;
  3356. }
  3357. if (rdev->irq.hpd[3]) {
  3358. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3359. hpd4 |= DC_HPDx_INT_EN;
  3360. }
  3361. if (rdev->irq.hpd[4]) {
  3362. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3363. hpd5 |= DC_HPDx_INT_EN;
  3364. }
  3365. if (rdev->irq.hpd[5]) {
  3366. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3367. hpd6 |= DC_HPDx_INT_EN;
  3368. }
  3369. if (rdev->irq.afmt[0]) {
  3370. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3371. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3372. }
  3373. if (rdev->irq.afmt[1]) {
  3374. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3375. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3376. }
  3377. WREG32(CP_INT_CNTL, cp_int_cntl);
  3378. WREG32(DMA_CNTL, dma_cntl);
  3379. WREG32(DxMODE_INT_MASK, mode_int);
  3380. WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3381. WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3382. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3383. if (ASIC_IS_DCE3(rdev)) {
  3384. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3385. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3386. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3387. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3388. if (ASIC_IS_DCE32(rdev)) {
  3389. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3390. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3391. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3392. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3393. } else {
  3394. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3395. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3396. }
  3397. } else {
  3398. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3399. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3400. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3401. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3402. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3403. }
  3404. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3405. WREG32(CG_THERMAL_INT, thermal_int);
  3406. } else if (rdev->family >= CHIP_RV770) {
  3407. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3408. }
  3409. return 0;
  3410. }
  3411. static void r600_irq_ack(struct radeon_device *rdev)
  3412. {
  3413. u32 tmp;
  3414. if (ASIC_IS_DCE3(rdev)) {
  3415. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3416. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3417. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3418. if (ASIC_IS_DCE32(rdev)) {
  3419. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3420. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3421. } else {
  3422. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3423. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3424. }
  3425. } else {
  3426. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3427. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3428. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3429. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3430. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3431. }
  3432. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3433. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3434. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3435. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3436. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3437. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3438. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3439. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3440. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3441. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3442. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3443. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3444. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3445. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3446. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3447. if (ASIC_IS_DCE3(rdev)) {
  3448. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3449. tmp |= DC_HPDx_INT_ACK;
  3450. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3451. } else {
  3452. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3453. tmp |= DC_HPDx_INT_ACK;
  3454. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3455. }
  3456. }
  3457. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3458. if (ASIC_IS_DCE3(rdev)) {
  3459. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3460. tmp |= DC_HPDx_INT_ACK;
  3461. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3462. } else {
  3463. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3464. tmp |= DC_HPDx_INT_ACK;
  3465. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3466. }
  3467. }
  3468. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3469. if (ASIC_IS_DCE3(rdev)) {
  3470. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3471. tmp |= DC_HPDx_INT_ACK;
  3472. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3473. } else {
  3474. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3475. tmp |= DC_HPDx_INT_ACK;
  3476. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3477. }
  3478. }
  3479. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3480. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3481. tmp |= DC_HPDx_INT_ACK;
  3482. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3483. }
  3484. if (ASIC_IS_DCE32(rdev)) {
  3485. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3486. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3487. tmp |= DC_HPDx_INT_ACK;
  3488. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3489. }
  3490. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3491. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3492. tmp |= DC_HPDx_INT_ACK;
  3493. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3494. }
  3495. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3496. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3497. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3498. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3499. }
  3500. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3501. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3502. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3503. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3504. }
  3505. } else {
  3506. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3507. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3508. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3509. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3510. }
  3511. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3512. if (ASIC_IS_DCE3(rdev)) {
  3513. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3514. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3515. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3516. } else {
  3517. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3518. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3519. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3520. }
  3521. }
  3522. }
  3523. }
  3524. void r600_irq_disable(struct radeon_device *rdev)
  3525. {
  3526. r600_disable_interrupts(rdev);
  3527. /* Wait and acknowledge irq */
  3528. mdelay(1);
  3529. r600_irq_ack(rdev);
  3530. r600_disable_interrupt_state(rdev);
  3531. }
  3532. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3533. {
  3534. u32 wptr, tmp;
  3535. if (rdev->wb.enabled)
  3536. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3537. else
  3538. wptr = RREG32(IH_RB_WPTR);
  3539. if (wptr & RB_OVERFLOW) {
  3540. wptr &= ~RB_OVERFLOW;
  3541. /* When a ring buffer overflow happen start parsing interrupt
  3542. * from the last not overwritten vector (wptr + 16). Hopefully
  3543. * this should allow us to catchup.
  3544. */
  3545. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  3546. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  3547. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3548. tmp = RREG32(IH_RB_CNTL);
  3549. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3550. WREG32(IH_RB_CNTL, tmp);
  3551. }
  3552. return (wptr & rdev->ih.ptr_mask);
  3553. }
  3554. /* r600 IV Ring
  3555. * Each IV ring entry is 128 bits:
  3556. * [7:0] - interrupt source id
  3557. * [31:8] - reserved
  3558. * [59:32] - interrupt source data
  3559. * [127:60] - reserved
  3560. *
  3561. * The basic interrupt vector entries
  3562. * are decoded as follows:
  3563. * src_id src_data description
  3564. * 1 0 D1 Vblank
  3565. * 1 1 D1 Vline
  3566. * 5 0 D2 Vblank
  3567. * 5 1 D2 Vline
  3568. * 19 0 FP Hot plug detection A
  3569. * 19 1 FP Hot plug detection B
  3570. * 19 2 DAC A auto-detection
  3571. * 19 3 DAC B auto-detection
  3572. * 21 4 HDMI block A
  3573. * 21 5 HDMI block B
  3574. * 176 - CP_INT RB
  3575. * 177 - CP_INT IB1
  3576. * 178 - CP_INT IB2
  3577. * 181 - EOP Interrupt
  3578. * 233 - GUI Idle
  3579. *
  3580. * Note, these are based on r600 and may need to be
  3581. * adjusted or added to on newer asics
  3582. */
  3583. int r600_irq_process(struct radeon_device *rdev)
  3584. {
  3585. u32 wptr;
  3586. u32 rptr;
  3587. u32 src_id, src_data;
  3588. u32 ring_index;
  3589. bool queue_hotplug = false;
  3590. bool queue_hdmi = false;
  3591. bool queue_thermal = false;
  3592. if (!rdev->ih.enabled || rdev->shutdown)
  3593. return IRQ_NONE;
  3594. /* No MSIs, need a dummy read to flush PCI DMAs */
  3595. if (!rdev->msi_enabled)
  3596. RREG32(IH_RB_WPTR);
  3597. wptr = r600_get_ih_wptr(rdev);
  3598. restart_ih:
  3599. /* is somebody else already processing irqs? */
  3600. if (atomic_xchg(&rdev->ih.lock, 1))
  3601. return IRQ_NONE;
  3602. rptr = rdev->ih.rptr;
  3603. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3604. /* Order reading of wptr vs. reading of IH ring data */
  3605. rmb();
  3606. /* display interrupts */
  3607. r600_irq_ack(rdev);
  3608. while (rptr != wptr) {
  3609. /* wptr/rptr are in bytes! */
  3610. ring_index = rptr / 4;
  3611. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3612. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3613. switch (src_id) {
  3614. case 1: /* D1 vblank/vline */
  3615. switch (src_data) {
  3616. case 0: /* D1 vblank */
  3617. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3618. if (rdev->irq.crtc_vblank_int[0]) {
  3619. drm_handle_vblank(rdev->ddev, 0);
  3620. rdev->pm.vblank_sync = true;
  3621. wake_up(&rdev->irq.vblank_queue);
  3622. }
  3623. if (atomic_read(&rdev->irq.pflip[0]))
  3624. radeon_crtc_handle_vblank(rdev, 0);
  3625. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3626. DRM_DEBUG("IH: D1 vblank\n");
  3627. }
  3628. break;
  3629. case 1: /* D1 vline */
  3630. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3631. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3632. DRM_DEBUG("IH: D1 vline\n");
  3633. }
  3634. break;
  3635. default:
  3636. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3637. break;
  3638. }
  3639. break;
  3640. case 5: /* D2 vblank/vline */
  3641. switch (src_data) {
  3642. case 0: /* D2 vblank */
  3643. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3644. if (rdev->irq.crtc_vblank_int[1]) {
  3645. drm_handle_vblank(rdev->ddev, 1);
  3646. rdev->pm.vblank_sync = true;
  3647. wake_up(&rdev->irq.vblank_queue);
  3648. }
  3649. if (atomic_read(&rdev->irq.pflip[1]))
  3650. radeon_crtc_handle_vblank(rdev, 1);
  3651. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3652. DRM_DEBUG("IH: D2 vblank\n");
  3653. }
  3654. break;
  3655. case 1: /* D1 vline */
  3656. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3657. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3658. DRM_DEBUG("IH: D2 vline\n");
  3659. }
  3660. break;
  3661. default:
  3662. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3663. break;
  3664. }
  3665. break;
  3666. case 9: /* D1 pflip */
  3667. DRM_DEBUG("IH: D1 flip\n");
  3668. if (radeon_use_pflipirq > 0)
  3669. radeon_crtc_handle_flip(rdev, 0);
  3670. break;
  3671. case 11: /* D2 pflip */
  3672. DRM_DEBUG("IH: D2 flip\n");
  3673. if (radeon_use_pflipirq > 0)
  3674. radeon_crtc_handle_flip(rdev, 1);
  3675. break;
  3676. case 19: /* HPD/DAC hotplug */
  3677. switch (src_data) {
  3678. case 0:
  3679. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3680. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3681. queue_hotplug = true;
  3682. DRM_DEBUG("IH: HPD1\n");
  3683. }
  3684. break;
  3685. case 1:
  3686. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3687. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3688. queue_hotplug = true;
  3689. DRM_DEBUG("IH: HPD2\n");
  3690. }
  3691. break;
  3692. case 4:
  3693. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3694. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3695. queue_hotplug = true;
  3696. DRM_DEBUG("IH: HPD3\n");
  3697. }
  3698. break;
  3699. case 5:
  3700. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3701. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3702. queue_hotplug = true;
  3703. DRM_DEBUG("IH: HPD4\n");
  3704. }
  3705. break;
  3706. case 10:
  3707. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3708. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3709. queue_hotplug = true;
  3710. DRM_DEBUG("IH: HPD5\n");
  3711. }
  3712. break;
  3713. case 12:
  3714. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3715. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3716. queue_hotplug = true;
  3717. DRM_DEBUG("IH: HPD6\n");
  3718. }
  3719. break;
  3720. default:
  3721. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3722. break;
  3723. }
  3724. break;
  3725. case 21: /* hdmi */
  3726. switch (src_data) {
  3727. case 4:
  3728. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3729. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3730. queue_hdmi = true;
  3731. DRM_DEBUG("IH: HDMI0\n");
  3732. }
  3733. break;
  3734. case 5:
  3735. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3736. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3737. queue_hdmi = true;
  3738. DRM_DEBUG("IH: HDMI1\n");
  3739. }
  3740. break;
  3741. default:
  3742. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3743. break;
  3744. }
  3745. break;
  3746. case 124: /* UVD */
  3747. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3748. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3749. break;
  3750. case 176: /* CP_INT in ring buffer */
  3751. case 177: /* CP_INT in IB1 */
  3752. case 178: /* CP_INT in IB2 */
  3753. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3754. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3755. break;
  3756. case 181: /* CP EOP event */
  3757. DRM_DEBUG("IH: CP EOP\n");
  3758. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3759. break;
  3760. case 224: /* DMA trap event */
  3761. DRM_DEBUG("IH: DMA trap\n");
  3762. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3763. break;
  3764. case 230: /* thermal low to high */
  3765. DRM_DEBUG("IH: thermal low to high\n");
  3766. rdev->pm.dpm.thermal.high_to_low = false;
  3767. queue_thermal = true;
  3768. break;
  3769. case 231: /* thermal high to low */
  3770. DRM_DEBUG("IH: thermal high to low\n");
  3771. rdev->pm.dpm.thermal.high_to_low = true;
  3772. queue_thermal = true;
  3773. break;
  3774. case 233: /* GUI IDLE */
  3775. DRM_DEBUG("IH: GUI idle\n");
  3776. break;
  3777. default:
  3778. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3779. break;
  3780. }
  3781. /* wptr/rptr are in bytes! */
  3782. rptr += 16;
  3783. rptr &= rdev->ih.ptr_mask;
  3784. WREG32(IH_RB_RPTR, rptr);
  3785. }
  3786. if (queue_hotplug)
  3787. schedule_work(&rdev->hotplug_work);
  3788. if (queue_hdmi)
  3789. schedule_work(&rdev->audio_work);
  3790. if (queue_thermal && rdev->pm.dpm_enabled)
  3791. schedule_work(&rdev->pm.dpm.thermal.work);
  3792. rdev->ih.rptr = rptr;
  3793. atomic_set(&rdev->ih.lock, 0);
  3794. /* make sure wptr hasn't changed while processing */
  3795. wptr = r600_get_ih_wptr(rdev);
  3796. if (wptr != rptr)
  3797. goto restart_ih;
  3798. return IRQ_HANDLED;
  3799. }
  3800. /*
  3801. * Debugfs info
  3802. */
  3803. #if defined(CONFIG_DEBUG_FS)
  3804. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3805. {
  3806. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3807. struct drm_device *dev = node->minor->dev;
  3808. struct radeon_device *rdev = dev->dev_private;
  3809. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3810. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3811. return 0;
  3812. }
  3813. static struct drm_info_list r600_mc_info_list[] = {
  3814. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3815. };
  3816. #endif
  3817. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3818. {
  3819. #if defined(CONFIG_DEBUG_FS)
  3820. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3821. #else
  3822. return 0;
  3823. #endif
  3824. }
  3825. /**
  3826. * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
  3827. * rdev: radeon device structure
  3828. *
  3829. * Some R6XX/R7XX don't seem to take into account HDP flushes performed
  3830. * through the ring buffer. This leads to corruption in rendering, see
  3831. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
  3832. * directly perform the HDP flush by writing the register through MMIO.
  3833. */
  3834. void r600_mmio_hdp_flush(struct radeon_device *rdev)
  3835. {
  3836. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3837. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3838. * This seems to cause problems on some AGP cards. Just use the old
  3839. * method for them.
  3840. */
  3841. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3842. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3843. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3844. u32 tmp;
  3845. WREG32(HDP_DEBUG1, 0);
  3846. tmp = readl((void __iomem *)ptr);
  3847. } else
  3848. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3849. }
  3850. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3851. {
  3852. u32 link_width_cntl, mask;
  3853. if (rdev->flags & RADEON_IS_IGP)
  3854. return;
  3855. if (!(rdev->flags & RADEON_IS_PCIE))
  3856. return;
  3857. /* x2 cards have a special sequence */
  3858. if (ASIC_IS_X2(rdev))
  3859. return;
  3860. radeon_gui_idle(rdev);
  3861. switch (lanes) {
  3862. case 0:
  3863. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3864. break;
  3865. case 1:
  3866. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3867. break;
  3868. case 2:
  3869. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3870. break;
  3871. case 4:
  3872. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3873. break;
  3874. case 8:
  3875. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3876. break;
  3877. case 12:
  3878. /* not actually supported */
  3879. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3880. break;
  3881. case 16:
  3882. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3883. break;
  3884. default:
  3885. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3886. return;
  3887. }
  3888. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3889. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3890. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3891. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  3892. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3893. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3894. }
  3895. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3896. {
  3897. u32 link_width_cntl;
  3898. if (rdev->flags & RADEON_IS_IGP)
  3899. return 0;
  3900. if (!(rdev->flags & RADEON_IS_PCIE))
  3901. return 0;
  3902. /* x2 cards have a special sequence */
  3903. if (ASIC_IS_X2(rdev))
  3904. return 0;
  3905. radeon_gui_idle(rdev);
  3906. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3907. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3908. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3909. return 1;
  3910. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3911. return 2;
  3912. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3913. return 4;
  3914. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3915. return 8;
  3916. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3917. /* not actually supported */
  3918. return 12;
  3919. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3920. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3921. default:
  3922. return 16;
  3923. }
  3924. }
  3925. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3926. {
  3927. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3928. u16 link_cntl2;
  3929. if (radeon_pcie_gen2 == 0)
  3930. return;
  3931. if (rdev->flags & RADEON_IS_IGP)
  3932. return;
  3933. if (!(rdev->flags & RADEON_IS_PCIE))
  3934. return;
  3935. /* x2 cards have a special sequence */
  3936. if (ASIC_IS_X2(rdev))
  3937. return;
  3938. /* only RV6xx+ chips are supported */
  3939. if (rdev->family <= CHIP_R600)
  3940. return;
  3941. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  3942. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  3943. return;
  3944. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3945. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3946. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3947. return;
  3948. }
  3949. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3950. /* 55 nm r6xx asics */
  3951. if ((rdev->family == CHIP_RV670) ||
  3952. (rdev->family == CHIP_RV620) ||
  3953. (rdev->family == CHIP_RV635)) {
  3954. /* advertise upconfig capability */
  3955. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3956. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3957. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3958. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3959. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3960. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3961. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3962. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3963. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3964. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3965. } else {
  3966. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3967. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3968. }
  3969. }
  3970. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3971. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3972. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3973. /* 55 nm r6xx asics */
  3974. if ((rdev->family == CHIP_RV670) ||
  3975. (rdev->family == CHIP_RV620) ||
  3976. (rdev->family == CHIP_RV635)) {
  3977. WREG32(MM_CFGREGS_CNTL, 0x8);
  3978. link_cntl2 = RREG32(0x4088);
  3979. WREG32(MM_CFGREGS_CNTL, 0);
  3980. /* not supported yet */
  3981. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3982. return;
  3983. }
  3984. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3985. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3986. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3987. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3988. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3989. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3990. tmp = RREG32(0x541c);
  3991. WREG32(0x541c, tmp | 0x8);
  3992. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3993. link_cntl2 = RREG16(0x4088);
  3994. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3995. link_cntl2 |= 0x2;
  3996. WREG16(0x4088, link_cntl2);
  3997. WREG32(MM_CFGREGS_CNTL, 0);
  3998. if ((rdev->family == CHIP_RV670) ||
  3999. (rdev->family == CHIP_RV620) ||
  4000. (rdev->family == CHIP_RV635)) {
  4001. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4002. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4003. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4004. } else {
  4005. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4006. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4007. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4008. }
  4009. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4010. speed_cntl |= LC_GEN2_EN_STRAP;
  4011. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4012. } else {
  4013. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4014. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4015. if (1)
  4016. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4017. else
  4018. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4019. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4020. }
  4021. }
  4022. /**
  4023. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4024. *
  4025. * @rdev: radeon_device pointer
  4026. *
  4027. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4028. * Returns the 64 bit clock counter snapshot.
  4029. */
  4030. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4031. {
  4032. uint64_t clock;
  4033. mutex_lock(&rdev->gpu_clock_mutex);
  4034. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4035. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4036. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4037. mutex_unlock(&rdev->gpu_clock_mutex);
  4038. return clock;
  4039. }