r300.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include <drm/radeon_drm.h>
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_UNSNOOPED (1 << 0)
  68. #define R300_PTE_WRITEABLE (1 << 2)
  69. #define R300_PTE_READABLE (1 << 3)
  70. void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i,
  71. uint64_t addr, uint32_t flags)
  72. {
  73. void __iomem *ptr = rdev->gart.ptr;
  74. addr = (lower_32_bits(addr) >> 8) |
  75. ((upper_32_bits(addr) & 0xff) << 24);
  76. if (flags & RADEON_GART_PAGE_READ)
  77. addr |= R300_PTE_READABLE;
  78. if (flags & RADEON_GART_PAGE_WRITE)
  79. addr |= R300_PTE_WRITEABLE;
  80. if (!(flags & RADEON_GART_PAGE_SNOOP))
  81. addr |= R300_PTE_UNSNOOPED;
  82. /* on x86 we want this to be CPU endian, on powerpc
  83. * on powerpc without HW swappers, it'll get swapped on way
  84. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  85. writel(addr, ((void __iomem *)ptr) + (i * 4));
  86. }
  87. int rv370_pcie_gart_init(struct radeon_device *rdev)
  88. {
  89. int r;
  90. if (rdev->gart.robj) {
  91. WARN(1, "RV370 PCIE GART already initialized\n");
  92. return 0;
  93. }
  94. /* Initialize common gart structure */
  95. r = radeon_gart_init(rdev);
  96. if (r)
  97. return r;
  98. r = rv370_debugfs_pcie_gart_info_init(rdev);
  99. if (r)
  100. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  101. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  102. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  103. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  104. return radeon_gart_table_vram_alloc(rdev);
  105. }
  106. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  107. {
  108. uint32_t table_addr;
  109. uint32_t tmp;
  110. int r;
  111. if (rdev->gart.robj == NULL) {
  112. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  113. return -EINVAL;
  114. }
  115. r = radeon_gart_table_vram_pin(rdev);
  116. if (r)
  117. return r;
  118. /* discard memory request outside of configured range */
  119. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  122. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  124. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  126. table_addr = rdev->gart.table_addr;
  127. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  128. /* FIXME: setup default page */
  129. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  130. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  131. /* Clear error */
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  133. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  134. tmp |= RADEON_PCIE_TX_GART_EN;
  135. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  136. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  137. rv370_pcie_gart_tlb_flush(rdev);
  138. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  139. (unsigned)(rdev->mc.gtt_size >> 20),
  140. (unsigned long long)table_addr);
  141. rdev->gart.ready = true;
  142. return 0;
  143. }
  144. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  145. {
  146. u32 tmp;
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  149. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  150. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  151. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  152. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  153. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  154. radeon_gart_table_vram_unpin(rdev);
  155. }
  156. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  157. {
  158. radeon_gart_fini(rdev);
  159. rv370_pcie_gart_disable(rdev);
  160. radeon_gart_table_vram_free(rdev);
  161. }
  162. void r300_fence_ring_emit(struct radeon_device *rdev,
  163. struct radeon_fence *fence)
  164. {
  165. struct radeon_ring *ring = &rdev->ring[fence->ring];
  166. /* Who ever call radeon_fence_emit should call ring_lock and ask
  167. * for enough space (today caller are ib schedule and buffer move) */
  168. /* Write SC register so SC & US assert idle */
  169. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_TL, 0));
  170. radeon_ring_write(ring, 0);
  171. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_BR, 0));
  172. radeon_ring_write(ring, 0);
  173. /* Flush 3D cache */
  174. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  175. radeon_ring_write(ring, R300_RB3D_DC_FLUSH);
  176. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  177. radeon_ring_write(ring, R300_ZC_FLUSH);
  178. /* Wait until IDLE & CLEAN */
  179. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  180. radeon_ring_write(ring, (RADEON_WAIT_3D_IDLECLEAN |
  181. RADEON_WAIT_2D_IDLECLEAN |
  182. RADEON_WAIT_DMA_GUI_IDLE));
  183. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  184. radeon_ring_write(ring, rdev->config.r300.hdp_cntl |
  185. RADEON_HDP_READ_BUFFER_INVALIDATE);
  186. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  187. radeon_ring_write(ring, rdev->config.r300.hdp_cntl);
  188. /* Emit fence sequence & fire IRQ */
  189. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  190. radeon_ring_write(ring, fence->seq);
  191. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  192. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  193. }
  194. void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  195. {
  196. unsigned gb_tile_config;
  197. int r;
  198. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  199. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  200. switch(rdev->num_gb_pipes) {
  201. case 2:
  202. gb_tile_config |= R300_PIPE_COUNT_R300;
  203. break;
  204. case 3:
  205. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  206. break;
  207. case 4:
  208. gb_tile_config |= R300_PIPE_COUNT_R420;
  209. break;
  210. case 1:
  211. default:
  212. gb_tile_config |= R300_PIPE_COUNT_RV350;
  213. break;
  214. }
  215. r = radeon_ring_lock(rdev, ring, 64);
  216. if (r) {
  217. return;
  218. }
  219. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  220. radeon_ring_write(ring,
  221. RADEON_ISYNC_ANY2D_IDLE3D |
  222. RADEON_ISYNC_ANY3D_IDLE2D |
  223. RADEON_ISYNC_WAIT_IDLEGUI |
  224. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  225. radeon_ring_write(ring, PACKET0(R300_GB_TILE_CONFIG, 0));
  226. radeon_ring_write(ring, gb_tile_config);
  227. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  228. radeon_ring_write(ring,
  229. RADEON_WAIT_2D_IDLECLEAN |
  230. RADEON_WAIT_3D_IDLECLEAN);
  231. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  232. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  233. radeon_ring_write(ring, PACKET0(R300_GB_SELECT, 0));
  234. radeon_ring_write(ring, 0);
  235. radeon_ring_write(ring, PACKET0(R300_GB_ENABLE, 0));
  236. radeon_ring_write(ring, 0);
  237. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  238. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  239. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  240. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  241. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  242. radeon_ring_write(ring,
  243. RADEON_WAIT_2D_IDLECLEAN |
  244. RADEON_WAIT_3D_IDLECLEAN);
  245. radeon_ring_write(ring, PACKET0(R300_GB_AA_CONFIG, 0));
  246. radeon_ring_write(ring, 0);
  247. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  248. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  249. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  250. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  251. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS0, 0));
  252. radeon_ring_write(ring,
  253. ((6 << R300_MS_X0_SHIFT) |
  254. (6 << R300_MS_Y0_SHIFT) |
  255. (6 << R300_MS_X1_SHIFT) |
  256. (6 << R300_MS_Y1_SHIFT) |
  257. (6 << R300_MS_X2_SHIFT) |
  258. (6 << R300_MS_Y2_SHIFT) |
  259. (6 << R300_MSBD0_Y_SHIFT) |
  260. (6 << R300_MSBD0_X_SHIFT)));
  261. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS1, 0));
  262. radeon_ring_write(ring,
  263. ((6 << R300_MS_X3_SHIFT) |
  264. (6 << R300_MS_Y3_SHIFT) |
  265. (6 << R300_MS_X4_SHIFT) |
  266. (6 << R300_MS_Y4_SHIFT) |
  267. (6 << R300_MS_X5_SHIFT) |
  268. (6 << R300_MS_Y5_SHIFT) |
  269. (6 << R300_MSBD1_SHIFT)));
  270. radeon_ring_write(ring, PACKET0(R300_GA_ENHANCE, 0));
  271. radeon_ring_write(ring, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  272. radeon_ring_write(ring, PACKET0(R300_GA_POLY_MODE, 0));
  273. radeon_ring_write(ring,
  274. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  275. radeon_ring_write(ring, PACKET0(R300_GA_ROUND_MODE, 0));
  276. radeon_ring_write(ring,
  277. R300_GEOMETRY_ROUND_NEAREST |
  278. R300_COLOR_ROUND_NEAREST);
  279. radeon_ring_unlock_commit(rdev, ring, false);
  280. }
  281. static void r300_errata(struct radeon_device *rdev)
  282. {
  283. rdev->pll_errata = 0;
  284. if (rdev->family == CHIP_R300 &&
  285. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  286. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  287. }
  288. }
  289. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  290. {
  291. unsigned i;
  292. uint32_t tmp;
  293. for (i = 0; i < rdev->usec_timeout; i++) {
  294. /* read MC_STATUS */
  295. tmp = RREG32(RADEON_MC_STATUS);
  296. if (tmp & R300_MC_IDLE) {
  297. return 0;
  298. }
  299. DRM_UDELAY(1);
  300. }
  301. return -1;
  302. }
  303. static void r300_gpu_init(struct radeon_device *rdev)
  304. {
  305. uint32_t gb_tile_config, tmp;
  306. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  307. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  308. /* r300,r350 */
  309. rdev->num_gb_pipes = 2;
  310. } else {
  311. /* rv350,rv370,rv380,r300 AD, r350 AH */
  312. rdev->num_gb_pipes = 1;
  313. }
  314. rdev->num_z_pipes = 1;
  315. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  316. switch (rdev->num_gb_pipes) {
  317. case 2:
  318. gb_tile_config |= R300_PIPE_COUNT_R300;
  319. break;
  320. case 3:
  321. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  322. break;
  323. case 4:
  324. gb_tile_config |= R300_PIPE_COUNT_R420;
  325. break;
  326. default:
  327. case 1:
  328. gb_tile_config |= R300_PIPE_COUNT_RV350;
  329. break;
  330. }
  331. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  332. if (r100_gui_wait_for_idle(rdev)) {
  333. printk(KERN_WARNING "Failed to wait GUI idle while "
  334. "programming pipes. Bad things might happen.\n");
  335. }
  336. tmp = RREG32(R300_DST_PIPE_CONFIG);
  337. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  338. WREG32(R300_RB2D_DSTCACHE_MODE,
  339. R300_DC_AUTOFLUSH_ENABLE |
  340. R300_DC_DC_DISABLE_IGNORE_PE);
  341. if (r100_gui_wait_for_idle(rdev)) {
  342. printk(KERN_WARNING "Failed to wait GUI idle while "
  343. "programming pipes. Bad things might happen.\n");
  344. }
  345. if (r300_mc_wait_for_idle(rdev)) {
  346. printk(KERN_WARNING "Failed to wait MC idle while "
  347. "programming pipes. Bad things might happen.\n");
  348. }
  349. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  350. rdev->num_gb_pipes, rdev->num_z_pipes);
  351. }
  352. int r300_asic_reset(struct radeon_device *rdev)
  353. {
  354. struct r100_mc_save save;
  355. u32 status, tmp;
  356. int ret = 0;
  357. status = RREG32(R_000E40_RBBM_STATUS);
  358. if (!G_000E40_GUI_ACTIVE(status)) {
  359. return 0;
  360. }
  361. r100_mc_stop(rdev, &save);
  362. status = RREG32(R_000E40_RBBM_STATUS);
  363. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  364. /* stop CP */
  365. WREG32(RADEON_CP_CSQ_CNTL, 0);
  366. tmp = RREG32(RADEON_CP_RB_CNTL);
  367. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  368. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  369. WREG32(RADEON_CP_RB_WPTR, 0);
  370. WREG32(RADEON_CP_RB_CNTL, tmp);
  371. /* save PCI state */
  372. pci_save_state(rdev->pdev);
  373. /* disable bus mastering */
  374. r100_bm_disable(rdev);
  375. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  376. S_0000F0_SOFT_RESET_GA(1));
  377. RREG32(R_0000F0_RBBM_SOFT_RESET);
  378. mdelay(500);
  379. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  380. mdelay(1);
  381. status = RREG32(R_000E40_RBBM_STATUS);
  382. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  383. /* resetting the CP seems to be problematic sometimes it end up
  384. * hard locking the computer, but it's necessary for successful
  385. * reset more test & playing is needed on R3XX/R4XX to find a
  386. * reliable (if any solution)
  387. */
  388. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  389. RREG32(R_0000F0_RBBM_SOFT_RESET);
  390. mdelay(500);
  391. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  392. mdelay(1);
  393. status = RREG32(R_000E40_RBBM_STATUS);
  394. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  395. /* restore PCI & busmastering */
  396. pci_restore_state(rdev->pdev);
  397. r100_enable_bm(rdev);
  398. /* Check if GPU is idle */
  399. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  400. dev_err(rdev->dev, "failed to reset GPU\n");
  401. ret = -1;
  402. } else
  403. dev_info(rdev->dev, "GPU reset succeed\n");
  404. r100_mc_resume(rdev, &save);
  405. return ret;
  406. }
  407. /*
  408. * r300,r350,rv350,rv380 VRAM info
  409. */
  410. void r300_mc_init(struct radeon_device *rdev)
  411. {
  412. u64 base;
  413. u32 tmp;
  414. /* DDR for all card after R300 & IGP */
  415. rdev->mc.vram_is_ddr = true;
  416. tmp = RREG32(RADEON_MEM_CNTL);
  417. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  418. switch (tmp) {
  419. case 0: rdev->mc.vram_width = 64; break;
  420. case 1: rdev->mc.vram_width = 128; break;
  421. case 2: rdev->mc.vram_width = 256; break;
  422. default: rdev->mc.vram_width = 128; break;
  423. }
  424. r100_vram_init_sizes(rdev);
  425. base = rdev->mc.aper_base;
  426. if (rdev->flags & RADEON_IS_IGP)
  427. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  428. radeon_vram_location(rdev, &rdev->mc, base);
  429. rdev->mc.gtt_base_align = 0;
  430. if (!(rdev->flags & RADEON_IS_AGP))
  431. radeon_gtt_location(rdev, &rdev->mc);
  432. radeon_update_bandwidth_info(rdev);
  433. }
  434. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  435. {
  436. uint32_t link_width_cntl, mask;
  437. if (rdev->flags & RADEON_IS_IGP)
  438. return;
  439. if (!(rdev->flags & RADEON_IS_PCIE))
  440. return;
  441. /* FIXME wait for idle */
  442. switch (lanes) {
  443. case 0:
  444. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  445. break;
  446. case 1:
  447. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  448. break;
  449. case 2:
  450. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  451. break;
  452. case 4:
  453. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  454. break;
  455. case 8:
  456. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  457. break;
  458. case 12:
  459. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  460. break;
  461. case 16:
  462. default:
  463. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  464. break;
  465. }
  466. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  467. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  468. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  469. return;
  470. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  471. RADEON_PCIE_LC_RECONFIG_NOW |
  472. RADEON_PCIE_LC_RECONFIG_LATER |
  473. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  474. link_width_cntl |= mask;
  475. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  476. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  477. RADEON_PCIE_LC_RECONFIG_NOW));
  478. /* wait for lane set to complete */
  479. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  480. while (link_width_cntl == 0xffffffff)
  481. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  482. }
  483. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  484. {
  485. u32 link_width_cntl;
  486. if (rdev->flags & RADEON_IS_IGP)
  487. return 0;
  488. if (!(rdev->flags & RADEON_IS_PCIE))
  489. return 0;
  490. /* FIXME wait for idle */
  491. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  492. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  493. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  494. return 0;
  495. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  496. return 1;
  497. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  498. return 2;
  499. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  500. return 4;
  501. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  502. return 8;
  503. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  504. default:
  505. return 16;
  506. }
  507. }
  508. #if defined(CONFIG_DEBUG_FS)
  509. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  510. {
  511. struct drm_info_node *node = (struct drm_info_node *) m->private;
  512. struct drm_device *dev = node->minor->dev;
  513. struct radeon_device *rdev = dev->dev_private;
  514. uint32_t tmp;
  515. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  516. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  517. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  518. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  519. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  520. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  521. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  522. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  523. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  524. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  525. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  526. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  527. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  528. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  529. return 0;
  530. }
  531. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  532. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  533. };
  534. #endif
  535. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  536. {
  537. #if defined(CONFIG_DEBUG_FS)
  538. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  539. #else
  540. return 0;
  541. #endif
  542. }
  543. static int r300_packet0_check(struct radeon_cs_parser *p,
  544. struct radeon_cs_packet *pkt,
  545. unsigned idx, unsigned reg)
  546. {
  547. struct radeon_bo_list *reloc;
  548. struct r100_cs_track *track;
  549. volatile uint32_t *ib;
  550. uint32_t tmp, tile_flags = 0;
  551. unsigned i;
  552. int r;
  553. u32 idx_value;
  554. ib = p->ib.ptr;
  555. track = (struct r100_cs_track *)p->track;
  556. idx_value = radeon_get_ib_value(p, idx);
  557. switch(reg) {
  558. case AVIVO_D1MODE_VLINE_START_END:
  559. case RADEON_CRTC_GUI_TRIG_VLINE:
  560. r = r100_cs_packet_parse_vline(p);
  561. if (r) {
  562. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  563. idx, reg);
  564. radeon_cs_dump_packet(p, pkt);
  565. return r;
  566. }
  567. break;
  568. case RADEON_DST_PITCH_OFFSET:
  569. case RADEON_SRC_PITCH_OFFSET:
  570. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  571. if (r)
  572. return r;
  573. break;
  574. case R300_RB3D_COLOROFFSET0:
  575. case R300_RB3D_COLOROFFSET1:
  576. case R300_RB3D_COLOROFFSET2:
  577. case R300_RB3D_COLOROFFSET3:
  578. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  579. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  580. if (r) {
  581. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  582. idx, reg);
  583. radeon_cs_dump_packet(p, pkt);
  584. return r;
  585. }
  586. track->cb[i].robj = reloc->robj;
  587. track->cb[i].offset = idx_value;
  588. track->cb_dirty = true;
  589. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  590. break;
  591. case R300_ZB_DEPTHOFFSET:
  592. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  593. if (r) {
  594. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  595. idx, reg);
  596. radeon_cs_dump_packet(p, pkt);
  597. return r;
  598. }
  599. track->zb.robj = reloc->robj;
  600. track->zb.offset = idx_value;
  601. track->zb_dirty = true;
  602. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  603. break;
  604. case R300_TX_OFFSET_0:
  605. case R300_TX_OFFSET_0+4:
  606. case R300_TX_OFFSET_0+8:
  607. case R300_TX_OFFSET_0+12:
  608. case R300_TX_OFFSET_0+16:
  609. case R300_TX_OFFSET_0+20:
  610. case R300_TX_OFFSET_0+24:
  611. case R300_TX_OFFSET_0+28:
  612. case R300_TX_OFFSET_0+32:
  613. case R300_TX_OFFSET_0+36:
  614. case R300_TX_OFFSET_0+40:
  615. case R300_TX_OFFSET_0+44:
  616. case R300_TX_OFFSET_0+48:
  617. case R300_TX_OFFSET_0+52:
  618. case R300_TX_OFFSET_0+56:
  619. case R300_TX_OFFSET_0+60:
  620. i = (reg - R300_TX_OFFSET_0) >> 2;
  621. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  622. if (r) {
  623. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  624. idx, reg);
  625. radeon_cs_dump_packet(p, pkt);
  626. return r;
  627. }
  628. if (p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) {
  629. ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
  630. ((idx_value & ~31) + (u32)reloc->gpu_offset);
  631. } else {
  632. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  633. tile_flags |= R300_TXO_MACRO_TILE;
  634. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  635. tile_flags |= R300_TXO_MICRO_TILE;
  636. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  637. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  638. tmp = idx_value + ((u32)reloc->gpu_offset);
  639. tmp |= tile_flags;
  640. ib[idx] = tmp;
  641. }
  642. track->textures[i].robj = reloc->robj;
  643. track->tex_dirty = true;
  644. break;
  645. /* Tracked registers */
  646. case 0x2084:
  647. /* VAP_VF_CNTL */
  648. track->vap_vf_cntl = idx_value;
  649. break;
  650. case 0x20B4:
  651. /* VAP_VTX_SIZE */
  652. track->vtx_size = idx_value & 0x7F;
  653. break;
  654. case 0x2134:
  655. /* VAP_VF_MAX_VTX_INDX */
  656. track->max_indx = idx_value & 0x00FFFFFFUL;
  657. break;
  658. case 0x2088:
  659. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  660. if (p->rdev->family < CHIP_RV515)
  661. goto fail;
  662. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  663. break;
  664. case 0x43E4:
  665. /* SC_SCISSOR1 */
  666. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  667. if (p->rdev->family < CHIP_RV515) {
  668. track->maxy -= 1440;
  669. }
  670. track->cb_dirty = true;
  671. track->zb_dirty = true;
  672. break;
  673. case 0x4E00:
  674. /* RB3D_CCTL */
  675. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  676. p->rdev->cmask_filp != p->filp) {
  677. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  678. return -EINVAL;
  679. }
  680. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  681. track->cb_dirty = true;
  682. break;
  683. case 0x4E38:
  684. case 0x4E3C:
  685. case 0x4E40:
  686. case 0x4E44:
  687. /* RB3D_COLORPITCH0 */
  688. /* RB3D_COLORPITCH1 */
  689. /* RB3D_COLORPITCH2 */
  690. /* RB3D_COLORPITCH3 */
  691. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  692. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  693. if (r) {
  694. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  695. idx, reg);
  696. radeon_cs_dump_packet(p, pkt);
  697. return r;
  698. }
  699. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  700. tile_flags |= R300_COLOR_TILE_ENABLE;
  701. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  702. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  703. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  704. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  705. tmp = idx_value & ~(0x7 << 16);
  706. tmp |= tile_flags;
  707. ib[idx] = tmp;
  708. }
  709. i = (reg - 0x4E38) >> 2;
  710. track->cb[i].pitch = idx_value & 0x3FFE;
  711. switch (((idx_value >> 21) & 0xF)) {
  712. case 9:
  713. case 11:
  714. case 12:
  715. track->cb[i].cpp = 1;
  716. break;
  717. case 3:
  718. case 4:
  719. case 13:
  720. case 15:
  721. track->cb[i].cpp = 2;
  722. break;
  723. case 5:
  724. if (p->rdev->family < CHIP_RV515) {
  725. DRM_ERROR("Invalid color buffer format (%d)!\n",
  726. ((idx_value >> 21) & 0xF));
  727. return -EINVAL;
  728. }
  729. /* Pass through. */
  730. case 6:
  731. track->cb[i].cpp = 4;
  732. break;
  733. case 10:
  734. track->cb[i].cpp = 8;
  735. break;
  736. case 7:
  737. track->cb[i].cpp = 16;
  738. break;
  739. default:
  740. DRM_ERROR("Invalid color buffer format (%d) !\n",
  741. ((idx_value >> 21) & 0xF));
  742. return -EINVAL;
  743. }
  744. track->cb_dirty = true;
  745. break;
  746. case 0x4F00:
  747. /* ZB_CNTL */
  748. if (idx_value & 2) {
  749. track->z_enabled = true;
  750. } else {
  751. track->z_enabled = false;
  752. }
  753. track->zb_dirty = true;
  754. break;
  755. case 0x4F10:
  756. /* ZB_FORMAT */
  757. switch ((idx_value & 0xF)) {
  758. case 0:
  759. case 1:
  760. track->zb.cpp = 2;
  761. break;
  762. case 2:
  763. track->zb.cpp = 4;
  764. break;
  765. default:
  766. DRM_ERROR("Invalid z buffer format (%d) !\n",
  767. (idx_value & 0xF));
  768. return -EINVAL;
  769. }
  770. track->zb_dirty = true;
  771. break;
  772. case 0x4F24:
  773. /* ZB_DEPTHPITCH */
  774. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  775. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  776. if (r) {
  777. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  778. idx, reg);
  779. radeon_cs_dump_packet(p, pkt);
  780. return r;
  781. }
  782. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  783. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  784. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  785. tile_flags |= R300_DEPTHMICROTILE_TILED;
  786. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  787. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  788. tmp = idx_value & ~(0x7 << 16);
  789. tmp |= tile_flags;
  790. ib[idx] = tmp;
  791. }
  792. track->zb.pitch = idx_value & 0x3FFC;
  793. track->zb_dirty = true;
  794. break;
  795. case 0x4104:
  796. /* TX_ENABLE */
  797. for (i = 0; i < 16; i++) {
  798. bool enabled;
  799. enabled = !!(idx_value & (1 << i));
  800. track->textures[i].enabled = enabled;
  801. }
  802. track->tex_dirty = true;
  803. break;
  804. case 0x44C0:
  805. case 0x44C4:
  806. case 0x44C8:
  807. case 0x44CC:
  808. case 0x44D0:
  809. case 0x44D4:
  810. case 0x44D8:
  811. case 0x44DC:
  812. case 0x44E0:
  813. case 0x44E4:
  814. case 0x44E8:
  815. case 0x44EC:
  816. case 0x44F0:
  817. case 0x44F4:
  818. case 0x44F8:
  819. case 0x44FC:
  820. /* TX_FORMAT1_[0-15] */
  821. i = (reg - 0x44C0) >> 2;
  822. tmp = (idx_value >> 25) & 0x3;
  823. track->textures[i].tex_coord_type = tmp;
  824. switch ((idx_value & 0x1F)) {
  825. case R300_TX_FORMAT_X8:
  826. case R300_TX_FORMAT_Y4X4:
  827. case R300_TX_FORMAT_Z3Y3X2:
  828. track->textures[i].cpp = 1;
  829. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  830. break;
  831. case R300_TX_FORMAT_X16:
  832. case R300_TX_FORMAT_FL_I16:
  833. case R300_TX_FORMAT_Y8X8:
  834. case R300_TX_FORMAT_Z5Y6X5:
  835. case R300_TX_FORMAT_Z6Y5X5:
  836. case R300_TX_FORMAT_W4Z4Y4X4:
  837. case R300_TX_FORMAT_W1Z5Y5X5:
  838. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  839. case R300_TX_FORMAT_B8G8_B8G8:
  840. case R300_TX_FORMAT_G8R8_G8B8:
  841. track->textures[i].cpp = 2;
  842. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  843. break;
  844. case R300_TX_FORMAT_Y16X16:
  845. case R300_TX_FORMAT_FL_I16A16:
  846. case R300_TX_FORMAT_Z11Y11X10:
  847. case R300_TX_FORMAT_Z10Y11X11:
  848. case R300_TX_FORMAT_W8Z8Y8X8:
  849. case R300_TX_FORMAT_W2Z10Y10X10:
  850. case 0x17:
  851. case R300_TX_FORMAT_FL_I32:
  852. case 0x1e:
  853. track->textures[i].cpp = 4;
  854. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  855. break;
  856. case R300_TX_FORMAT_W16Z16Y16X16:
  857. case R300_TX_FORMAT_FL_R16G16B16A16:
  858. case R300_TX_FORMAT_FL_I32A32:
  859. track->textures[i].cpp = 8;
  860. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  861. break;
  862. case R300_TX_FORMAT_FL_R32G32B32A32:
  863. track->textures[i].cpp = 16;
  864. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  865. break;
  866. case R300_TX_FORMAT_DXT1:
  867. track->textures[i].cpp = 1;
  868. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  869. break;
  870. case R300_TX_FORMAT_ATI2N:
  871. if (p->rdev->family < CHIP_R420) {
  872. DRM_ERROR("Invalid texture format %u\n",
  873. (idx_value & 0x1F));
  874. return -EINVAL;
  875. }
  876. /* The same rules apply as for DXT3/5. */
  877. /* Pass through. */
  878. case R300_TX_FORMAT_DXT3:
  879. case R300_TX_FORMAT_DXT5:
  880. track->textures[i].cpp = 1;
  881. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  882. break;
  883. default:
  884. DRM_ERROR("Invalid texture format %u\n",
  885. (idx_value & 0x1F));
  886. return -EINVAL;
  887. }
  888. track->tex_dirty = true;
  889. break;
  890. case 0x4400:
  891. case 0x4404:
  892. case 0x4408:
  893. case 0x440C:
  894. case 0x4410:
  895. case 0x4414:
  896. case 0x4418:
  897. case 0x441C:
  898. case 0x4420:
  899. case 0x4424:
  900. case 0x4428:
  901. case 0x442C:
  902. case 0x4430:
  903. case 0x4434:
  904. case 0x4438:
  905. case 0x443C:
  906. /* TX_FILTER0_[0-15] */
  907. i = (reg - 0x4400) >> 2;
  908. tmp = idx_value & 0x7;
  909. if (tmp == 2 || tmp == 4 || tmp == 6) {
  910. track->textures[i].roundup_w = false;
  911. }
  912. tmp = (idx_value >> 3) & 0x7;
  913. if (tmp == 2 || tmp == 4 || tmp == 6) {
  914. track->textures[i].roundup_h = false;
  915. }
  916. track->tex_dirty = true;
  917. break;
  918. case 0x4500:
  919. case 0x4504:
  920. case 0x4508:
  921. case 0x450C:
  922. case 0x4510:
  923. case 0x4514:
  924. case 0x4518:
  925. case 0x451C:
  926. case 0x4520:
  927. case 0x4524:
  928. case 0x4528:
  929. case 0x452C:
  930. case 0x4530:
  931. case 0x4534:
  932. case 0x4538:
  933. case 0x453C:
  934. /* TX_FORMAT2_[0-15] */
  935. i = (reg - 0x4500) >> 2;
  936. tmp = idx_value & 0x3FFF;
  937. track->textures[i].pitch = tmp + 1;
  938. if (p->rdev->family >= CHIP_RV515) {
  939. tmp = ((idx_value >> 15) & 1) << 11;
  940. track->textures[i].width_11 = tmp;
  941. tmp = ((idx_value >> 16) & 1) << 11;
  942. track->textures[i].height_11 = tmp;
  943. /* ATI1N */
  944. if (idx_value & (1 << 14)) {
  945. /* The same rules apply as for DXT1. */
  946. track->textures[i].compress_format =
  947. R100_TRACK_COMP_DXT1;
  948. }
  949. } else if (idx_value & (1 << 14)) {
  950. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  951. return -EINVAL;
  952. }
  953. track->tex_dirty = true;
  954. break;
  955. case 0x4480:
  956. case 0x4484:
  957. case 0x4488:
  958. case 0x448C:
  959. case 0x4490:
  960. case 0x4494:
  961. case 0x4498:
  962. case 0x449C:
  963. case 0x44A0:
  964. case 0x44A4:
  965. case 0x44A8:
  966. case 0x44AC:
  967. case 0x44B0:
  968. case 0x44B4:
  969. case 0x44B8:
  970. case 0x44BC:
  971. /* TX_FORMAT0_[0-15] */
  972. i = (reg - 0x4480) >> 2;
  973. tmp = idx_value & 0x7FF;
  974. track->textures[i].width = tmp + 1;
  975. tmp = (idx_value >> 11) & 0x7FF;
  976. track->textures[i].height = tmp + 1;
  977. tmp = (idx_value >> 26) & 0xF;
  978. track->textures[i].num_levels = tmp;
  979. tmp = idx_value & (1 << 31);
  980. track->textures[i].use_pitch = !!tmp;
  981. tmp = (idx_value >> 22) & 0xF;
  982. track->textures[i].txdepth = tmp;
  983. track->tex_dirty = true;
  984. break;
  985. case R300_ZB_ZPASS_ADDR:
  986. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  987. if (r) {
  988. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  989. idx, reg);
  990. radeon_cs_dump_packet(p, pkt);
  991. return r;
  992. }
  993. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  994. break;
  995. case 0x4e0c:
  996. /* RB3D_COLOR_CHANNEL_MASK */
  997. track->color_channel_mask = idx_value;
  998. track->cb_dirty = true;
  999. break;
  1000. case 0x43a4:
  1001. /* SC_HYPERZ_EN */
  1002. /* r300c emits this register - we need to disable hyperz for it
  1003. * without complaining */
  1004. if (p->rdev->hyperz_filp != p->filp) {
  1005. if (idx_value & 0x1)
  1006. ib[idx] = idx_value & ~1;
  1007. }
  1008. break;
  1009. case 0x4f1c:
  1010. /* ZB_BW_CNTL */
  1011. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1012. track->cb_dirty = true;
  1013. track->zb_dirty = true;
  1014. if (p->rdev->hyperz_filp != p->filp) {
  1015. if (idx_value & (R300_HIZ_ENABLE |
  1016. R300_RD_COMP_ENABLE |
  1017. R300_WR_COMP_ENABLE |
  1018. R300_FAST_FILL_ENABLE))
  1019. goto fail;
  1020. }
  1021. break;
  1022. case 0x4e04:
  1023. /* RB3D_BLENDCNTL */
  1024. track->blend_read_enable = !!(idx_value & (1 << 2));
  1025. track->cb_dirty = true;
  1026. break;
  1027. case R300_RB3D_AARESOLVE_OFFSET:
  1028. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1029. if (r) {
  1030. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1031. idx, reg);
  1032. radeon_cs_dump_packet(p, pkt);
  1033. return r;
  1034. }
  1035. track->aa.robj = reloc->robj;
  1036. track->aa.offset = idx_value;
  1037. track->aa_dirty = true;
  1038. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1039. break;
  1040. case R300_RB3D_AARESOLVE_PITCH:
  1041. track->aa.pitch = idx_value & 0x3FFE;
  1042. track->aa_dirty = true;
  1043. break;
  1044. case R300_RB3D_AARESOLVE_CTL:
  1045. track->aaresolve = idx_value & 0x1;
  1046. track->aa_dirty = true;
  1047. break;
  1048. case 0x4f30: /* ZB_MASK_OFFSET */
  1049. case 0x4f34: /* ZB_ZMASK_PITCH */
  1050. case 0x4f44: /* ZB_HIZ_OFFSET */
  1051. case 0x4f54: /* ZB_HIZ_PITCH */
  1052. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1053. goto fail;
  1054. break;
  1055. case 0x4028:
  1056. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1057. goto fail;
  1058. /* GB_Z_PEQ_CONFIG */
  1059. if (p->rdev->family >= CHIP_RV350)
  1060. break;
  1061. goto fail;
  1062. break;
  1063. case 0x4be8:
  1064. /* valid register only on RV530 */
  1065. if (p->rdev->family == CHIP_RV530)
  1066. break;
  1067. /* fallthrough do not move */
  1068. default:
  1069. goto fail;
  1070. }
  1071. return 0;
  1072. fail:
  1073. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1074. reg, idx, idx_value);
  1075. return -EINVAL;
  1076. }
  1077. static int r300_packet3_check(struct radeon_cs_parser *p,
  1078. struct radeon_cs_packet *pkt)
  1079. {
  1080. struct radeon_bo_list *reloc;
  1081. struct r100_cs_track *track;
  1082. volatile uint32_t *ib;
  1083. unsigned idx;
  1084. int r;
  1085. ib = p->ib.ptr;
  1086. idx = pkt->idx + 1;
  1087. track = (struct r100_cs_track *)p->track;
  1088. switch(pkt->opcode) {
  1089. case PACKET3_3D_LOAD_VBPNTR:
  1090. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1091. if (r)
  1092. return r;
  1093. break;
  1094. case PACKET3_INDX_BUFFER:
  1095. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1096. if (r) {
  1097. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1098. radeon_cs_dump_packet(p, pkt);
  1099. return r;
  1100. }
  1101. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1102. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1103. if (r) {
  1104. return r;
  1105. }
  1106. break;
  1107. /* Draw packet */
  1108. case PACKET3_3D_DRAW_IMMD:
  1109. /* Number of dwords is vtx_size * (num_vertices - 1)
  1110. * PRIM_WALK must be equal to 3 vertex data in embedded
  1111. * in cmd stream */
  1112. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1113. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1114. return -EINVAL;
  1115. }
  1116. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1117. track->immd_dwords = pkt->count - 1;
  1118. r = r100_cs_track_check(p->rdev, track);
  1119. if (r) {
  1120. return r;
  1121. }
  1122. break;
  1123. case PACKET3_3D_DRAW_IMMD_2:
  1124. /* Number of dwords is vtx_size * (num_vertices - 1)
  1125. * PRIM_WALK must be equal to 3 vertex data in embedded
  1126. * in cmd stream */
  1127. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1128. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1129. return -EINVAL;
  1130. }
  1131. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1132. track->immd_dwords = pkt->count;
  1133. r = r100_cs_track_check(p->rdev, track);
  1134. if (r) {
  1135. return r;
  1136. }
  1137. break;
  1138. case PACKET3_3D_DRAW_VBUF:
  1139. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1140. r = r100_cs_track_check(p->rdev, track);
  1141. if (r) {
  1142. return r;
  1143. }
  1144. break;
  1145. case PACKET3_3D_DRAW_VBUF_2:
  1146. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1147. r = r100_cs_track_check(p->rdev, track);
  1148. if (r) {
  1149. return r;
  1150. }
  1151. break;
  1152. case PACKET3_3D_DRAW_INDX:
  1153. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1154. r = r100_cs_track_check(p->rdev, track);
  1155. if (r) {
  1156. return r;
  1157. }
  1158. break;
  1159. case PACKET3_3D_DRAW_INDX_2:
  1160. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1161. r = r100_cs_track_check(p->rdev, track);
  1162. if (r) {
  1163. return r;
  1164. }
  1165. break;
  1166. case PACKET3_3D_CLEAR_HIZ:
  1167. case PACKET3_3D_CLEAR_ZMASK:
  1168. if (p->rdev->hyperz_filp != p->filp)
  1169. return -EINVAL;
  1170. break;
  1171. case PACKET3_3D_CLEAR_CMASK:
  1172. if (p->rdev->cmask_filp != p->filp)
  1173. return -EINVAL;
  1174. break;
  1175. case PACKET3_NOP:
  1176. break;
  1177. default:
  1178. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1179. return -EINVAL;
  1180. }
  1181. return 0;
  1182. }
  1183. int r300_cs_parse(struct radeon_cs_parser *p)
  1184. {
  1185. struct radeon_cs_packet pkt;
  1186. struct r100_cs_track *track;
  1187. int r;
  1188. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1189. if (track == NULL)
  1190. return -ENOMEM;
  1191. r100_cs_track_clear(p->rdev, track);
  1192. p->track = track;
  1193. do {
  1194. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1195. if (r) {
  1196. return r;
  1197. }
  1198. p->idx += pkt.count + 2;
  1199. switch (pkt.type) {
  1200. case RADEON_PACKET_TYPE0:
  1201. r = r100_cs_parse_packet0(p, &pkt,
  1202. p->rdev->config.r300.reg_safe_bm,
  1203. p->rdev->config.r300.reg_safe_bm_size,
  1204. &r300_packet0_check);
  1205. break;
  1206. case RADEON_PACKET_TYPE2:
  1207. break;
  1208. case RADEON_PACKET_TYPE3:
  1209. r = r300_packet3_check(p, &pkt);
  1210. break;
  1211. default:
  1212. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1213. return -EINVAL;
  1214. }
  1215. if (r) {
  1216. return r;
  1217. }
  1218. } while (p->idx < p->chunk_ib->length_dw);
  1219. return 0;
  1220. }
  1221. void r300_set_reg_safe(struct radeon_device *rdev)
  1222. {
  1223. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1224. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1225. }
  1226. void r300_mc_program(struct radeon_device *rdev)
  1227. {
  1228. struct r100_mc_save save;
  1229. int r;
  1230. r = r100_debugfs_mc_info_init(rdev);
  1231. if (r) {
  1232. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1233. }
  1234. /* Stops all mc clients */
  1235. r100_mc_stop(rdev, &save);
  1236. if (rdev->flags & RADEON_IS_AGP) {
  1237. WREG32(R_00014C_MC_AGP_LOCATION,
  1238. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1239. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1240. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1241. WREG32(R_00015C_AGP_BASE_2,
  1242. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1243. } else {
  1244. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1245. WREG32(R_000170_AGP_BASE, 0);
  1246. WREG32(R_00015C_AGP_BASE_2, 0);
  1247. }
  1248. /* Wait for mc idle */
  1249. if (r300_mc_wait_for_idle(rdev))
  1250. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1251. /* Program MC, should be a 32bits limited address space */
  1252. WREG32(R_000148_MC_FB_LOCATION,
  1253. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1254. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1255. r100_mc_resume(rdev, &save);
  1256. }
  1257. void r300_clock_startup(struct radeon_device *rdev)
  1258. {
  1259. u32 tmp;
  1260. if (radeon_dynclks != -1 && radeon_dynclks)
  1261. radeon_legacy_set_clock_gating(rdev, 1);
  1262. /* We need to force on some of the block */
  1263. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1264. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1265. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1266. tmp |= S_00000D_FORCE_VAP(1);
  1267. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1268. }
  1269. static int r300_startup(struct radeon_device *rdev)
  1270. {
  1271. int r;
  1272. /* set common regs */
  1273. r100_set_common_regs(rdev);
  1274. /* program mc */
  1275. r300_mc_program(rdev);
  1276. /* Resume clock */
  1277. r300_clock_startup(rdev);
  1278. /* Initialize GPU configuration (# pipes, ...) */
  1279. r300_gpu_init(rdev);
  1280. /* Initialize GART (initialize after TTM so we can allocate
  1281. * memory through TTM but finalize after TTM) */
  1282. if (rdev->flags & RADEON_IS_PCIE) {
  1283. r = rv370_pcie_gart_enable(rdev);
  1284. if (r)
  1285. return r;
  1286. }
  1287. if (rdev->family == CHIP_R300 ||
  1288. rdev->family == CHIP_R350 ||
  1289. rdev->family == CHIP_RV350)
  1290. r100_enable_bm(rdev);
  1291. if (rdev->flags & RADEON_IS_PCI) {
  1292. r = r100_pci_gart_enable(rdev);
  1293. if (r)
  1294. return r;
  1295. }
  1296. /* allocate wb buffer */
  1297. r = radeon_wb_init(rdev);
  1298. if (r)
  1299. return r;
  1300. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1301. if (r) {
  1302. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1303. return r;
  1304. }
  1305. /* Enable IRQ */
  1306. if (!rdev->irq.installed) {
  1307. r = radeon_irq_kms_init(rdev);
  1308. if (r)
  1309. return r;
  1310. }
  1311. r100_irq_set(rdev);
  1312. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1313. /* 1M ring buffer */
  1314. r = r100_cp_init(rdev, 1024 * 1024);
  1315. if (r) {
  1316. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1317. return r;
  1318. }
  1319. r = radeon_ib_pool_init(rdev);
  1320. if (r) {
  1321. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1322. return r;
  1323. }
  1324. return 0;
  1325. }
  1326. int r300_resume(struct radeon_device *rdev)
  1327. {
  1328. int r;
  1329. /* Make sur GART are not working */
  1330. if (rdev->flags & RADEON_IS_PCIE)
  1331. rv370_pcie_gart_disable(rdev);
  1332. if (rdev->flags & RADEON_IS_PCI)
  1333. r100_pci_gart_disable(rdev);
  1334. /* Resume clock before doing reset */
  1335. r300_clock_startup(rdev);
  1336. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1337. if (radeon_asic_reset(rdev)) {
  1338. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1339. RREG32(R_000E40_RBBM_STATUS),
  1340. RREG32(R_0007C0_CP_STAT));
  1341. }
  1342. /* post */
  1343. radeon_combios_asic_init(rdev->ddev);
  1344. /* Resume clock after posting */
  1345. r300_clock_startup(rdev);
  1346. /* Initialize surface registers */
  1347. radeon_surface_init(rdev);
  1348. rdev->accel_working = true;
  1349. r = r300_startup(rdev);
  1350. if (r) {
  1351. rdev->accel_working = false;
  1352. }
  1353. return r;
  1354. }
  1355. int r300_suspend(struct radeon_device *rdev)
  1356. {
  1357. radeon_pm_suspend(rdev);
  1358. r100_cp_disable(rdev);
  1359. radeon_wb_disable(rdev);
  1360. r100_irq_disable(rdev);
  1361. if (rdev->flags & RADEON_IS_PCIE)
  1362. rv370_pcie_gart_disable(rdev);
  1363. if (rdev->flags & RADEON_IS_PCI)
  1364. r100_pci_gart_disable(rdev);
  1365. return 0;
  1366. }
  1367. void r300_fini(struct radeon_device *rdev)
  1368. {
  1369. radeon_pm_fini(rdev);
  1370. r100_cp_fini(rdev);
  1371. radeon_wb_fini(rdev);
  1372. radeon_ib_pool_fini(rdev);
  1373. radeon_gem_fini(rdev);
  1374. if (rdev->flags & RADEON_IS_PCIE)
  1375. rv370_pcie_gart_fini(rdev);
  1376. if (rdev->flags & RADEON_IS_PCI)
  1377. r100_pci_gart_fini(rdev);
  1378. radeon_agp_fini(rdev);
  1379. radeon_irq_kms_fini(rdev);
  1380. radeon_fence_driver_fini(rdev);
  1381. radeon_bo_fini(rdev);
  1382. radeon_atombios_fini(rdev);
  1383. kfree(rdev->bios);
  1384. rdev->bios = NULL;
  1385. }
  1386. int r300_init(struct radeon_device *rdev)
  1387. {
  1388. int r;
  1389. /* Disable VGA */
  1390. r100_vga_render_disable(rdev);
  1391. /* Initialize scratch registers */
  1392. radeon_scratch_init(rdev);
  1393. /* Initialize surface registers */
  1394. radeon_surface_init(rdev);
  1395. /* TODO: disable VGA need to use VGA request */
  1396. /* restore some register to sane defaults */
  1397. r100_restore_sanity(rdev);
  1398. /* BIOS*/
  1399. if (!radeon_get_bios(rdev)) {
  1400. if (ASIC_IS_AVIVO(rdev))
  1401. return -EINVAL;
  1402. }
  1403. if (rdev->is_atom_bios) {
  1404. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1405. return -EINVAL;
  1406. } else {
  1407. r = radeon_combios_init(rdev);
  1408. if (r)
  1409. return r;
  1410. }
  1411. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1412. if (radeon_asic_reset(rdev)) {
  1413. dev_warn(rdev->dev,
  1414. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1415. RREG32(R_000E40_RBBM_STATUS),
  1416. RREG32(R_0007C0_CP_STAT));
  1417. }
  1418. /* check if cards are posted or not */
  1419. if (radeon_boot_test_post_card(rdev) == false)
  1420. return -EINVAL;
  1421. /* Set asic errata */
  1422. r300_errata(rdev);
  1423. /* Initialize clocks */
  1424. radeon_get_clock_info(rdev->ddev);
  1425. /* initialize AGP */
  1426. if (rdev->flags & RADEON_IS_AGP) {
  1427. r = radeon_agp_init(rdev);
  1428. if (r) {
  1429. radeon_agp_disable(rdev);
  1430. }
  1431. }
  1432. /* initialize memory controller */
  1433. r300_mc_init(rdev);
  1434. /* Fence driver */
  1435. r = radeon_fence_driver_init(rdev);
  1436. if (r)
  1437. return r;
  1438. /* Memory manager */
  1439. r = radeon_bo_init(rdev);
  1440. if (r)
  1441. return r;
  1442. if (rdev->flags & RADEON_IS_PCIE) {
  1443. r = rv370_pcie_gart_init(rdev);
  1444. if (r)
  1445. return r;
  1446. }
  1447. if (rdev->flags & RADEON_IS_PCI) {
  1448. r = r100_pci_gart_init(rdev);
  1449. if (r)
  1450. return r;
  1451. }
  1452. r300_set_reg_safe(rdev);
  1453. /* Initialize power management */
  1454. radeon_pm_init(rdev);
  1455. rdev->accel_working = true;
  1456. r = r300_startup(rdev);
  1457. if (r) {
  1458. /* Something went wrong with the accel init, so stop accel */
  1459. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1460. r100_cp_fini(rdev);
  1461. radeon_wb_fini(rdev);
  1462. radeon_ib_pool_fini(rdev);
  1463. radeon_irq_kms_fini(rdev);
  1464. if (rdev->flags & RADEON_IS_PCIE)
  1465. rv370_pcie_gart_fini(rdev);
  1466. if (rdev->flags & RADEON_IS_PCI)
  1467. r100_pci_gart_fini(rdev);
  1468. radeon_agp_fini(rdev);
  1469. rdev->accel_working = false;
  1470. }
  1471. return 0;
  1472. }