r100.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include "atom.h"
  40. #include <linux/firmware.h>
  41. #include <linux/module.h>
  42. #include "r100_reg_safe.h"
  43. #include "rn50_reg_safe.h"
  44. /* Firmware Names */
  45. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  46. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  47. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  48. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  49. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  50. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  51. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  52. MODULE_FIRMWARE(FIRMWARE_R100);
  53. MODULE_FIRMWARE(FIRMWARE_R200);
  54. MODULE_FIRMWARE(FIRMWARE_R300);
  55. MODULE_FIRMWARE(FIRMWARE_R420);
  56. MODULE_FIRMWARE(FIRMWARE_RS690);
  57. MODULE_FIRMWARE(FIRMWARE_RS600);
  58. MODULE_FIRMWARE(FIRMWARE_R520);
  59. #include "r100_track.h"
  60. /* This files gather functions specifics to:
  61. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  62. * and others in some cases.
  63. */
  64. static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
  65. {
  66. if (crtc == 0) {
  67. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  68. return true;
  69. else
  70. return false;
  71. } else {
  72. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  73. return true;
  74. else
  75. return false;
  76. }
  77. }
  78. static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
  79. {
  80. u32 vline1, vline2;
  81. if (crtc == 0) {
  82. vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  83. vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  84. } else {
  85. vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  86. vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  87. }
  88. if (vline1 != vline2)
  89. return true;
  90. else
  91. return false;
  92. }
  93. /**
  94. * r100_wait_for_vblank - vblank wait asic callback.
  95. *
  96. * @rdev: radeon_device pointer
  97. * @crtc: crtc to wait for vblank on
  98. *
  99. * Wait for vblank on the requested crtc (r1xx-r4xx).
  100. */
  101. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  102. {
  103. unsigned i = 0;
  104. if (crtc >= rdev->num_crtc)
  105. return;
  106. if (crtc == 0) {
  107. if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
  108. return;
  109. } else {
  110. if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
  111. return;
  112. }
  113. /* depending on when we hit vblank, we may be close to active; if so,
  114. * wait for another frame.
  115. */
  116. while (r100_is_in_vblank(rdev, crtc)) {
  117. if (i++ % 100 == 0) {
  118. if (!r100_is_counter_moving(rdev, crtc))
  119. break;
  120. }
  121. }
  122. while (!r100_is_in_vblank(rdev, crtc)) {
  123. if (i++ % 100 == 0) {
  124. if (!r100_is_counter_moving(rdev, crtc))
  125. break;
  126. }
  127. }
  128. }
  129. /**
  130. * r100_page_flip - pageflip callback.
  131. *
  132. * @rdev: radeon_device pointer
  133. * @crtc_id: crtc to cleanup pageflip on
  134. * @crtc_base: new address of the crtc (GPU MC address)
  135. *
  136. * Does the actual pageflip (r1xx-r4xx).
  137. * During vblank we take the crtc lock and wait for the update_pending
  138. * bit to go high, when it does, we release the lock, and allow the
  139. * double buffered update to take place.
  140. */
  141. void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  142. {
  143. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  144. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  145. int i;
  146. /* Lock the graphics update lock */
  147. /* update the scanout addresses */
  148. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  149. /* Wait for update_pending to go high. */
  150. for (i = 0; i < rdev->usec_timeout; i++) {
  151. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  152. break;
  153. udelay(1);
  154. }
  155. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  156. /* Unlock the lock, so double-buffering can take place inside vblank */
  157. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  158. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  159. }
  160. /**
  161. * r100_page_flip_pending - check if page flip is still pending
  162. *
  163. * @rdev: radeon_device pointer
  164. * @crtc_id: crtc to check
  165. *
  166. * Check if the last pagefilp is still pending (r1xx-r4xx).
  167. * Returns the current update pending status.
  168. */
  169. bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id)
  170. {
  171. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  172. /* Return current update_pending status: */
  173. return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) &
  174. RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET);
  175. }
  176. /**
  177. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  178. *
  179. * @rdev: radeon_device pointer
  180. *
  181. * Look up the optimal power state based on the
  182. * current state of the GPU (r1xx-r5xx).
  183. * Used for dynpm only.
  184. */
  185. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  186. {
  187. int i;
  188. rdev->pm.dynpm_can_upclock = true;
  189. rdev->pm.dynpm_can_downclock = true;
  190. switch (rdev->pm.dynpm_planned_action) {
  191. case DYNPM_ACTION_MINIMUM:
  192. rdev->pm.requested_power_state_index = 0;
  193. rdev->pm.dynpm_can_downclock = false;
  194. break;
  195. case DYNPM_ACTION_DOWNCLOCK:
  196. if (rdev->pm.current_power_state_index == 0) {
  197. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  198. rdev->pm.dynpm_can_downclock = false;
  199. } else {
  200. if (rdev->pm.active_crtc_count > 1) {
  201. for (i = 0; i < rdev->pm.num_power_states; i++) {
  202. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  203. continue;
  204. else if (i >= rdev->pm.current_power_state_index) {
  205. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  206. break;
  207. } else {
  208. rdev->pm.requested_power_state_index = i;
  209. break;
  210. }
  211. }
  212. } else
  213. rdev->pm.requested_power_state_index =
  214. rdev->pm.current_power_state_index - 1;
  215. }
  216. /* don't use the power state if crtcs are active and no display flag is set */
  217. if ((rdev->pm.active_crtc_count > 0) &&
  218. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  219. RADEON_PM_MODE_NO_DISPLAY)) {
  220. rdev->pm.requested_power_state_index++;
  221. }
  222. break;
  223. case DYNPM_ACTION_UPCLOCK:
  224. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  225. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  226. rdev->pm.dynpm_can_upclock = false;
  227. } else {
  228. if (rdev->pm.active_crtc_count > 1) {
  229. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  230. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  231. continue;
  232. else if (i <= rdev->pm.current_power_state_index) {
  233. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  234. break;
  235. } else {
  236. rdev->pm.requested_power_state_index = i;
  237. break;
  238. }
  239. }
  240. } else
  241. rdev->pm.requested_power_state_index =
  242. rdev->pm.current_power_state_index + 1;
  243. }
  244. break;
  245. case DYNPM_ACTION_DEFAULT:
  246. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  247. rdev->pm.dynpm_can_upclock = false;
  248. break;
  249. case DYNPM_ACTION_NONE:
  250. default:
  251. DRM_ERROR("Requested mode for not defined action\n");
  252. return;
  253. }
  254. /* only one clock mode per power state */
  255. rdev->pm.requested_clock_mode_index = 0;
  256. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  257. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  258. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  259. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  260. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  261. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  262. pcie_lanes);
  263. }
  264. /**
  265. * r100_pm_init_profile - Initialize power profiles callback.
  266. *
  267. * @rdev: radeon_device pointer
  268. *
  269. * Initialize the power states used in profile mode
  270. * (r1xx-r3xx).
  271. * Used for profile mode only.
  272. */
  273. void r100_pm_init_profile(struct radeon_device *rdev)
  274. {
  275. /* default */
  276. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  277. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  278. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  280. /* low sh */
  281. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  283. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  285. /* mid sh */
  286. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  290. /* high sh */
  291. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  293. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  295. /* low mh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  300. /* mid mh */
  301. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  303. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  305. /* high mh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  310. }
  311. /**
  312. * r100_pm_misc - set additional pm hw parameters callback.
  313. *
  314. * @rdev: radeon_device pointer
  315. *
  316. * Set non-clock parameters associated with a power state
  317. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  318. */
  319. void r100_pm_misc(struct radeon_device *rdev)
  320. {
  321. int requested_index = rdev->pm.requested_power_state_index;
  322. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  323. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  324. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  325. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  326. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  327. tmp = RREG32(voltage->gpio.reg);
  328. if (voltage->active_high)
  329. tmp |= voltage->gpio.mask;
  330. else
  331. tmp &= ~(voltage->gpio.mask);
  332. WREG32(voltage->gpio.reg, tmp);
  333. if (voltage->delay)
  334. udelay(voltage->delay);
  335. } else {
  336. tmp = RREG32(voltage->gpio.reg);
  337. if (voltage->active_high)
  338. tmp &= ~voltage->gpio.mask;
  339. else
  340. tmp |= voltage->gpio.mask;
  341. WREG32(voltage->gpio.reg, tmp);
  342. if (voltage->delay)
  343. udelay(voltage->delay);
  344. }
  345. }
  346. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  347. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  348. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  349. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  350. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  351. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  352. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  353. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  354. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  355. else
  356. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  357. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  358. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  359. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  360. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  361. } else
  362. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  363. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  364. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  365. if (voltage->delay) {
  366. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  367. switch (voltage->delay) {
  368. case 33:
  369. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  370. break;
  371. case 66:
  372. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  373. break;
  374. case 99:
  375. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  376. break;
  377. case 132:
  378. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  379. break;
  380. }
  381. } else
  382. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  383. } else
  384. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  385. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  386. sclk_cntl &= ~FORCE_HDP;
  387. else
  388. sclk_cntl |= FORCE_HDP;
  389. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  390. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  391. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  392. /* set pcie lanes */
  393. if ((rdev->flags & RADEON_IS_PCIE) &&
  394. !(rdev->flags & RADEON_IS_IGP) &&
  395. rdev->asic->pm.set_pcie_lanes &&
  396. (ps->pcie_lanes !=
  397. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  398. radeon_set_pcie_lanes(rdev,
  399. ps->pcie_lanes);
  400. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  401. }
  402. }
  403. /**
  404. * r100_pm_prepare - pre-power state change callback.
  405. *
  406. * @rdev: radeon_device pointer
  407. *
  408. * Prepare for a power state change (r1xx-r4xx).
  409. */
  410. void r100_pm_prepare(struct radeon_device *rdev)
  411. {
  412. struct drm_device *ddev = rdev->ddev;
  413. struct drm_crtc *crtc;
  414. struct radeon_crtc *radeon_crtc;
  415. u32 tmp;
  416. /* disable any active CRTCs */
  417. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  418. radeon_crtc = to_radeon_crtc(crtc);
  419. if (radeon_crtc->enabled) {
  420. if (radeon_crtc->crtc_id) {
  421. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  422. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  423. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  424. } else {
  425. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  426. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  427. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  428. }
  429. }
  430. }
  431. }
  432. /**
  433. * r100_pm_finish - post-power state change callback.
  434. *
  435. * @rdev: radeon_device pointer
  436. *
  437. * Clean up after a power state change (r1xx-r4xx).
  438. */
  439. void r100_pm_finish(struct radeon_device *rdev)
  440. {
  441. struct drm_device *ddev = rdev->ddev;
  442. struct drm_crtc *crtc;
  443. struct radeon_crtc *radeon_crtc;
  444. u32 tmp;
  445. /* enable any active CRTCs */
  446. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  447. radeon_crtc = to_radeon_crtc(crtc);
  448. if (radeon_crtc->enabled) {
  449. if (radeon_crtc->crtc_id) {
  450. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  451. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  452. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  453. } else {
  454. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  455. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  456. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  457. }
  458. }
  459. }
  460. }
  461. /**
  462. * r100_gui_idle - gui idle callback.
  463. *
  464. * @rdev: radeon_device pointer
  465. *
  466. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  467. * Returns true if idle, false if not.
  468. */
  469. bool r100_gui_idle(struct radeon_device *rdev)
  470. {
  471. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  472. return false;
  473. else
  474. return true;
  475. }
  476. /* hpd for digital panel detect/disconnect */
  477. /**
  478. * r100_hpd_sense - hpd sense callback.
  479. *
  480. * @rdev: radeon_device pointer
  481. * @hpd: hpd (hotplug detect) pin
  482. *
  483. * Checks if a digital monitor is connected (r1xx-r4xx).
  484. * Returns true if connected, false if not connected.
  485. */
  486. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  487. {
  488. bool connected = false;
  489. switch (hpd) {
  490. case RADEON_HPD_1:
  491. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  492. connected = true;
  493. break;
  494. case RADEON_HPD_2:
  495. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  496. connected = true;
  497. break;
  498. default:
  499. break;
  500. }
  501. return connected;
  502. }
  503. /**
  504. * r100_hpd_set_polarity - hpd set polarity callback.
  505. *
  506. * @rdev: radeon_device pointer
  507. * @hpd: hpd (hotplug detect) pin
  508. *
  509. * Set the polarity of the hpd pin (r1xx-r4xx).
  510. */
  511. void r100_hpd_set_polarity(struct radeon_device *rdev,
  512. enum radeon_hpd_id hpd)
  513. {
  514. u32 tmp;
  515. bool connected = r100_hpd_sense(rdev, hpd);
  516. switch (hpd) {
  517. case RADEON_HPD_1:
  518. tmp = RREG32(RADEON_FP_GEN_CNTL);
  519. if (connected)
  520. tmp &= ~RADEON_FP_DETECT_INT_POL;
  521. else
  522. tmp |= RADEON_FP_DETECT_INT_POL;
  523. WREG32(RADEON_FP_GEN_CNTL, tmp);
  524. break;
  525. case RADEON_HPD_2:
  526. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  527. if (connected)
  528. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  529. else
  530. tmp |= RADEON_FP2_DETECT_INT_POL;
  531. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  532. break;
  533. default:
  534. break;
  535. }
  536. }
  537. /**
  538. * r100_hpd_init - hpd setup callback.
  539. *
  540. * @rdev: radeon_device pointer
  541. *
  542. * Setup the hpd pins used by the card (r1xx-r4xx).
  543. * Set the polarity, and enable the hpd interrupts.
  544. */
  545. void r100_hpd_init(struct radeon_device *rdev)
  546. {
  547. struct drm_device *dev = rdev->ddev;
  548. struct drm_connector *connector;
  549. unsigned enable = 0;
  550. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  551. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  552. enable |= 1 << radeon_connector->hpd.hpd;
  553. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  554. }
  555. radeon_irq_kms_enable_hpd(rdev, enable);
  556. }
  557. /**
  558. * r100_hpd_fini - hpd tear down callback.
  559. *
  560. * @rdev: radeon_device pointer
  561. *
  562. * Tear down the hpd pins used by the card (r1xx-r4xx).
  563. * Disable the hpd interrupts.
  564. */
  565. void r100_hpd_fini(struct radeon_device *rdev)
  566. {
  567. struct drm_device *dev = rdev->ddev;
  568. struct drm_connector *connector;
  569. unsigned disable = 0;
  570. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  571. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  572. disable |= 1 << radeon_connector->hpd.hpd;
  573. }
  574. radeon_irq_kms_disable_hpd(rdev, disable);
  575. }
  576. /*
  577. * PCI GART
  578. */
  579. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  580. {
  581. /* TODO: can we do somethings here ? */
  582. /* It seems hw only cache one entry so we should discard this
  583. * entry otherwise if first GPU GART read hit this entry it
  584. * could end up in wrong address. */
  585. }
  586. int r100_pci_gart_init(struct radeon_device *rdev)
  587. {
  588. int r;
  589. if (rdev->gart.ptr) {
  590. WARN(1, "R100 PCI GART already initialized\n");
  591. return 0;
  592. }
  593. /* Initialize common gart structure */
  594. r = radeon_gart_init(rdev);
  595. if (r)
  596. return r;
  597. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  598. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  599. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  600. return radeon_gart_table_ram_alloc(rdev);
  601. }
  602. int r100_pci_gart_enable(struct radeon_device *rdev)
  603. {
  604. uint32_t tmp;
  605. /* discard memory request outside of configured range */
  606. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  607. WREG32(RADEON_AIC_CNTL, tmp);
  608. /* set address range for PCI address translate */
  609. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  610. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  611. /* set PCI GART page-table base address */
  612. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  613. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  614. WREG32(RADEON_AIC_CNTL, tmp);
  615. r100_pci_gart_tlb_flush(rdev);
  616. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  617. (unsigned)(rdev->mc.gtt_size >> 20),
  618. (unsigned long long)rdev->gart.table_addr);
  619. rdev->gart.ready = true;
  620. return 0;
  621. }
  622. void r100_pci_gart_disable(struct radeon_device *rdev)
  623. {
  624. uint32_t tmp;
  625. /* discard memory request outside of configured range */
  626. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  627. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  628. WREG32(RADEON_AIC_LO_ADDR, 0);
  629. WREG32(RADEON_AIC_HI_ADDR, 0);
  630. }
  631. void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
  632. uint64_t addr, uint32_t flags)
  633. {
  634. u32 *gtt = rdev->gart.ptr;
  635. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  636. }
  637. void r100_pci_gart_fini(struct radeon_device *rdev)
  638. {
  639. radeon_gart_fini(rdev);
  640. r100_pci_gart_disable(rdev);
  641. radeon_gart_table_ram_free(rdev);
  642. }
  643. int r100_irq_set(struct radeon_device *rdev)
  644. {
  645. uint32_t tmp = 0;
  646. if (!rdev->irq.installed) {
  647. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  648. WREG32(R_000040_GEN_INT_CNTL, 0);
  649. return -EINVAL;
  650. }
  651. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  652. tmp |= RADEON_SW_INT_ENABLE;
  653. }
  654. if (rdev->irq.crtc_vblank_int[0] ||
  655. atomic_read(&rdev->irq.pflip[0])) {
  656. tmp |= RADEON_CRTC_VBLANK_MASK;
  657. }
  658. if (rdev->irq.crtc_vblank_int[1] ||
  659. atomic_read(&rdev->irq.pflip[1])) {
  660. tmp |= RADEON_CRTC2_VBLANK_MASK;
  661. }
  662. if (rdev->irq.hpd[0]) {
  663. tmp |= RADEON_FP_DETECT_MASK;
  664. }
  665. if (rdev->irq.hpd[1]) {
  666. tmp |= RADEON_FP2_DETECT_MASK;
  667. }
  668. WREG32(RADEON_GEN_INT_CNTL, tmp);
  669. return 0;
  670. }
  671. void r100_irq_disable(struct radeon_device *rdev)
  672. {
  673. u32 tmp;
  674. WREG32(R_000040_GEN_INT_CNTL, 0);
  675. /* Wait and acknowledge irq */
  676. mdelay(1);
  677. tmp = RREG32(R_000044_GEN_INT_STATUS);
  678. WREG32(R_000044_GEN_INT_STATUS, tmp);
  679. }
  680. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  681. {
  682. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  683. uint32_t irq_mask = RADEON_SW_INT_TEST |
  684. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  685. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  686. if (irqs) {
  687. WREG32(RADEON_GEN_INT_STATUS, irqs);
  688. }
  689. return irqs & irq_mask;
  690. }
  691. int r100_irq_process(struct radeon_device *rdev)
  692. {
  693. uint32_t status, msi_rearm;
  694. bool queue_hotplug = false;
  695. status = r100_irq_ack(rdev);
  696. if (!status) {
  697. return IRQ_NONE;
  698. }
  699. if (rdev->shutdown) {
  700. return IRQ_NONE;
  701. }
  702. while (status) {
  703. /* SW interrupt */
  704. if (status & RADEON_SW_INT_TEST) {
  705. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  706. }
  707. /* Vertical blank interrupts */
  708. if (status & RADEON_CRTC_VBLANK_STAT) {
  709. if (rdev->irq.crtc_vblank_int[0]) {
  710. drm_handle_vblank(rdev->ddev, 0);
  711. rdev->pm.vblank_sync = true;
  712. wake_up(&rdev->irq.vblank_queue);
  713. }
  714. if (atomic_read(&rdev->irq.pflip[0]))
  715. radeon_crtc_handle_vblank(rdev, 0);
  716. }
  717. if (status & RADEON_CRTC2_VBLANK_STAT) {
  718. if (rdev->irq.crtc_vblank_int[1]) {
  719. drm_handle_vblank(rdev->ddev, 1);
  720. rdev->pm.vblank_sync = true;
  721. wake_up(&rdev->irq.vblank_queue);
  722. }
  723. if (atomic_read(&rdev->irq.pflip[1]))
  724. radeon_crtc_handle_vblank(rdev, 1);
  725. }
  726. if (status & RADEON_FP_DETECT_STAT) {
  727. queue_hotplug = true;
  728. DRM_DEBUG("HPD1\n");
  729. }
  730. if (status & RADEON_FP2_DETECT_STAT) {
  731. queue_hotplug = true;
  732. DRM_DEBUG("HPD2\n");
  733. }
  734. status = r100_irq_ack(rdev);
  735. }
  736. if (queue_hotplug)
  737. schedule_work(&rdev->hotplug_work);
  738. if (rdev->msi_enabled) {
  739. switch (rdev->family) {
  740. case CHIP_RS400:
  741. case CHIP_RS480:
  742. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  743. WREG32(RADEON_AIC_CNTL, msi_rearm);
  744. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  745. break;
  746. default:
  747. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  748. break;
  749. }
  750. }
  751. return IRQ_HANDLED;
  752. }
  753. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  754. {
  755. if (crtc == 0)
  756. return RREG32(RADEON_CRTC_CRNT_FRAME);
  757. else
  758. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  759. }
  760. /**
  761. * r100_ring_hdp_flush - flush Host Data Path via the ring buffer
  762. * rdev: radeon device structure
  763. * ring: ring buffer struct for emitting packets
  764. */
  765. static void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring)
  766. {
  767. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  768. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  769. RADEON_HDP_READ_BUFFER_INVALIDATE);
  770. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  771. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  772. }
  773. /* Who ever call radeon_fence_emit should call ring_lock and ask
  774. * for enough space (today caller are ib schedule and buffer move) */
  775. void r100_fence_ring_emit(struct radeon_device *rdev,
  776. struct radeon_fence *fence)
  777. {
  778. struct radeon_ring *ring = &rdev->ring[fence->ring];
  779. /* We have to make sure that caches are flushed before
  780. * CPU might read something from VRAM. */
  781. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  782. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  783. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  784. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  785. /* Wait until IDLE & CLEAN */
  786. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  787. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  788. r100_ring_hdp_flush(rdev, ring);
  789. /* Emit fence sequence & fire IRQ */
  790. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  791. radeon_ring_write(ring, fence->seq);
  792. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  793. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  794. }
  795. bool r100_semaphore_ring_emit(struct radeon_device *rdev,
  796. struct radeon_ring *ring,
  797. struct radeon_semaphore *semaphore,
  798. bool emit_wait)
  799. {
  800. /* Unused on older asics, since we don't have semaphores or multiple rings */
  801. BUG();
  802. return false;
  803. }
  804. struct radeon_fence *r100_copy_blit(struct radeon_device *rdev,
  805. uint64_t src_offset,
  806. uint64_t dst_offset,
  807. unsigned num_gpu_pages,
  808. struct reservation_object *resv)
  809. {
  810. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  811. struct radeon_fence *fence;
  812. uint32_t cur_pages;
  813. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  814. uint32_t pitch;
  815. uint32_t stride_pixels;
  816. unsigned ndw;
  817. int num_loops;
  818. int r = 0;
  819. /* radeon limited to 16k stride */
  820. stride_bytes &= 0x3fff;
  821. /* radeon pitch is /64 */
  822. pitch = stride_bytes / 64;
  823. stride_pixels = stride_bytes / 4;
  824. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  825. /* Ask for enough room for blit + flush + fence */
  826. ndw = 64 + (10 * num_loops);
  827. r = radeon_ring_lock(rdev, ring, ndw);
  828. if (r) {
  829. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  830. return ERR_PTR(-EINVAL);
  831. }
  832. while (num_gpu_pages > 0) {
  833. cur_pages = num_gpu_pages;
  834. if (cur_pages > 8191) {
  835. cur_pages = 8191;
  836. }
  837. num_gpu_pages -= cur_pages;
  838. /* pages are in Y direction - height
  839. page width in X direction - width */
  840. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  841. radeon_ring_write(ring,
  842. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  843. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  844. RADEON_GMC_SRC_CLIPPING |
  845. RADEON_GMC_DST_CLIPPING |
  846. RADEON_GMC_BRUSH_NONE |
  847. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  848. RADEON_GMC_SRC_DATATYPE_COLOR |
  849. RADEON_ROP3_S |
  850. RADEON_DP_SRC_SOURCE_MEMORY |
  851. RADEON_GMC_CLR_CMP_CNTL_DIS |
  852. RADEON_GMC_WR_MSK_DIS);
  853. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  854. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  855. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  856. radeon_ring_write(ring, 0);
  857. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  858. radeon_ring_write(ring, num_gpu_pages);
  859. radeon_ring_write(ring, num_gpu_pages);
  860. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  861. }
  862. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  863. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  864. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  865. radeon_ring_write(ring,
  866. RADEON_WAIT_2D_IDLECLEAN |
  867. RADEON_WAIT_HOST_IDLECLEAN |
  868. RADEON_WAIT_DMA_GUI_IDLE);
  869. r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
  870. if (r) {
  871. radeon_ring_unlock_undo(rdev, ring);
  872. return ERR_PTR(r);
  873. }
  874. radeon_ring_unlock_commit(rdev, ring, false);
  875. return fence;
  876. }
  877. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  878. {
  879. unsigned i;
  880. u32 tmp;
  881. for (i = 0; i < rdev->usec_timeout; i++) {
  882. tmp = RREG32(R_000E40_RBBM_STATUS);
  883. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  884. return 0;
  885. }
  886. udelay(1);
  887. }
  888. return -1;
  889. }
  890. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  891. {
  892. int r;
  893. r = radeon_ring_lock(rdev, ring, 2);
  894. if (r) {
  895. return;
  896. }
  897. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  898. radeon_ring_write(ring,
  899. RADEON_ISYNC_ANY2D_IDLE3D |
  900. RADEON_ISYNC_ANY3D_IDLE2D |
  901. RADEON_ISYNC_WAIT_IDLEGUI |
  902. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  903. radeon_ring_unlock_commit(rdev, ring, false);
  904. }
  905. /* Load the microcode for the CP */
  906. static int r100_cp_init_microcode(struct radeon_device *rdev)
  907. {
  908. const char *fw_name = NULL;
  909. int err;
  910. DRM_DEBUG_KMS("\n");
  911. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  912. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  913. (rdev->family == CHIP_RS200)) {
  914. DRM_INFO("Loading R100 Microcode\n");
  915. fw_name = FIRMWARE_R100;
  916. } else if ((rdev->family == CHIP_R200) ||
  917. (rdev->family == CHIP_RV250) ||
  918. (rdev->family == CHIP_RV280) ||
  919. (rdev->family == CHIP_RS300)) {
  920. DRM_INFO("Loading R200 Microcode\n");
  921. fw_name = FIRMWARE_R200;
  922. } else if ((rdev->family == CHIP_R300) ||
  923. (rdev->family == CHIP_R350) ||
  924. (rdev->family == CHIP_RV350) ||
  925. (rdev->family == CHIP_RV380) ||
  926. (rdev->family == CHIP_RS400) ||
  927. (rdev->family == CHIP_RS480)) {
  928. DRM_INFO("Loading R300 Microcode\n");
  929. fw_name = FIRMWARE_R300;
  930. } else if ((rdev->family == CHIP_R420) ||
  931. (rdev->family == CHIP_R423) ||
  932. (rdev->family == CHIP_RV410)) {
  933. DRM_INFO("Loading R400 Microcode\n");
  934. fw_name = FIRMWARE_R420;
  935. } else if ((rdev->family == CHIP_RS690) ||
  936. (rdev->family == CHIP_RS740)) {
  937. DRM_INFO("Loading RS690/RS740 Microcode\n");
  938. fw_name = FIRMWARE_RS690;
  939. } else if (rdev->family == CHIP_RS600) {
  940. DRM_INFO("Loading RS600 Microcode\n");
  941. fw_name = FIRMWARE_RS600;
  942. } else if ((rdev->family == CHIP_RV515) ||
  943. (rdev->family == CHIP_R520) ||
  944. (rdev->family == CHIP_RV530) ||
  945. (rdev->family == CHIP_R580) ||
  946. (rdev->family == CHIP_RV560) ||
  947. (rdev->family == CHIP_RV570)) {
  948. DRM_INFO("Loading R500 Microcode\n");
  949. fw_name = FIRMWARE_R520;
  950. }
  951. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  952. if (err) {
  953. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  954. fw_name);
  955. } else if (rdev->me_fw->size % 8) {
  956. printk(KERN_ERR
  957. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  958. rdev->me_fw->size, fw_name);
  959. err = -EINVAL;
  960. release_firmware(rdev->me_fw);
  961. rdev->me_fw = NULL;
  962. }
  963. return err;
  964. }
  965. u32 r100_gfx_get_rptr(struct radeon_device *rdev,
  966. struct radeon_ring *ring)
  967. {
  968. u32 rptr;
  969. if (rdev->wb.enabled)
  970. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  971. else
  972. rptr = RREG32(RADEON_CP_RB_RPTR);
  973. return rptr;
  974. }
  975. u32 r100_gfx_get_wptr(struct radeon_device *rdev,
  976. struct radeon_ring *ring)
  977. {
  978. u32 wptr;
  979. wptr = RREG32(RADEON_CP_RB_WPTR);
  980. return wptr;
  981. }
  982. void r100_gfx_set_wptr(struct radeon_device *rdev,
  983. struct radeon_ring *ring)
  984. {
  985. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  986. (void)RREG32(RADEON_CP_RB_WPTR);
  987. }
  988. static void r100_cp_load_microcode(struct radeon_device *rdev)
  989. {
  990. const __be32 *fw_data;
  991. int i, size;
  992. if (r100_gui_wait_for_idle(rdev)) {
  993. printk(KERN_WARNING "Failed to wait GUI idle while "
  994. "programming pipes. Bad things might happen.\n");
  995. }
  996. if (rdev->me_fw) {
  997. size = rdev->me_fw->size / 4;
  998. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  999. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  1000. for (i = 0; i < size; i += 2) {
  1001. WREG32(RADEON_CP_ME_RAM_DATAH,
  1002. be32_to_cpup(&fw_data[i]));
  1003. WREG32(RADEON_CP_ME_RAM_DATAL,
  1004. be32_to_cpup(&fw_data[i + 1]));
  1005. }
  1006. }
  1007. }
  1008. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  1009. {
  1010. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1011. unsigned rb_bufsz;
  1012. unsigned rb_blksz;
  1013. unsigned max_fetch;
  1014. unsigned pre_write_timer;
  1015. unsigned pre_write_limit;
  1016. unsigned indirect2_start;
  1017. unsigned indirect1_start;
  1018. uint32_t tmp;
  1019. int r;
  1020. if (r100_debugfs_cp_init(rdev)) {
  1021. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1022. }
  1023. if (!rdev->me_fw) {
  1024. r = r100_cp_init_microcode(rdev);
  1025. if (r) {
  1026. DRM_ERROR("Failed to load firmware!\n");
  1027. return r;
  1028. }
  1029. }
  1030. /* Align ring size */
  1031. rb_bufsz = order_base_2(ring_size / 8);
  1032. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1033. r100_cp_load_microcode(rdev);
  1034. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1035. RADEON_CP_PACKET2);
  1036. if (r) {
  1037. return r;
  1038. }
  1039. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1040. * the rptr copy in system ram */
  1041. rb_blksz = 9;
  1042. /* cp will read 128bytes at a time (4 dwords) */
  1043. max_fetch = 1;
  1044. ring->align_mask = 16 - 1;
  1045. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1046. pre_write_timer = 64;
  1047. /* Force CP_RB_WPTR write if written more than one time before the
  1048. * delay expire
  1049. */
  1050. pre_write_limit = 0;
  1051. /* Setup the cp cache like this (cache size is 96 dwords) :
  1052. * RING 0 to 15
  1053. * INDIRECT1 16 to 79
  1054. * INDIRECT2 80 to 95
  1055. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1056. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1057. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1058. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1059. * so it gets the bigger cache.
  1060. */
  1061. indirect2_start = 80;
  1062. indirect1_start = 16;
  1063. /* cp setup */
  1064. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1065. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1066. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1067. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1068. #ifdef __BIG_ENDIAN
  1069. tmp |= RADEON_BUF_SWAP_32BIT;
  1070. #endif
  1071. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1072. /* Set ring address */
  1073. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1074. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1075. /* Force read & write ptr to 0 */
  1076. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1077. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1078. ring->wptr = 0;
  1079. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1080. /* set the wb address whether it's enabled or not */
  1081. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1082. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1083. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1084. if (rdev->wb.enabled)
  1085. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1086. else {
  1087. tmp |= RADEON_RB_NO_UPDATE;
  1088. WREG32(R_000770_SCRATCH_UMSK, 0);
  1089. }
  1090. WREG32(RADEON_CP_RB_CNTL, tmp);
  1091. udelay(10);
  1092. /* Set cp mode to bus mastering & enable cp*/
  1093. WREG32(RADEON_CP_CSQ_MODE,
  1094. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1095. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1096. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1097. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1098. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1099. /* at this point everything should be setup correctly to enable master */
  1100. pci_set_master(rdev->pdev);
  1101. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1102. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1103. if (r) {
  1104. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1105. return r;
  1106. }
  1107. ring->ready = true;
  1108. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1109. if (!ring->rptr_save_reg /* not resuming from suspend */
  1110. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1111. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1112. if (r) {
  1113. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1114. ring->rptr_save_reg = 0;
  1115. }
  1116. }
  1117. return 0;
  1118. }
  1119. void r100_cp_fini(struct radeon_device *rdev)
  1120. {
  1121. if (r100_cp_wait_for_idle(rdev)) {
  1122. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1123. }
  1124. /* Disable ring */
  1125. r100_cp_disable(rdev);
  1126. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1127. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1128. DRM_INFO("radeon: cp finalized\n");
  1129. }
  1130. void r100_cp_disable(struct radeon_device *rdev)
  1131. {
  1132. /* Disable ring */
  1133. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1134. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1135. WREG32(RADEON_CP_CSQ_MODE, 0);
  1136. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1137. WREG32(R_000770_SCRATCH_UMSK, 0);
  1138. if (r100_gui_wait_for_idle(rdev)) {
  1139. printk(KERN_WARNING "Failed to wait GUI idle while "
  1140. "programming pipes. Bad things might happen.\n");
  1141. }
  1142. }
  1143. /*
  1144. * CS functions
  1145. */
  1146. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1147. struct radeon_cs_packet *pkt,
  1148. unsigned idx,
  1149. unsigned reg)
  1150. {
  1151. int r;
  1152. u32 tile_flags = 0;
  1153. u32 tmp;
  1154. struct radeon_bo_list *reloc;
  1155. u32 value;
  1156. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1157. if (r) {
  1158. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1159. idx, reg);
  1160. radeon_cs_dump_packet(p, pkt);
  1161. return r;
  1162. }
  1163. value = radeon_get_ib_value(p, idx);
  1164. tmp = value & 0x003fffff;
  1165. tmp += (((u32)reloc->gpu_offset) >> 10);
  1166. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1167. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  1168. tile_flags |= RADEON_DST_TILE_MACRO;
  1169. if (reloc->tiling_flags & RADEON_TILING_MICRO) {
  1170. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1171. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1172. radeon_cs_dump_packet(p, pkt);
  1173. return -EINVAL;
  1174. }
  1175. tile_flags |= RADEON_DST_TILE_MICRO;
  1176. }
  1177. tmp |= tile_flags;
  1178. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1179. } else
  1180. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1181. return 0;
  1182. }
  1183. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1184. struct radeon_cs_packet *pkt,
  1185. int idx)
  1186. {
  1187. unsigned c, i;
  1188. struct radeon_bo_list *reloc;
  1189. struct r100_cs_track *track;
  1190. int r = 0;
  1191. volatile uint32_t *ib;
  1192. u32 idx_value;
  1193. ib = p->ib.ptr;
  1194. track = (struct r100_cs_track *)p->track;
  1195. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1196. if (c > 16) {
  1197. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1198. pkt->opcode);
  1199. radeon_cs_dump_packet(p, pkt);
  1200. return -EINVAL;
  1201. }
  1202. track->num_arrays = c;
  1203. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1204. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1205. if (r) {
  1206. DRM_ERROR("No reloc for packet3 %d\n",
  1207. pkt->opcode);
  1208. radeon_cs_dump_packet(p, pkt);
  1209. return r;
  1210. }
  1211. idx_value = radeon_get_ib_value(p, idx);
  1212. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1213. track->arrays[i + 0].esize = idx_value >> 8;
  1214. track->arrays[i + 0].robj = reloc->robj;
  1215. track->arrays[i + 0].esize &= 0x7F;
  1216. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1217. if (r) {
  1218. DRM_ERROR("No reloc for packet3 %d\n",
  1219. pkt->opcode);
  1220. radeon_cs_dump_packet(p, pkt);
  1221. return r;
  1222. }
  1223. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset);
  1224. track->arrays[i + 1].robj = reloc->robj;
  1225. track->arrays[i + 1].esize = idx_value >> 24;
  1226. track->arrays[i + 1].esize &= 0x7F;
  1227. }
  1228. if (c & 1) {
  1229. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1230. if (r) {
  1231. DRM_ERROR("No reloc for packet3 %d\n",
  1232. pkt->opcode);
  1233. radeon_cs_dump_packet(p, pkt);
  1234. return r;
  1235. }
  1236. idx_value = radeon_get_ib_value(p, idx);
  1237. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1238. track->arrays[i + 0].robj = reloc->robj;
  1239. track->arrays[i + 0].esize = idx_value >> 8;
  1240. track->arrays[i + 0].esize &= 0x7F;
  1241. }
  1242. return r;
  1243. }
  1244. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1245. struct radeon_cs_packet *pkt,
  1246. const unsigned *auth, unsigned n,
  1247. radeon_packet0_check_t check)
  1248. {
  1249. unsigned reg;
  1250. unsigned i, j, m;
  1251. unsigned idx;
  1252. int r;
  1253. idx = pkt->idx + 1;
  1254. reg = pkt->reg;
  1255. /* Check that register fall into register range
  1256. * determined by the number of entry (n) in the
  1257. * safe register bitmap.
  1258. */
  1259. if (pkt->one_reg_wr) {
  1260. if ((reg >> 7) > n) {
  1261. return -EINVAL;
  1262. }
  1263. } else {
  1264. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1265. return -EINVAL;
  1266. }
  1267. }
  1268. for (i = 0; i <= pkt->count; i++, idx++) {
  1269. j = (reg >> 7);
  1270. m = 1 << ((reg >> 2) & 31);
  1271. if (auth[j] & m) {
  1272. r = check(p, pkt, idx, reg);
  1273. if (r) {
  1274. return r;
  1275. }
  1276. }
  1277. if (pkt->one_reg_wr) {
  1278. if (!(auth[j] & m)) {
  1279. break;
  1280. }
  1281. } else {
  1282. reg += 4;
  1283. }
  1284. }
  1285. return 0;
  1286. }
  1287. /**
  1288. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1289. * @parser: parser structure holding parsing context.
  1290. *
  1291. * Userspace sends a special sequence for VLINE waits.
  1292. * PACKET0 - VLINE_START_END + value
  1293. * PACKET0 - WAIT_UNTIL +_value
  1294. * RELOC (P3) - crtc_id in reloc.
  1295. *
  1296. * This function parses this and relocates the VLINE START END
  1297. * and WAIT UNTIL packets to the correct crtc.
  1298. * It also detects a switched off crtc and nulls out the
  1299. * wait in that case.
  1300. */
  1301. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1302. {
  1303. struct drm_crtc *crtc;
  1304. struct radeon_crtc *radeon_crtc;
  1305. struct radeon_cs_packet p3reloc, waitreloc;
  1306. int crtc_id;
  1307. int r;
  1308. uint32_t header, h_idx, reg;
  1309. volatile uint32_t *ib;
  1310. ib = p->ib.ptr;
  1311. /* parse the wait until */
  1312. r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
  1313. if (r)
  1314. return r;
  1315. /* check its a wait until and only 1 count */
  1316. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1317. waitreloc.count != 0) {
  1318. DRM_ERROR("vline wait had illegal wait until segment\n");
  1319. return -EINVAL;
  1320. }
  1321. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1322. DRM_ERROR("vline wait had illegal wait until\n");
  1323. return -EINVAL;
  1324. }
  1325. /* jump over the NOP */
  1326. r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1327. if (r)
  1328. return r;
  1329. h_idx = p->idx - 2;
  1330. p->idx += waitreloc.count + 2;
  1331. p->idx += p3reloc.count + 2;
  1332. header = radeon_get_ib_value(p, h_idx);
  1333. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1334. reg = R100_CP_PACKET0_GET_REG(header);
  1335. crtc = drm_crtc_find(p->rdev->ddev, crtc_id);
  1336. if (!crtc) {
  1337. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1338. return -ENOENT;
  1339. }
  1340. radeon_crtc = to_radeon_crtc(crtc);
  1341. crtc_id = radeon_crtc->crtc_id;
  1342. if (!crtc->enabled) {
  1343. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1344. ib[h_idx + 2] = PACKET2(0);
  1345. ib[h_idx + 3] = PACKET2(0);
  1346. } else if (crtc_id == 1) {
  1347. switch (reg) {
  1348. case AVIVO_D1MODE_VLINE_START_END:
  1349. header &= ~R300_CP_PACKET0_REG_MASK;
  1350. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1351. break;
  1352. case RADEON_CRTC_GUI_TRIG_VLINE:
  1353. header &= ~R300_CP_PACKET0_REG_MASK;
  1354. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1355. break;
  1356. default:
  1357. DRM_ERROR("unknown crtc reloc\n");
  1358. return -EINVAL;
  1359. }
  1360. ib[h_idx] = header;
  1361. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1362. }
  1363. return 0;
  1364. }
  1365. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1366. {
  1367. int vtx_size;
  1368. vtx_size = 2;
  1369. /* ordered according to bits in spec */
  1370. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1371. vtx_size++;
  1372. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1373. vtx_size += 3;
  1374. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1375. vtx_size++;
  1376. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1377. vtx_size++;
  1378. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1379. vtx_size += 3;
  1380. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1381. vtx_size++;
  1382. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1383. vtx_size++;
  1384. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1385. vtx_size += 2;
  1386. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1387. vtx_size += 2;
  1388. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1389. vtx_size++;
  1390. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1391. vtx_size += 2;
  1392. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1393. vtx_size++;
  1394. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1395. vtx_size += 2;
  1396. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1397. vtx_size++;
  1398. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1399. vtx_size++;
  1400. /* blend weight */
  1401. if (vtx_fmt & (0x7 << 15))
  1402. vtx_size += (vtx_fmt >> 15) & 0x7;
  1403. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1404. vtx_size += 3;
  1405. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1406. vtx_size += 2;
  1407. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1408. vtx_size++;
  1409. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1410. vtx_size++;
  1411. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1412. vtx_size++;
  1413. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1414. vtx_size++;
  1415. return vtx_size;
  1416. }
  1417. static int r100_packet0_check(struct radeon_cs_parser *p,
  1418. struct radeon_cs_packet *pkt,
  1419. unsigned idx, unsigned reg)
  1420. {
  1421. struct radeon_bo_list *reloc;
  1422. struct r100_cs_track *track;
  1423. volatile uint32_t *ib;
  1424. uint32_t tmp;
  1425. int r;
  1426. int i, face;
  1427. u32 tile_flags = 0;
  1428. u32 idx_value;
  1429. ib = p->ib.ptr;
  1430. track = (struct r100_cs_track *)p->track;
  1431. idx_value = radeon_get_ib_value(p, idx);
  1432. switch (reg) {
  1433. case RADEON_CRTC_GUI_TRIG_VLINE:
  1434. r = r100_cs_packet_parse_vline(p);
  1435. if (r) {
  1436. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1437. idx, reg);
  1438. radeon_cs_dump_packet(p, pkt);
  1439. return r;
  1440. }
  1441. break;
  1442. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1443. * range access */
  1444. case RADEON_DST_PITCH_OFFSET:
  1445. case RADEON_SRC_PITCH_OFFSET:
  1446. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1447. if (r)
  1448. return r;
  1449. break;
  1450. case RADEON_RB3D_DEPTHOFFSET:
  1451. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1452. if (r) {
  1453. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1454. idx, reg);
  1455. radeon_cs_dump_packet(p, pkt);
  1456. return r;
  1457. }
  1458. track->zb.robj = reloc->robj;
  1459. track->zb.offset = idx_value;
  1460. track->zb_dirty = true;
  1461. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1462. break;
  1463. case RADEON_RB3D_COLOROFFSET:
  1464. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1465. if (r) {
  1466. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1467. idx, reg);
  1468. radeon_cs_dump_packet(p, pkt);
  1469. return r;
  1470. }
  1471. track->cb[0].robj = reloc->robj;
  1472. track->cb[0].offset = idx_value;
  1473. track->cb_dirty = true;
  1474. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1475. break;
  1476. case RADEON_PP_TXOFFSET_0:
  1477. case RADEON_PP_TXOFFSET_1:
  1478. case RADEON_PP_TXOFFSET_2:
  1479. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1480. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1481. if (r) {
  1482. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1483. idx, reg);
  1484. radeon_cs_dump_packet(p, pkt);
  1485. return r;
  1486. }
  1487. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1488. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  1489. tile_flags |= RADEON_TXO_MACRO_TILE;
  1490. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  1491. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1492. tmp = idx_value & ~(0x7 << 2);
  1493. tmp |= tile_flags;
  1494. ib[idx] = tmp + ((u32)reloc->gpu_offset);
  1495. } else
  1496. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1497. track->textures[i].robj = reloc->robj;
  1498. track->tex_dirty = true;
  1499. break;
  1500. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1501. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1502. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1503. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1504. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1505. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1506. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1507. if (r) {
  1508. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1509. idx, reg);
  1510. radeon_cs_dump_packet(p, pkt);
  1511. return r;
  1512. }
  1513. track->textures[0].cube_info[i].offset = idx_value;
  1514. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1515. track->textures[0].cube_info[i].robj = reloc->robj;
  1516. track->tex_dirty = true;
  1517. break;
  1518. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1519. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1520. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1521. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1522. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1523. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1524. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1525. if (r) {
  1526. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1527. idx, reg);
  1528. radeon_cs_dump_packet(p, pkt);
  1529. return r;
  1530. }
  1531. track->textures[1].cube_info[i].offset = idx_value;
  1532. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1533. track->textures[1].cube_info[i].robj = reloc->robj;
  1534. track->tex_dirty = true;
  1535. break;
  1536. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1537. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1538. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1539. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1540. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1541. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1542. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1543. if (r) {
  1544. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1545. idx, reg);
  1546. radeon_cs_dump_packet(p, pkt);
  1547. return r;
  1548. }
  1549. track->textures[2].cube_info[i].offset = idx_value;
  1550. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1551. track->textures[2].cube_info[i].robj = reloc->robj;
  1552. track->tex_dirty = true;
  1553. break;
  1554. case RADEON_RE_WIDTH_HEIGHT:
  1555. track->maxy = ((idx_value >> 16) & 0x7FF);
  1556. track->cb_dirty = true;
  1557. track->zb_dirty = true;
  1558. break;
  1559. case RADEON_RB3D_COLORPITCH:
  1560. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1561. if (r) {
  1562. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1563. idx, reg);
  1564. radeon_cs_dump_packet(p, pkt);
  1565. return r;
  1566. }
  1567. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1568. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  1569. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1570. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  1571. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1572. tmp = idx_value & ~(0x7 << 16);
  1573. tmp |= tile_flags;
  1574. ib[idx] = tmp;
  1575. } else
  1576. ib[idx] = idx_value;
  1577. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1578. track->cb_dirty = true;
  1579. break;
  1580. case RADEON_RB3D_DEPTHPITCH:
  1581. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1582. track->zb_dirty = true;
  1583. break;
  1584. case RADEON_RB3D_CNTL:
  1585. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1586. case 7:
  1587. case 8:
  1588. case 9:
  1589. case 11:
  1590. case 12:
  1591. track->cb[0].cpp = 1;
  1592. break;
  1593. case 3:
  1594. case 4:
  1595. case 15:
  1596. track->cb[0].cpp = 2;
  1597. break;
  1598. case 6:
  1599. track->cb[0].cpp = 4;
  1600. break;
  1601. default:
  1602. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1603. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1604. return -EINVAL;
  1605. }
  1606. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1607. track->cb_dirty = true;
  1608. track->zb_dirty = true;
  1609. break;
  1610. case RADEON_RB3D_ZSTENCILCNTL:
  1611. switch (idx_value & 0xf) {
  1612. case 0:
  1613. track->zb.cpp = 2;
  1614. break;
  1615. case 2:
  1616. case 3:
  1617. case 4:
  1618. case 5:
  1619. case 9:
  1620. case 11:
  1621. track->zb.cpp = 4;
  1622. break;
  1623. default:
  1624. break;
  1625. }
  1626. track->zb_dirty = true;
  1627. break;
  1628. case RADEON_RB3D_ZPASS_ADDR:
  1629. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1630. if (r) {
  1631. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1632. idx, reg);
  1633. radeon_cs_dump_packet(p, pkt);
  1634. return r;
  1635. }
  1636. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1637. break;
  1638. case RADEON_PP_CNTL:
  1639. {
  1640. uint32_t temp = idx_value >> 4;
  1641. for (i = 0; i < track->num_texture; i++)
  1642. track->textures[i].enabled = !!(temp & (1 << i));
  1643. track->tex_dirty = true;
  1644. }
  1645. break;
  1646. case RADEON_SE_VF_CNTL:
  1647. track->vap_vf_cntl = idx_value;
  1648. break;
  1649. case RADEON_SE_VTX_FMT:
  1650. track->vtx_size = r100_get_vtx_size(idx_value);
  1651. break;
  1652. case RADEON_PP_TEX_SIZE_0:
  1653. case RADEON_PP_TEX_SIZE_1:
  1654. case RADEON_PP_TEX_SIZE_2:
  1655. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1656. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1657. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1658. track->tex_dirty = true;
  1659. break;
  1660. case RADEON_PP_TEX_PITCH_0:
  1661. case RADEON_PP_TEX_PITCH_1:
  1662. case RADEON_PP_TEX_PITCH_2:
  1663. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1664. track->textures[i].pitch = idx_value + 32;
  1665. track->tex_dirty = true;
  1666. break;
  1667. case RADEON_PP_TXFILTER_0:
  1668. case RADEON_PP_TXFILTER_1:
  1669. case RADEON_PP_TXFILTER_2:
  1670. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1671. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1672. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1673. tmp = (idx_value >> 23) & 0x7;
  1674. if (tmp == 2 || tmp == 6)
  1675. track->textures[i].roundup_w = false;
  1676. tmp = (idx_value >> 27) & 0x7;
  1677. if (tmp == 2 || tmp == 6)
  1678. track->textures[i].roundup_h = false;
  1679. track->tex_dirty = true;
  1680. break;
  1681. case RADEON_PP_TXFORMAT_0:
  1682. case RADEON_PP_TXFORMAT_1:
  1683. case RADEON_PP_TXFORMAT_2:
  1684. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1685. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1686. track->textures[i].use_pitch = 1;
  1687. } else {
  1688. track->textures[i].use_pitch = 0;
  1689. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1690. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1691. }
  1692. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1693. track->textures[i].tex_coord_type = 2;
  1694. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1695. case RADEON_TXFORMAT_I8:
  1696. case RADEON_TXFORMAT_RGB332:
  1697. case RADEON_TXFORMAT_Y8:
  1698. track->textures[i].cpp = 1;
  1699. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1700. break;
  1701. case RADEON_TXFORMAT_AI88:
  1702. case RADEON_TXFORMAT_ARGB1555:
  1703. case RADEON_TXFORMAT_RGB565:
  1704. case RADEON_TXFORMAT_ARGB4444:
  1705. case RADEON_TXFORMAT_VYUY422:
  1706. case RADEON_TXFORMAT_YVYU422:
  1707. case RADEON_TXFORMAT_SHADOW16:
  1708. case RADEON_TXFORMAT_LDUDV655:
  1709. case RADEON_TXFORMAT_DUDV88:
  1710. track->textures[i].cpp = 2;
  1711. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1712. break;
  1713. case RADEON_TXFORMAT_ARGB8888:
  1714. case RADEON_TXFORMAT_RGBA8888:
  1715. case RADEON_TXFORMAT_SHADOW32:
  1716. case RADEON_TXFORMAT_LDUDUV8888:
  1717. track->textures[i].cpp = 4;
  1718. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1719. break;
  1720. case RADEON_TXFORMAT_DXT1:
  1721. track->textures[i].cpp = 1;
  1722. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1723. break;
  1724. case RADEON_TXFORMAT_DXT23:
  1725. case RADEON_TXFORMAT_DXT45:
  1726. track->textures[i].cpp = 1;
  1727. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1728. break;
  1729. }
  1730. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1731. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1732. track->tex_dirty = true;
  1733. break;
  1734. case RADEON_PP_CUBIC_FACES_0:
  1735. case RADEON_PP_CUBIC_FACES_1:
  1736. case RADEON_PP_CUBIC_FACES_2:
  1737. tmp = idx_value;
  1738. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1739. for (face = 0; face < 4; face++) {
  1740. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1741. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1742. }
  1743. track->tex_dirty = true;
  1744. break;
  1745. default:
  1746. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1747. reg, idx);
  1748. return -EINVAL;
  1749. }
  1750. return 0;
  1751. }
  1752. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1753. struct radeon_cs_packet *pkt,
  1754. struct radeon_bo *robj)
  1755. {
  1756. unsigned idx;
  1757. u32 value;
  1758. idx = pkt->idx + 1;
  1759. value = radeon_get_ib_value(p, idx + 2);
  1760. if ((value + 1) > radeon_bo_size(robj)) {
  1761. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1762. "(need %u have %lu) !\n",
  1763. value + 1,
  1764. radeon_bo_size(robj));
  1765. return -EINVAL;
  1766. }
  1767. return 0;
  1768. }
  1769. static int r100_packet3_check(struct radeon_cs_parser *p,
  1770. struct radeon_cs_packet *pkt)
  1771. {
  1772. struct radeon_bo_list *reloc;
  1773. struct r100_cs_track *track;
  1774. unsigned idx;
  1775. volatile uint32_t *ib;
  1776. int r;
  1777. ib = p->ib.ptr;
  1778. idx = pkt->idx + 1;
  1779. track = (struct r100_cs_track *)p->track;
  1780. switch (pkt->opcode) {
  1781. case PACKET3_3D_LOAD_VBPNTR:
  1782. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1783. if (r)
  1784. return r;
  1785. break;
  1786. case PACKET3_INDX_BUFFER:
  1787. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1788. if (r) {
  1789. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1790. radeon_cs_dump_packet(p, pkt);
  1791. return r;
  1792. }
  1793. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset);
  1794. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1795. if (r) {
  1796. return r;
  1797. }
  1798. break;
  1799. case 0x23:
  1800. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1801. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1802. if (r) {
  1803. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1804. radeon_cs_dump_packet(p, pkt);
  1805. return r;
  1806. }
  1807. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset);
  1808. track->num_arrays = 1;
  1809. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1810. track->arrays[0].robj = reloc->robj;
  1811. track->arrays[0].esize = track->vtx_size;
  1812. track->max_indx = radeon_get_ib_value(p, idx+1);
  1813. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1814. track->immd_dwords = pkt->count - 1;
  1815. r = r100_cs_track_check(p->rdev, track);
  1816. if (r)
  1817. return r;
  1818. break;
  1819. case PACKET3_3D_DRAW_IMMD:
  1820. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1821. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1822. return -EINVAL;
  1823. }
  1824. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1825. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1826. track->immd_dwords = pkt->count - 1;
  1827. r = r100_cs_track_check(p->rdev, track);
  1828. if (r)
  1829. return r;
  1830. break;
  1831. /* triggers drawing using in-packet vertex data */
  1832. case PACKET3_3D_DRAW_IMMD_2:
  1833. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1834. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1835. return -EINVAL;
  1836. }
  1837. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1838. track->immd_dwords = pkt->count;
  1839. r = r100_cs_track_check(p->rdev, track);
  1840. if (r)
  1841. return r;
  1842. break;
  1843. /* triggers drawing using in-packet vertex data */
  1844. case PACKET3_3D_DRAW_VBUF_2:
  1845. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1846. r = r100_cs_track_check(p->rdev, track);
  1847. if (r)
  1848. return r;
  1849. break;
  1850. /* triggers drawing of vertex buffers setup elsewhere */
  1851. case PACKET3_3D_DRAW_INDX_2:
  1852. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1853. r = r100_cs_track_check(p->rdev, track);
  1854. if (r)
  1855. return r;
  1856. break;
  1857. /* triggers drawing using indices to vertex buffer */
  1858. case PACKET3_3D_DRAW_VBUF:
  1859. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1860. r = r100_cs_track_check(p->rdev, track);
  1861. if (r)
  1862. return r;
  1863. break;
  1864. /* triggers drawing of vertex buffers setup elsewhere */
  1865. case PACKET3_3D_DRAW_INDX:
  1866. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1867. r = r100_cs_track_check(p->rdev, track);
  1868. if (r)
  1869. return r;
  1870. break;
  1871. /* triggers drawing using indices to vertex buffer */
  1872. case PACKET3_3D_CLEAR_HIZ:
  1873. case PACKET3_3D_CLEAR_ZMASK:
  1874. if (p->rdev->hyperz_filp != p->filp)
  1875. return -EINVAL;
  1876. break;
  1877. case PACKET3_NOP:
  1878. break;
  1879. default:
  1880. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1881. return -EINVAL;
  1882. }
  1883. return 0;
  1884. }
  1885. int r100_cs_parse(struct radeon_cs_parser *p)
  1886. {
  1887. struct radeon_cs_packet pkt;
  1888. struct r100_cs_track *track;
  1889. int r;
  1890. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1891. if (!track)
  1892. return -ENOMEM;
  1893. r100_cs_track_clear(p->rdev, track);
  1894. p->track = track;
  1895. do {
  1896. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1897. if (r) {
  1898. return r;
  1899. }
  1900. p->idx += pkt.count + 2;
  1901. switch (pkt.type) {
  1902. case RADEON_PACKET_TYPE0:
  1903. if (p->rdev->family >= CHIP_R200)
  1904. r = r100_cs_parse_packet0(p, &pkt,
  1905. p->rdev->config.r100.reg_safe_bm,
  1906. p->rdev->config.r100.reg_safe_bm_size,
  1907. &r200_packet0_check);
  1908. else
  1909. r = r100_cs_parse_packet0(p, &pkt,
  1910. p->rdev->config.r100.reg_safe_bm,
  1911. p->rdev->config.r100.reg_safe_bm_size,
  1912. &r100_packet0_check);
  1913. break;
  1914. case RADEON_PACKET_TYPE2:
  1915. break;
  1916. case RADEON_PACKET_TYPE3:
  1917. r = r100_packet3_check(p, &pkt);
  1918. break;
  1919. default:
  1920. DRM_ERROR("Unknown packet type %d !\n",
  1921. pkt.type);
  1922. return -EINVAL;
  1923. }
  1924. if (r)
  1925. return r;
  1926. } while (p->idx < p->chunk_ib->length_dw);
  1927. return 0;
  1928. }
  1929. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  1930. {
  1931. DRM_ERROR("pitch %d\n", t->pitch);
  1932. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  1933. DRM_ERROR("width %d\n", t->width);
  1934. DRM_ERROR("width_11 %d\n", t->width_11);
  1935. DRM_ERROR("height %d\n", t->height);
  1936. DRM_ERROR("height_11 %d\n", t->height_11);
  1937. DRM_ERROR("num levels %d\n", t->num_levels);
  1938. DRM_ERROR("depth %d\n", t->txdepth);
  1939. DRM_ERROR("bpp %d\n", t->cpp);
  1940. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  1941. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  1942. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  1943. DRM_ERROR("compress format %d\n", t->compress_format);
  1944. }
  1945. static int r100_track_compress_size(int compress_format, int w, int h)
  1946. {
  1947. int block_width, block_height, block_bytes;
  1948. int wblocks, hblocks;
  1949. int min_wblocks;
  1950. int sz;
  1951. block_width = 4;
  1952. block_height = 4;
  1953. switch (compress_format) {
  1954. case R100_TRACK_COMP_DXT1:
  1955. block_bytes = 8;
  1956. min_wblocks = 4;
  1957. break;
  1958. default:
  1959. case R100_TRACK_COMP_DXT35:
  1960. block_bytes = 16;
  1961. min_wblocks = 2;
  1962. break;
  1963. }
  1964. hblocks = (h + block_height - 1) / block_height;
  1965. wblocks = (w + block_width - 1) / block_width;
  1966. if (wblocks < min_wblocks)
  1967. wblocks = min_wblocks;
  1968. sz = wblocks * hblocks * block_bytes;
  1969. return sz;
  1970. }
  1971. static int r100_cs_track_cube(struct radeon_device *rdev,
  1972. struct r100_cs_track *track, unsigned idx)
  1973. {
  1974. unsigned face, w, h;
  1975. struct radeon_bo *cube_robj;
  1976. unsigned long size;
  1977. unsigned compress_format = track->textures[idx].compress_format;
  1978. for (face = 0; face < 5; face++) {
  1979. cube_robj = track->textures[idx].cube_info[face].robj;
  1980. w = track->textures[idx].cube_info[face].width;
  1981. h = track->textures[idx].cube_info[face].height;
  1982. if (compress_format) {
  1983. size = r100_track_compress_size(compress_format, w, h);
  1984. } else
  1985. size = w * h;
  1986. size *= track->textures[idx].cpp;
  1987. size += track->textures[idx].cube_info[face].offset;
  1988. if (size > radeon_bo_size(cube_robj)) {
  1989. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  1990. size, radeon_bo_size(cube_robj));
  1991. r100_cs_track_texture_print(&track->textures[idx]);
  1992. return -1;
  1993. }
  1994. }
  1995. return 0;
  1996. }
  1997. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  1998. struct r100_cs_track *track)
  1999. {
  2000. struct radeon_bo *robj;
  2001. unsigned long size;
  2002. unsigned u, i, w, h, d;
  2003. int ret;
  2004. for (u = 0; u < track->num_texture; u++) {
  2005. if (!track->textures[u].enabled)
  2006. continue;
  2007. if (track->textures[u].lookup_disable)
  2008. continue;
  2009. robj = track->textures[u].robj;
  2010. if (robj == NULL) {
  2011. DRM_ERROR("No texture bound to unit %u\n", u);
  2012. return -EINVAL;
  2013. }
  2014. size = 0;
  2015. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2016. if (track->textures[u].use_pitch) {
  2017. if (rdev->family < CHIP_R300)
  2018. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2019. else
  2020. w = track->textures[u].pitch / (1 << i);
  2021. } else {
  2022. w = track->textures[u].width;
  2023. if (rdev->family >= CHIP_RV515)
  2024. w |= track->textures[u].width_11;
  2025. w = w / (1 << i);
  2026. if (track->textures[u].roundup_w)
  2027. w = roundup_pow_of_two(w);
  2028. }
  2029. h = track->textures[u].height;
  2030. if (rdev->family >= CHIP_RV515)
  2031. h |= track->textures[u].height_11;
  2032. h = h / (1 << i);
  2033. if (track->textures[u].roundup_h)
  2034. h = roundup_pow_of_two(h);
  2035. if (track->textures[u].tex_coord_type == 1) {
  2036. d = (1 << track->textures[u].txdepth) / (1 << i);
  2037. if (!d)
  2038. d = 1;
  2039. } else {
  2040. d = 1;
  2041. }
  2042. if (track->textures[u].compress_format) {
  2043. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2044. /* compressed textures are block based */
  2045. } else
  2046. size += w * h * d;
  2047. }
  2048. size *= track->textures[u].cpp;
  2049. switch (track->textures[u].tex_coord_type) {
  2050. case 0:
  2051. case 1:
  2052. break;
  2053. case 2:
  2054. if (track->separate_cube) {
  2055. ret = r100_cs_track_cube(rdev, track, u);
  2056. if (ret)
  2057. return ret;
  2058. } else
  2059. size *= 6;
  2060. break;
  2061. default:
  2062. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2063. "%u\n", track->textures[u].tex_coord_type, u);
  2064. return -EINVAL;
  2065. }
  2066. if (size > radeon_bo_size(robj)) {
  2067. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2068. "%lu\n", u, size, radeon_bo_size(robj));
  2069. r100_cs_track_texture_print(&track->textures[u]);
  2070. return -EINVAL;
  2071. }
  2072. }
  2073. return 0;
  2074. }
  2075. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2076. {
  2077. unsigned i;
  2078. unsigned long size;
  2079. unsigned prim_walk;
  2080. unsigned nverts;
  2081. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2082. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2083. !track->blend_read_enable)
  2084. num_cb = 0;
  2085. for (i = 0; i < num_cb; i++) {
  2086. if (track->cb[i].robj == NULL) {
  2087. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2088. return -EINVAL;
  2089. }
  2090. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2091. size += track->cb[i].offset;
  2092. if (size > radeon_bo_size(track->cb[i].robj)) {
  2093. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2094. "(need %lu have %lu) !\n", i, size,
  2095. radeon_bo_size(track->cb[i].robj));
  2096. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2097. i, track->cb[i].pitch, track->cb[i].cpp,
  2098. track->cb[i].offset, track->maxy);
  2099. return -EINVAL;
  2100. }
  2101. }
  2102. track->cb_dirty = false;
  2103. if (track->zb_dirty && track->z_enabled) {
  2104. if (track->zb.robj == NULL) {
  2105. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2106. return -EINVAL;
  2107. }
  2108. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2109. size += track->zb.offset;
  2110. if (size > radeon_bo_size(track->zb.robj)) {
  2111. DRM_ERROR("[drm] Buffer too small for z buffer "
  2112. "(need %lu have %lu) !\n", size,
  2113. radeon_bo_size(track->zb.robj));
  2114. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2115. track->zb.pitch, track->zb.cpp,
  2116. track->zb.offset, track->maxy);
  2117. return -EINVAL;
  2118. }
  2119. }
  2120. track->zb_dirty = false;
  2121. if (track->aa_dirty && track->aaresolve) {
  2122. if (track->aa.robj == NULL) {
  2123. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2124. return -EINVAL;
  2125. }
  2126. /* I believe the format comes from colorbuffer0. */
  2127. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2128. size += track->aa.offset;
  2129. if (size > radeon_bo_size(track->aa.robj)) {
  2130. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2131. "(need %lu have %lu) !\n", i, size,
  2132. radeon_bo_size(track->aa.robj));
  2133. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2134. i, track->aa.pitch, track->cb[0].cpp,
  2135. track->aa.offset, track->maxy);
  2136. return -EINVAL;
  2137. }
  2138. }
  2139. track->aa_dirty = false;
  2140. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2141. if (track->vap_vf_cntl & (1 << 14)) {
  2142. nverts = track->vap_alt_nverts;
  2143. } else {
  2144. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2145. }
  2146. switch (prim_walk) {
  2147. case 1:
  2148. for (i = 0; i < track->num_arrays; i++) {
  2149. size = track->arrays[i].esize * track->max_indx * 4;
  2150. if (track->arrays[i].robj == NULL) {
  2151. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2152. "bound\n", prim_walk, i);
  2153. return -EINVAL;
  2154. }
  2155. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2156. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2157. "need %lu dwords have %lu dwords\n",
  2158. prim_walk, i, size >> 2,
  2159. radeon_bo_size(track->arrays[i].robj)
  2160. >> 2);
  2161. DRM_ERROR("Max indices %u\n", track->max_indx);
  2162. return -EINVAL;
  2163. }
  2164. }
  2165. break;
  2166. case 2:
  2167. for (i = 0; i < track->num_arrays; i++) {
  2168. size = track->arrays[i].esize * (nverts - 1) * 4;
  2169. if (track->arrays[i].robj == NULL) {
  2170. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2171. "bound\n", prim_walk, i);
  2172. return -EINVAL;
  2173. }
  2174. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2175. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2176. "need %lu dwords have %lu dwords\n",
  2177. prim_walk, i, size >> 2,
  2178. radeon_bo_size(track->arrays[i].robj)
  2179. >> 2);
  2180. return -EINVAL;
  2181. }
  2182. }
  2183. break;
  2184. case 3:
  2185. size = track->vtx_size * nverts;
  2186. if (size != track->immd_dwords) {
  2187. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2188. track->immd_dwords, size);
  2189. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2190. nverts, track->vtx_size);
  2191. return -EINVAL;
  2192. }
  2193. break;
  2194. default:
  2195. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2196. prim_walk);
  2197. return -EINVAL;
  2198. }
  2199. if (track->tex_dirty) {
  2200. track->tex_dirty = false;
  2201. return r100_cs_track_texture_check(rdev, track);
  2202. }
  2203. return 0;
  2204. }
  2205. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2206. {
  2207. unsigned i, face;
  2208. track->cb_dirty = true;
  2209. track->zb_dirty = true;
  2210. track->tex_dirty = true;
  2211. track->aa_dirty = true;
  2212. if (rdev->family < CHIP_R300) {
  2213. track->num_cb = 1;
  2214. if (rdev->family <= CHIP_RS200)
  2215. track->num_texture = 3;
  2216. else
  2217. track->num_texture = 6;
  2218. track->maxy = 2048;
  2219. track->separate_cube = 1;
  2220. } else {
  2221. track->num_cb = 4;
  2222. track->num_texture = 16;
  2223. track->maxy = 4096;
  2224. track->separate_cube = 0;
  2225. track->aaresolve = false;
  2226. track->aa.robj = NULL;
  2227. }
  2228. for (i = 0; i < track->num_cb; i++) {
  2229. track->cb[i].robj = NULL;
  2230. track->cb[i].pitch = 8192;
  2231. track->cb[i].cpp = 16;
  2232. track->cb[i].offset = 0;
  2233. }
  2234. track->z_enabled = true;
  2235. track->zb.robj = NULL;
  2236. track->zb.pitch = 8192;
  2237. track->zb.cpp = 4;
  2238. track->zb.offset = 0;
  2239. track->vtx_size = 0x7F;
  2240. track->immd_dwords = 0xFFFFFFFFUL;
  2241. track->num_arrays = 11;
  2242. track->max_indx = 0x00FFFFFFUL;
  2243. for (i = 0; i < track->num_arrays; i++) {
  2244. track->arrays[i].robj = NULL;
  2245. track->arrays[i].esize = 0x7F;
  2246. }
  2247. for (i = 0; i < track->num_texture; i++) {
  2248. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2249. track->textures[i].pitch = 16536;
  2250. track->textures[i].width = 16536;
  2251. track->textures[i].height = 16536;
  2252. track->textures[i].width_11 = 1 << 11;
  2253. track->textures[i].height_11 = 1 << 11;
  2254. track->textures[i].num_levels = 12;
  2255. if (rdev->family <= CHIP_RS200) {
  2256. track->textures[i].tex_coord_type = 0;
  2257. track->textures[i].txdepth = 0;
  2258. } else {
  2259. track->textures[i].txdepth = 16;
  2260. track->textures[i].tex_coord_type = 1;
  2261. }
  2262. track->textures[i].cpp = 64;
  2263. track->textures[i].robj = NULL;
  2264. /* CS IB emission code makes sure texture unit are disabled */
  2265. track->textures[i].enabled = false;
  2266. track->textures[i].lookup_disable = false;
  2267. track->textures[i].roundup_w = true;
  2268. track->textures[i].roundup_h = true;
  2269. if (track->separate_cube)
  2270. for (face = 0; face < 5; face++) {
  2271. track->textures[i].cube_info[face].robj = NULL;
  2272. track->textures[i].cube_info[face].width = 16536;
  2273. track->textures[i].cube_info[face].height = 16536;
  2274. track->textures[i].cube_info[face].offset = 0;
  2275. }
  2276. }
  2277. }
  2278. /*
  2279. * Global GPU functions
  2280. */
  2281. static void r100_errata(struct radeon_device *rdev)
  2282. {
  2283. rdev->pll_errata = 0;
  2284. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2285. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2286. }
  2287. if (rdev->family == CHIP_RV100 ||
  2288. rdev->family == CHIP_RS100 ||
  2289. rdev->family == CHIP_RS200) {
  2290. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2291. }
  2292. }
  2293. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2294. {
  2295. unsigned i;
  2296. uint32_t tmp;
  2297. for (i = 0; i < rdev->usec_timeout; i++) {
  2298. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2299. if (tmp >= n) {
  2300. return 0;
  2301. }
  2302. DRM_UDELAY(1);
  2303. }
  2304. return -1;
  2305. }
  2306. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2307. {
  2308. unsigned i;
  2309. uint32_t tmp;
  2310. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2311. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2312. " Bad things might happen.\n");
  2313. }
  2314. for (i = 0; i < rdev->usec_timeout; i++) {
  2315. tmp = RREG32(RADEON_RBBM_STATUS);
  2316. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2317. return 0;
  2318. }
  2319. DRM_UDELAY(1);
  2320. }
  2321. return -1;
  2322. }
  2323. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2324. {
  2325. unsigned i;
  2326. uint32_t tmp;
  2327. for (i = 0; i < rdev->usec_timeout; i++) {
  2328. /* read MC_STATUS */
  2329. tmp = RREG32(RADEON_MC_STATUS);
  2330. if (tmp & RADEON_MC_IDLE) {
  2331. return 0;
  2332. }
  2333. DRM_UDELAY(1);
  2334. }
  2335. return -1;
  2336. }
  2337. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2338. {
  2339. u32 rbbm_status;
  2340. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2341. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2342. radeon_ring_lockup_update(rdev, ring);
  2343. return false;
  2344. }
  2345. return radeon_ring_test_lockup(rdev, ring);
  2346. }
  2347. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2348. void r100_enable_bm(struct radeon_device *rdev)
  2349. {
  2350. uint32_t tmp;
  2351. /* Enable bus mastering */
  2352. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2353. WREG32(RADEON_BUS_CNTL, tmp);
  2354. }
  2355. void r100_bm_disable(struct radeon_device *rdev)
  2356. {
  2357. u32 tmp;
  2358. /* disable bus mastering */
  2359. tmp = RREG32(R_000030_BUS_CNTL);
  2360. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2361. mdelay(1);
  2362. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2363. mdelay(1);
  2364. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2365. tmp = RREG32(RADEON_BUS_CNTL);
  2366. mdelay(1);
  2367. pci_clear_master(rdev->pdev);
  2368. mdelay(1);
  2369. }
  2370. int r100_asic_reset(struct radeon_device *rdev)
  2371. {
  2372. struct r100_mc_save save;
  2373. u32 status, tmp;
  2374. int ret = 0;
  2375. status = RREG32(R_000E40_RBBM_STATUS);
  2376. if (!G_000E40_GUI_ACTIVE(status)) {
  2377. return 0;
  2378. }
  2379. r100_mc_stop(rdev, &save);
  2380. status = RREG32(R_000E40_RBBM_STATUS);
  2381. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2382. /* stop CP */
  2383. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2384. tmp = RREG32(RADEON_CP_RB_CNTL);
  2385. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2386. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2387. WREG32(RADEON_CP_RB_WPTR, 0);
  2388. WREG32(RADEON_CP_RB_CNTL, tmp);
  2389. /* save PCI state */
  2390. pci_save_state(rdev->pdev);
  2391. /* disable bus mastering */
  2392. r100_bm_disable(rdev);
  2393. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2394. S_0000F0_SOFT_RESET_RE(1) |
  2395. S_0000F0_SOFT_RESET_PP(1) |
  2396. S_0000F0_SOFT_RESET_RB(1));
  2397. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2398. mdelay(500);
  2399. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2400. mdelay(1);
  2401. status = RREG32(R_000E40_RBBM_STATUS);
  2402. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2403. /* reset CP */
  2404. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2405. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2406. mdelay(500);
  2407. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2408. mdelay(1);
  2409. status = RREG32(R_000E40_RBBM_STATUS);
  2410. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2411. /* restore PCI & busmastering */
  2412. pci_restore_state(rdev->pdev);
  2413. r100_enable_bm(rdev);
  2414. /* Check if GPU is idle */
  2415. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2416. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2417. dev_err(rdev->dev, "failed to reset GPU\n");
  2418. ret = -1;
  2419. } else
  2420. dev_info(rdev->dev, "GPU reset succeed\n");
  2421. r100_mc_resume(rdev, &save);
  2422. return ret;
  2423. }
  2424. void r100_set_common_regs(struct radeon_device *rdev)
  2425. {
  2426. struct drm_device *dev = rdev->ddev;
  2427. bool force_dac2 = false;
  2428. u32 tmp;
  2429. /* set these so they don't interfere with anything */
  2430. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2431. WREG32(RADEON_SUBPIC_CNTL, 0);
  2432. WREG32(RADEON_VIPH_CONTROL, 0);
  2433. WREG32(RADEON_I2C_CNTL_1, 0);
  2434. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2435. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2436. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2437. /* always set up dac2 on rn50 and some rv100 as lots
  2438. * of servers seem to wire it up to a VGA port but
  2439. * don't report it in the bios connector
  2440. * table.
  2441. */
  2442. switch (dev->pdev->device) {
  2443. /* RN50 */
  2444. case 0x515e:
  2445. case 0x5969:
  2446. force_dac2 = true;
  2447. break;
  2448. /* RV100*/
  2449. case 0x5159:
  2450. case 0x515a:
  2451. /* DELL triple head servers */
  2452. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2453. ((dev->pdev->subsystem_device == 0x016c) ||
  2454. (dev->pdev->subsystem_device == 0x016d) ||
  2455. (dev->pdev->subsystem_device == 0x016e) ||
  2456. (dev->pdev->subsystem_device == 0x016f) ||
  2457. (dev->pdev->subsystem_device == 0x0170) ||
  2458. (dev->pdev->subsystem_device == 0x017d) ||
  2459. (dev->pdev->subsystem_device == 0x017e) ||
  2460. (dev->pdev->subsystem_device == 0x0183) ||
  2461. (dev->pdev->subsystem_device == 0x018a) ||
  2462. (dev->pdev->subsystem_device == 0x019a)))
  2463. force_dac2 = true;
  2464. break;
  2465. }
  2466. if (force_dac2) {
  2467. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2468. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2469. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2470. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2471. enable it, even it's detected.
  2472. */
  2473. /* force it to crtc0 */
  2474. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2475. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2476. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2477. /* set up the TV DAC */
  2478. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2479. RADEON_TV_DAC_STD_MASK |
  2480. RADEON_TV_DAC_RDACPD |
  2481. RADEON_TV_DAC_GDACPD |
  2482. RADEON_TV_DAC_BDACPD |
  2483. RADEON_TV_DAC_BGADJ_MASK |
  2484. RADEON_TV_DAC_DACADJ_MASK);
  2485. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2486. RADEON_TV_DAC_NHOLD |
  2487. RADEON_TV_DAC_STD_PS2 |
  2488. (0x58 << 16));
  2489. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2490. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2491. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2492. }
  2493. /* switch PM block to ACPI mode */
  2494. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2495. tmp &= ~RADEON_PM_MODE_SEL;
  2496. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2497. }
  2498. /*
  2499. * VRAM info
  2500. */
  2501. static void r100_vram_get_type(struct radeon_device *rdev)
  2502. {
  2503. uint32_t tmp;
  2504. rdev->mc.vram_is_ddr = false;
  2505. if (rdev->flags & RADEON_IS_IGP)
  2506. rdev->mc.vram_is_ddr = true;
  2507. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2508. rdev->mc.vram_is_ddr = true;
  2509. if ((rdev->family == CHIP_RV100) ||
  2510. (rdev->family == CHIP_RS100) ||
  2511. (rdev->family == CHIP_RS200)) {
  2512. tmp = RREG32(RADEON_MEM_CNTL);
  2513. if (tmp & RV100_HALF_MODE) {
  2514. rdev->mc.vram_width = 32;
  2515. } else {
  2516. rdev->mc.vram_width = 64;
  2517. }
  2518. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2519. rdev->mc.vram_width /= 4;
  2520. rdev->mc.vram_is_ddr = true;
  2521. }
  2522. } else if (rdev->family <= CHIP_RV280) {
  2523. tmp = RREG32(RADEON_MEM_CNTL);
  2524. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2525. rdev->mc.vram_width = 128;
  2526. } else {
  2527. rdev->mc.vram_width = 64;
  2528. }
  2529. } else {
  2530. /* newer IGPs */
  2531. rdev->mc.vram_width = 128;
  2532. }
  2533. }
  2534. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2535. {
  2536. u32 aper_size;
  2537. u8 byte;
  2538. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2539. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2540. * that is has the 2nd generation multifunction PCI interface
  2541. */
  2542. if (rdev->family == CHIP_RV280 ||
  2543. rdev->family >= CHIP_RV350) {
  2544. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2545. ~RADEON_HDP_APER_CNTL);
  2546. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2547. return aper_size * 2;
  2548. }
  2549. /* Older cards have all sorts of funny issues to deal with. First
  2550. * check if it's a multifunction card by reading the PCI config
  2551. * header type... Limit those to one aperture size
  2552. */
  2553. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2554. if (byte & 0x80) {
  2555. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2556. DRM_INFO("Limiting VRAM to one aperture\n");
  2557. return aper_size;
  2558. }
  2559. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2560. * have set it up. We don't write this as it's broken on some ASICs but
  2561. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2562. */
  2563. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2564. return aper_size * 2;
  2565. return aper_size;
  2566. }
  2567. void r100_vram_init_sizes(struct radeon_device *rdev)
  2568. {
  2569. u64 config_aper_size;
  2570. /* work out accessible VRAM */
  2571. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2572. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2573. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2574. /* FIXME we don't use the second aperture yet when we could use it */
  2575. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2576. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2577. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2578. if (rdev->flags & RADEON_IS_IGP) {
  2579. uint32_t tom;
  2580. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2581. tom = RREG32(RADEON_NB_TOM);
  2582. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2583. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2584. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2585. } else {
  2586. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2587. /* Some production boards of m6 will report 0
  2588. * if it's 8 MB
  2589. */
  2590. if (rdev->mc.real_vram_size == 0) {
  2591. rdev->mc.real_vram_size = 8192 * 1024;
  2592. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2593. }
  2594. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2595. * Novell bug 204882 + along with lots of ubuntu ones
  2596. */
  2597. if (rdev->mc.aper_size > config_aper_size)
  2598. config_aper_size = rdev->mc.aper_size;
  2599. if (config_aper_size > rdev->mc.real_vram_size)
  2600. rdev->mc.mc_vram_size = config_aper_size;
  2601. else
  2602. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2603. }
  2604. }
  2605. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2606. {
  2607. uint32_t temp;
  2608. temp = RREG32(RADEON_CONFIG_CNTL);
  2609. if (state == false) {
  2610. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2611. temp |= RADEON_CFG_VGA_IO_DIS;
  2612. } else {
  2613. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2614. }
  2615. WREG32(RADEON_CONFIG_CNTL, temp);
  2616. }
  2617. static void r100_mc_init(struct radeon_device *rdev)
  2618. {
  2619. u64 base;
  2620. r100_vram_get_type(rdev);
  2621. r100_vram_init_sizes(rdev);
  2622. base = rdev->mc.aper_base;
  2623. if (rdev->flags & RADEON_IS_IGP)
  2624. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2625. radeon_vram_location(rdev, &rdev->mc, base);
  2626. rdev->mc.gtt_base_align = 0;
  2627. if (!(rdev->flags & RADEON_IS_AGP))
  2628. radeon_gtt_location(rdev, &rdev->mc);
  2629. radeon_update_bandwidth_info(rdev);
  2630. }
  2631. /*
  2632. * Indirect registers accessor
  2633. */
  2634. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2635. {
  2636. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2637. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2638. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2639. }
  2640. }
  2641. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2642. {
  2643. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2644. * or the chip could hang on a subsequent access
  2645. */
  2646. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2647. mdelay(5);
  2648. }
  2649. /* This function is required to workaround a hardware bug in some (all?)
  2650. * revisions of the R300. This workaround should be called after every
  2651. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2652. * may not be correct.
  2653. */
  2654. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2655. uint32_t save, tmp;
  2656. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2657. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2658. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2659. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2660. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2661. }
  2662. }
  2663. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2664. {
  2665. unsigned long flags;
  2666. uint32_t data;
  2667. spin_lock_irqsave(&rdev->pll_idx_lock, flags);
  2668. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2669. r100_pll_errata_after_index(rdev);
  2670. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2671. r100_pll_errata_after_data(rdev);
  2672. spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
  2673. return data;
  2674. }
  2675. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2676. {
  2677. unsigned long flags;
  2678. spin_lock_irqsave(&rdev->pll_idx_lock, flags);
  2679. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2680. r100_pll_errata_after_index(rdev);
  2681. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2682. r100_pll_errata_after_data(rdev);
  2683. spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
  2684. }
  2685. static void r100_set_safe_registers(struct radeon_device *rdev)
  2686. {
  2687. if (ASIC_IS_RN50(rdev)) {
  2688. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2689. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2690. } else if (rdev->family < CHIP_R200) {
  2691. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2692. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2693. } else {
  2694. r200_set_safe_registers(rdev);
  2695. }
  2696. }
  2697. /*
  2698. * Debugfs info
  2699. */
  2700. #if defined(CONFIG_DEBUG_FS)
  2701. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2702. {
  2703. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2704. struct drm_device *dev = node->minor->dev;
  2705. struct radeon_device *rdev = dev->dev_private;
  2706. uint32_t reg, value;
  2707. unsigned i;
  2708. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2709. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2710. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2711. for (i = 0; i < 64; i++) {
  2712. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2713. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2714. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2715. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2716. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2717. }
  2718. return 0;
  2719. }
  2720. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2721. {
  2722. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2723. struct drm_device *dev = node->minor->dev;
  2724. struct radeon_device *rdev = dev->dev_private;
  2725. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2726. uint32_t rdp, wdp;
  2727. unsigned count, i, j;
  2728. radeon_ring_free_size(rdev, ring);
  2729. rdp = RREG32(RADEON_CP_RB_RPTR);
  2730. wdp = RREG32(RADEON_CP_RB_WPTR);
  2731. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2732. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2733. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2734. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2735. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2736. seq_printf(m, "%u dwords in ring\n", count);
  2737. if (ring->ready) {
  2738. for (j = 0; j <= count; j++) {
  2739. i = (rdp + j) & ring->ptr_mask;
  2740. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2741. }
  2742. }
  2743. return 0;
  2744. }
  2745. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2746. {
  2747. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2748. struct drm_device *dev = node->minor->dev;
  2749. struct radeon_device *rdev = dev->dev_private;
  2750. uint32_t csq_stat, csq2_stat, tmp;
  2751. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2752. unsigned i;
  2753. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2754. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2755. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2756. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2757. r_rptr = (csq_stat >> 0) & 0x3ff;
  2758. r_wptr = (csq_stat >> 10) & 0x3ff;
  2759. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2760. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2761. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2762. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2763. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2764. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2765. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2766. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2767. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2768. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2769. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2770. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2771. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2772. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2773. seq_printf(m, "Ring fifo:\n");
  2774. for (i = 0; i < 256; i++) {
  2775. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2776. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2777. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2778. }
  2779. seq_printf(m, "Indirect1 fifo:\n");
  2780. for (i = 256; i <= 512; i++) {
  2781. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2782. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2783. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2784. }
  2785. seq_printf(m, "Indirect2 fifo:\n");
  2786. for (i = 640; i < ib1_wptr; i++) {
  2787. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2788. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2789. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2790. }
  2791. return 0;
  2792. }
  2793. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2794. {
  2795. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2796. struct drm_device *dev = node->minor->dev;
  2797. struct radeon_device *rdev = dev->dev_private;
  2798. uint32_t tmp;
  2799. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2800. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2801. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2802. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2803. tmp = RREG32(RADEON_BUS_CNTL);
  2804. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2805. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2806. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2807. tmp = RREG32(RADEON_AGP_BASE);
  2808. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2809. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2810. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2811. tmp = RREG32(0x01D0);
  2812. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2813. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2814. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2815. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2816. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2817. tmp = RREG32(0x01E4);
  2818. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2819. return 0;
  2820. }
  2821. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2822. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2823. };
  2824. static struct drm_info_list r100_debugfs_cp_list[] = {
  2825. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2826. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2827. };
  2828. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2829. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2830. };
  2831. #endif
  2832. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2833. {
  2834. #if defined(CONFIG_DEBUG_FS)
  2835. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2836. #else
  2837. return 0;
  2838. #endif
  2839. }
  2840. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2841. {
  2842. #if defined(CONFIG_DEBUG_FS)
  2843. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2844. #else
  2845. return 0;
  2846. #endif
  2847. }
  2848. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2849. {
  2850. #if defined(CONFIG_DEBUG_FS)
  2851. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2852. #else
  2853. return 0;
  2854. #endif
  2855. }
  2856. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2857. uint32_t tiling_flags, uint32_t pitch,
  2858. uint32_t offset, uint32_t obj_size)
  2859. {
  2860. int surf_index = reg * 16;
  2861. int flags = 0;
  2862. if (rdev->family <= CHIP_RS200) {
  2863. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2864. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2865. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2866. if (tiling_flags & RADEON_TILING_MACRO)
  2867. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2868. /* setting pitch to 0 disables tiling */
  2869. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2870. == 0)
  2871. pitch = 0;
  2872. } else if (rdev->family <= CHIP_RV280) {
  2873. if (tiling_flags & (RADEON_TILING_MACRO))
  2874. flags |= R200_SURF_TILE_COLOR_MACRO;
  2875. if (tiling_flags & RADEON_TILING_MICRO)
  2876. flags |= R200_SURF_TILE_COLOR_MICRO;
  2877. } else {
  2878. if (tiling_flags & RADEON_TILING_MACRO)
  2879. flags |= R300_SURF_TILE_MACRO;
  2880. if (tiling_flags & RADEON_TILING_MICRO)
  2881. flags |= R300_SURF_TILE_MICRO;
  2882. }
  2883. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2884. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2885. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2886. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2887. /* r100/r200 divide by 16 */
  2888. if (rdev->family < CHIP_R300)
  2889. flags |= pitch / 16;
  2890. else
  2891. flags |= pitch / 8;
  2892. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2893. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2894. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2895. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2896. return 0;
  2897. }
  2898. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2899. {
  2900. int surf_index = reg * 16;
  2901. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2902. }
  2903. void r100_bandwidth_update(struct radeon_device *rdev)
  2904. {
  2905. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2906. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2907. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2908. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2909. fixed20_12 memtcas_ff[8] = {
  2910. dfixed_init(1),
  2911. dfixed_init(2),
  2912. dfixed_init(3),
  2913. dfixed_init(0),
  2914. dfixed_init_half(1),
  2915. dfixed_init_half(2),
  2916. dfixed_init(0),
  2917. };
  2918. fixed20_12 memtcas_rs480_ff[8] = {
  2919. dfixed_init(0),
  2920. dfixed_init(1),
  2921. dfixed_init(2),
  2922. dfixed_init(3),
  2923. dfixed_init(0),
  2924. dfixed_init_half(1),
  2925. dfixed_init_half(2),
  2926. dfixed_init_half(3),
  2927. };
  2928. fixed20_12 memtcas2_ff[8] = {
  2929. dfixed_init(0),
  2930. dfixed_init(1),
  2931. dfixed_init(2),
  2932. dfixed_init(3),
  2933. dfixed_init(4),
  2934. dfixed_init(5),
  2935. dfixed_init(6),
  2936. dfixed_init(7),
  2937. };
  2938. fixed20_12 memtrbs[8] = {
  2939. dfixed_init(1),
  2940. dfixed_init_half(1),
  2941. dfixed_init(2),
  2942. dfixed_init_half(2),
  2943. dfixed_init(3),
  2944. dfixed_init_half(3),
  2945. dfixed_init(4),
  2946. dfixed_init_half(4)
  2947. };
  2948. fixed20_12 memtrbs_r4xx[8] = {
  2949. dfixed_init(4),
  2950. dfixed_init(5),
  2951. dfixed_init(6),
  2952. dfixed_init(7),
  2953. dfixed_init(8),
  2954. dfixed_init(9),
  2955. dfixed_init(10),
  2956. dfixed_init(11)
  2957. };
  2958. fixed20_12 min_mem_eff;
  2959. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2960. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2961. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2962. disp_drain_rate2, read_return_rate;
  2963. fixed20_12 time_disp1_drop_priority;
  2964. int c;
  2965. int cur_size = 16; /* in octawords */
  2966. int critical_point = 0, critical_point2;
  2967. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2968. int stop_req, max_stop_req;
  2969. struct drm_display_mode *mode1 = NULL;
  2970. struct drm_display_mode *mode2 = NULL;
  2971. uint32_t pixel_bytes1 = 0;
  2972. uint32_t pixel_bytes2 = 0;
  2973. if (!rdev->mode_info.mode_config_initialized)
  2974. return;
  2975. radeon_update_display_priority(rdev);
  2976. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2977. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2978. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.primary->fb->bits_per_pixel / 8;
  2979. }
  2980. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2981. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2982. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2983. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.primary->fb->bits_per_pixel / 8;
  2984. }
  2985. }
  2986. min_mem_eff.full = dfixed_const_8(0);
  2987. /* get modes */
  2988. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2989. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2990. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2991. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2992. /* check crtc enables */
  2993. if (mode2)
  2994. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2995. if (mode1)
  2996. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2997. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2998. }
  2999. /*
  3000. * determine is there is enough bw for current mode
  3001. */
  3002. sclk_ff = rdev->pm.sclk;
  3003. mclk_ff = rdev->pm.mclk;
  3004. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  3005. temp_ff.full = dfixed_const(temp);
  3006. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  3007. pix_clk.full = 0;
  3008. pix_clk2.full = 0;
  3009. peak_disp_bw.full = 0;
  3010. if (mode1) {
  3011. temp_ff.full = dfixed_const(1000);
  3012. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3013. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3014. temp_ff.full = dfixed_const(pixel_bytes1);
  3015. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3016. }
  3017. if (mode2) {
  3018. temp_ff.full = dfixed_const(1000);
  3019. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3020. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3021. temp_ff.full = dfixed_const(pixel_bytes2);
  3022. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3023. }
  3024. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3025. if (peak_disp_bw.full >= mem_bw.full) {
  3026. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3027. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3028. }
  3029. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3030. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3031. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3032. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3033. mem_trp = ((temp & 0x3)) + 1;
  3034. mem_tras = ((temp & 0x70) >> 4) + 1;
  3035. } else if (rdev->family == CHIP_R300 ||
  3036. rdev->family == CHIP_R350) { /* r300, r350 */
  3037. mem_trcd = (temp & 0x7) + 1;
  3038. mem_trp = ((temp >> 8) & 0x7) + 1;
  3039. mem_tras = ((temp >> 11) & 0xf) + 4;
  3040. } else if (rdev->family == CHIP_RV350 ||
  3041. rdev->family <= CHIP_RV380) {
  3042. /* rv3x0 */
  3043. mem_trcd = (temp & 0x7) + 3;
  3044. mem_trp = ((temp >> 8) & 0x7) + 3;
  3045. mem_tras = ((temp >> 11) & 0xf) + 6;
  3046. } else if (rdev->family == CHIP_R420 ||
  3047. rdev->family == CHIP_R423 ||
  3048. rdev->family == CHIP_RV410) {
  3049. /* r4xx */
  3050. mem_trcd = (temp & 0xf) + 3;
  3051. if (mem_trcd > 15)
  3052. mem_trcd = 15;
  3053. mem_trp = ((temp >> 8) & 0xf) + 3;
  3054. if (mem_trp > 15)
  3055. mem_trp = 15;
  3056. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3057. if (mem_tras > 31)
  3058. mem_tras = 31;
  3059. } else { /* RV200, R200 */
  3060. mem_trcd = (temp & 0x7) + 1;
  3061. mem_trp = ((temp >> 8) & 0x7) + 1;
  3062. mem_tras = ((temp >> 12) & 0xf) + 4;
  3063. }
  3064. /* convert to FF */
  3065. trcd_ff.full = dfixed_const(mem_trcd);
  3066. trp_ff.full = dfixed_const(mem_trp);
  3067. tras_ff.full = dfixed_const(mem_tras);
  3068. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3069. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3070. data = (temp & (7 << 20)) >> 20;
  3071. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3072. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3073. tcas_ff = memtcas_rs480_ff[data];
  3074. else
  3075. tcas_ff = memtcas_ff[data];
  3076. } else
  3077. tcas_ff = memtcas2_ff[data];
  3078. if (rdev->family == CHIP_RS400 ||
  3079. rdev->family == CHIP_RS480) {
  3080. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3081. data = (temp >> 23) & 0x7;
  3082. if (data < 5)
  3083. tcas_ff.full += dfixed_const(data);
  3084. }
  3085. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3086. /* on the R300, Tcas is included in Trbs.
  3087. */
  3088. temp = RREG32(RADEON_MEM_CNTL);
  3089. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3090. if (data == 1) {
  3091. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3092. temp = RREG32(R300_MC_IND_INDEX);
  3093. temp &= ~R300_MC_IND_ADDR_MASK;
  3094. temp |= R300_MC_READ_CNTL_CD_mcind;
  3095. WREG32(R300_MC_IND_INDEX, temp);
  3096. temp = RREG32(R300_MC_IND_DATA);
  3097. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3098. } else {
  3099. temp = RREG32(R300_MC_READ_CNTL_AB);
  3100. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3101. }
  3102. } else {
  3103. temp = RREG32(R300_MC_READ_CNTL_AB);
  3104. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3105. }
  3106. if (rdev->family == CHIP_RV410 ||
  3107. rdev->family == CHIP_R420 ||
  3108. rdev->family == CHIP_R423)
  3109. trbs_ff = memtrbs_r4xx[data];
  3110. else
  3111. trbs_ff = memtrbs[data];
  3112. tcas_ff.full += trbs_ff.full;
  3113. }
  3114. sclk_eff_ff.full = sclk_ff.full;
  3115. if (rdev->flags & RADEON_IS_AGP) {
  3116. fixed20_12 agpmode_ff;
  3117. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3118. temp_ff.full = dfixed_const_666(16);
  3119. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3120. }
  3121. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3122. if (ASIC_IS_R300(rdev)) {
  3123. sclk_delay_ff.full = dfixed_const(250);
  3124. } else {
  3125. if ((rdev->family == CHIP_RV100) ||
  3126. rdev->flags & RADEON_IS_IGP) {
  3127. if (rdev->mc.vram_is_ddr)
  3128. sclk_delay_ff.full = dfixed_const(41);
  3129. else
  3130. sclk_delay_ff.full = dfixed_const(33);
  3131. } else {
  3132. if (rdev->mc.vram_width == 128)
  3133. sclk_delay_ff.full = dfixed_const(57);
  3134. else
  3135. sclk_delay_ff.full = dfixed_const(41);
  3136. }
  3137. }
  3138. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3139. if (rdev->mc.vram_is_ddr) {
  3140. if (rdev->mc.vram_width == 32) {
  3141. k1.full = dfixed_const(40);
  3142. c = 3;
  3143. } else {
  3144. k1.full = dfixed_const(20);
  3145. c = 1;
  3146. }
  3147. } else {
  3148. k1.full = dfixed_const(40);
  3149. c = 3;
  3150. }
  3151. temp_ff.full = dfixed_const(2);
  3152. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3153. temp_ff.full = dfixed_const(c);
  3154. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3155. temp_ff.full = dfixed_const(4);
  3156. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3157. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3158. mc_latency_mclk.full += k1.full;
  3159. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3160. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3161. /*
  3162. HW cursor time assuming worst case of full size colour cursor.
  3163. */
  3164. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3165. temp_ff.full += trcd_ff.full;
  3166. if (temp_ff.full < tras_ff.full)
  3167. temp_ff.full = tras_ff.full;
  3168. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3169. temp_ff.full = dfixed_const(cur_size);
  3170. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3171. /*
  3172. Find the total latency for the display data.
  3173. */
  3174. disp_latency_overhead.full = dfixed_const(8);
  3175. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3176. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3177. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3178. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3179. disp_latency.full = mc_latency_mclk.full;
  3180. else
  3181. disp_latency.full = mc_latency_sclk.full;
  3182. /* setup Max GRPH_STOP_REQ default value */
  3183. if (ASIC_IS_RV100(rdev))
  3184. max_stop_req = 0x5c;
  3185. else
  3186. max_stop_req = 0x7c;
  3187. if (mode1) {
  3188. /* CRTC1
  3189. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3190. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3191. */
  3192. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3193. if (stop_req > max_stop_req)
  3194. stop_req = max_stop_req;
  3195. /*
  3196. Find the drain rate of the display buffer.
  3197. */
  3198. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3199. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3200. /*
  3201. Find the critical point of the display buffer.
  3202. */
  3203. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3204. crit_point_ff.full += dfixed_const_half(0);
  3205. critical_point = dfixed_trunc(crit_point_ff);
  3206. if (rdev->disp_priority == 2) {
  3207. critical_point = 0;
  3208. }
  3209. /*
  3210. The critical point should never be above max_stop_req-4. Setting
  3211. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3212. */
  3213. if (max_stop_req - critical_point < 4)
  3214. critical_point = 0;
  3215. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3216. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3217. critical_point = 0x10;
  3218. }
  3219. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3220. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3221. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3222. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3223. if ((rdev->family == CHIP_R350) &&
  3224. (stop_req > 0x15)) {
  3225. stop_req -= 0x10;
  3226. }
  3227. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3228. temp |= RADEON_GRPH_BUFFER_SIZE;
  3229. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3230. RADEON_GRPH_CRITICAL_AT_SOF |
  3231. RADEON_GRPH_STOP_CNTL);
  3232. /*
  3233. Write the result into the register.
  3234. */
  3235. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3236. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3237. #if 0
  3238. if ((rdev->family == CHIP_RS400) ||
  3239. (rdev->family == CHIP_RS480)) {
  3240. /* attempt to program RS400 disp regs correctly ??? */
  3241. temp = RREG32(RS400_DISP1_REG_CNTL);
  3242. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3243. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3244. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3245. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3246. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3247. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3248. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3249. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3250. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3251. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3252. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3253. }
  3254. #endif
  3255. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3256. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3257. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3258. }
  3259. if (mode2) {
  3260. u32 grph2_cntl;
  3261. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3262. if (stop_req > max_stop_req)
  3263. stop_req = max_stop_req;
  3264. /*
  3265. Find the drain rate of the display buffer.
  3266. */
  3267. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3268. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3269. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3270. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3271. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3272. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3273. if ((rdev->family == CHIP_R350) &&
  3274. (stop_req > 0x15)) {
  3275. stop_req -= 0x10;
  3276. }
  3277. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3278. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3279. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3280. RADEON_GRPH_CRITICAL_AT_SOF |
  3281. RADEON_GRPH_STOP_CNTL);
  3282. if ((rdev->family == CHIP_RS100) ||
  3283. (rdev->family == CHIP_RS200))
  3284. critical_point2 = 0;
  3285. else {
  3286. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3287. temp_ff.full = dfixed_const(temp);
  3288. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3289. if (sclk_ff.full < temp_ff.full)
  3290. temp_ff.full = sclk_ff.full;
  3291. read_return_rate.full = temp_ff.full;
  3292. if (mode1) {
  3293. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3294. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3295. } else {
  3296. time_disp1_drop_priority.full = 0;
  3297. }
  3298. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3299. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3300. crit_point_ff.full += dfixed_const_half(0);
  3301. critical_point2 = dfixed_trunc(crit_point_ff);
  3302. if (rdev->disp_priority == 2) {
  3303. critical_point2 = 0;
  3304. }
  3305. if (max_stop_req - critical_point2 < 4)
  3306. critical_point2 = 0;
  3307. }
  3308. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3309. /* some R300 cards have problem with this set to 0 */
  3310. critical_point2 = 0x10;
  3311. }
  3312. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3313. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3314. if ((rdev->family == CHIP_RS400) ||
  3315. (rdev->family == CHIP_RS480)) {
  3316. #if 0
  3317. /* attempt to program RS400 disp2 regs correctly ??? */
  3318. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3319. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3320. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3321. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3322. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3323. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3324. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3325. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3326. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3327. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3328. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3329. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3330. #endif
  3331. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3332. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3333. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3334. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3335. }
  3336. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3337. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3338. }
  3339. }
  3340. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3341. {
  3342. uint32_t scratch;
  3343. uint32_t tmp = 0;
  3344. unsigned i;
  3345. int r;
  3346. r = radeon_scratch_get(rdev, &scratch);
  3347. if (r) {
  3348. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3349. return r;
  3350. }
  3351. WREG32(scratch, 0xCAFEDEAD);
  3352. r = radeon_ring_lock(rdev, ring, 2);
  3353. if (r) {
  3354. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3355. radeon_scratch_free(rdev, scratch);
  3356. return r;
  3357. }
  3358. radeon_ring_write(ring, PACKET0(scratch, 0));
  3359. radeon_ring_write(ring, 0xDEADBEEF);
  3360. radeon_ring_unlock_commit(rdev, ring, false);
  3361. for (i = 0; i < rdev->usec_timeout; i++) {
  3362. tmp = RREG32(scratch);
  3363. if (tmp == 0xDEADBEEF) {
  3364. break;
  3365. }
  3366. DRM_UDELAY(1);
  3367. }
  3368. if (i < rdev->usec_timeout) {
  3369. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3370. } else {
  3371. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3372. scratch, tmp);
  3373. r = -EINVAL;
  3374. }
  3375. radeon_scratch_free(rdev, scratch);
  3376. return r;
  3377. }
  3378. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3379. {
  3380. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3381. if (ring->rptr_save_reg) {
  3382. u32 next_rptr = ring->wptr + 2 + 3;
  3383. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3384. radeon_ring_write(ring, next_rptr);
  3385. }
  3386. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3387. radeon_ring_write(ring, ib->gpu_addr);
  3388. radeon_ring_write(ring, ib->length_dw);
  3389. }
  3390. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3391. {
  3392. struct radeon_ib ib;
  3393. uint32_t scratch;
  3394. uint32_t tmp = 0;
  3395. unsigned i;
  3396. int r;
  3397. r = radeon_scratch_get(rdev, &scratch);
  3398. if (r) {
  3399. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3400. return r;
  3401. }
  3402. WREG32(scratch, 0xCAFEDEAD);
  3403. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3404. if (r) {
  3405. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3406. goto free_scratch;
  3407. }
  3408. ib.ptr[0] = PACKET0(scratch, 0);
  3409. ib.ptr[1] = 0xDEADBEEF;
  3410. ib.ptr[2] = PACKET2(0);
  3411. ib.ptr[3] = PACKET2(0);
  3412. ib.ptr[4] = PACKET2(0);
  3413. ib.ptr[5] = PACKET2(0);
  3414. ib.ptr[6] = PACKET2(0);
  3415. ib.ptr[7] = PACKET2(0);
  3416. ib.length_dw = 8;
  3417. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3418. if (r) {
  3419. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3420. goto free_ib;
  3421. }
  3422. r = radeon_fence_wait(ib.fence, false);
  3423. if (r) {
  3424. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3425. goto free_ib;
  3426. }
  3427. for (i = 0; i < rdev->usec_timeout; i++) {
  3428. tmp = RREG32(scratch);
  3429. if (tmp == 0xDEADBEEF) {
  3430. break;
  3431. }
  3432. DRM_UDELAY(1);
  3433. }
  3434. if (i < rdev->usec_timeout) {
  3435. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3436. } else {
  3437. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3438. scratch, tmp);
  3439. r = -EINVAL;
  3440. }
  3441. free_ib:
  3442. radeon_ib_free(rdev, &ib);
  3443. free_scratch:
  3444. radeon_scratch_free(rdev, scratch);
  3445. return r;
  3446. }
  3447. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3448. {
  3449. /* Shutdown CP we shouldn't need to do that but better be safe than
  3450. * sorry
  3451. */
  3452. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3453. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3454. /* Save few CRTC registers */
  3455. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3456. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3457. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3458. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3459. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3460. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3461. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3462. }
  3463. /* Disable VGA aperture access */
  3464. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3465. /* Disable cursor, overlay, crtc */
  3466. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3467. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3468. S_000054_CRTC_DISPLAY_DIS(1));
  3469. WREG32(R_000050_CRTC_GEN_CNTL,
  3470. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3471. S_000050_CRTC_DISP_REQ_EN_B(1));
  3472. WREG32(R_000420_OV0_SCALE_CNTL,
  3473. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3474. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3475. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3476. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3477. S_000360_CUR2_LOCK(1));
  3478. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3479. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3480. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3481. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3482. WREG32(R_000360_CUR2_OFFSET,
  3483. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3484. }
  3485. }
  3486. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3487. {
  3488. /* Update base address for crtc */
  3489. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3490. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3491. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3492. }
  3493. /* Restore CRTC registers */
  3494. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3495. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3496. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3497. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3498. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3499. }
  3500. }
  3501. void r100_vga_render_disable(struct radeon_device *rdev)
  3502. {
  3503. u32 tmp;
  3504. tmp = RREG8(R_0003C2_GENMO_WT);
  3505. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3506. }
  3507. static void r100_debugfs(struct radeon_device *rdev)
  3508. {
  3509. int r;
  3510. r = r100_debugfs_mc_info_init(rdev);
  3511. if (r)
  3512. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3513. }
  3514. static void r100_mc_program(struct radeon_device *rdev)
  3515. {
  3516. struct r100_mc_save save;
  3517. /* Stops all mc clients */
  3518. r100_mc_stop(rdev, &save);
  3519. if (rdev->flags & RADEON_IS_AGP) {
  3520. WREG32(R_00014C_MC_AGP_LOCATION,
  3521. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3522. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3523. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3524. if (rdev->family > CHIP_RV200)
  3525. WREG32(R_00015C_AGP_BASE_2,
  3526. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3527. } else {
  3528. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3529. WREG32(R_000170_AGP_BASE, 0);
  3530. if (rdev->family > CHIP_RV200)
  3531. WREG32(R_00015C_AGP_BASE_2, 0);
  3532. }
  3533. /* Wait for mc idle */
  3534. if (r100_mc_wait_for_idle(rdev))
  3535. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3536. /* Program MC, should be a 32bits limited address space */
  3537. WREG32(R_000148_MC_FB_LOCATION,
  3538. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3539. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3540. r100_mc_resume(rdev, &save);
  3541. }
  3542. static void r100_clock_startup(struct radeon_device *rdev)
  3543. {
  3544. u32 tmp;
  3545. if (radeon_dynclks != -1 && radeon_dynclks)
  3546. radeon_legacy_set_clock_gating(rdev, 1);
  3547. /* We need to force on some of the block */
  3548. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3549. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3550. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3551. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3552. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3553. }
  3554. static int r100_startup(struct radeon_device *rdev)
  3555. {
  3556. int r;
  3557. /* set common regs */
  3558. r100_set_common_regs(rdev);
  3559. /* program mc */
  3560. r100_mc_program(rdev);
  3561. /* Resume clock */
  3562. r100_clock_startup(rdev);
  3563. /* Initialize GART (initialize after TTM so we can allocate
  3564. * memory through TTM but finalize after TTM) */
  3565. r100_enable_bm(rdev);
  3566. if (rdev->flags & RADEON_IS_PCI) {
  3567. r = r100_pci_gart_enable(rdev);
  3568. if (r)
  3569. return r;
  3570. }
  3571. /* allocate wb buffer */
  3572. r = radeon_wb_init(rdev);
  3573. if (r)
  3574. return r;
  3575. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3576. if (r) {
  3577. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3578. return r;
  3579. }
  3580. /* Enable IRQ */
  3581. if (!rdev->irq.installed) {
  3582. r = radeon_irq_kms_init(rdev);
  3583. if (r)
  3584. return r;
  3585. }
  3586. r100_irq_set(rdev);
  3587. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3588. /* 1M ring buffer */
  3589. r = r100_cp_init(rdev, 1024 * 1024);
  3590. if (r) {
  3591. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3592. return r;
  3593. }
  3594. r = radeon_ib_pool_init(rdev);
  3595. if (r) {
  3596. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3597. return r;
  3598. }
  3599. return 0;
  3600. }
  3601. int r100_resume(struct radeon_device *rdev)
  3602. {
  3603. int r;
  3604. /* Make sur GART are not working */
  3605. if (rdev->flags & RADEON_IS_PCI)
  3606. r100_pci_gart_disable(rdev);
  3607. /* Resume clock before doing reset */
  3608. r100_clock_startup(rdev);
  3609. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3610. if (radeon_asic_reset(rdev)) {
  3611. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3612. RREG32(R_000E40_RBBM_STATUS),
  3613. RREG32(R_0007C0_CP_STAT));
  3614. }
  3615. /* post */
  3616. radeon_combios_asic_init(rdev->ddev);
  3617. /* Resume clock after posting */
  3618. r100_clock_startup(rdev);
  3619. /* Initialize surface registers */
  3620. radeon_surface_init(rdev);
  3621. rdev->accel_working = true;
  3622. r = r100_startup(rdev);
  3623. if (r) {
  3624. rdev->accel_working = false;
  3625. }
  3626. return r;
  3627. }
  3628. int r100_suspend(struct radeon_device *rdev)
  3629. {
  3630. radeon_pm_suspend(rdev);
  3631. r100_cp_disable(rdev);
  3632. radeon_wb_disable(rdev);
  3633. r100_irq_disable(rdev);
  3634. if (rdev->flags & RADEON_IS_PCI)
  3635. r100_pci_gart_disable(rdev);
  3636. return 0;
  3637. }
  3638. void r100_fini(struct radeon_device *rdev)
  3639. {
  3640. radeon_pm_fini(rdev);
  3641. r100_cp_fini(rdev);
  3642. radeon_wb_fini(rdev);
  3643. radeon_ib_pool_fini(rdev);
  3644. radeon_gem_fini(rdev);
  3645. if (rdev->flags & RADEON_IS_PCI)
  3646. r100_pci_gart_fini(rdev);
  3647. radeon_agp_fini(rdev);
  3648. radeon_irq_kms_fini(rdev);
  3649. radeon_fence_driver_fini(rdev);
  3650. radeon_bo_fini(rdev);
  3651. radeon_atombios_fini(rdev);
  3652. kfree(rdev->bios);
  3653. rdev->bios = NULL;
  3654. }
  3655. /*
  3656. * Due to how kexec works, it can leave the hw fully initialised when it
  3657. * boots the new kernel. However doing our init sequence with the CP and
  3658. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3659. * do some quick sanity checks and restore sane values to avoid this
  3660. * problem.
  3661. */
  3662. void r100_restore_sanity(struct radeon_device *rdev)
  3663. {
  3664. u32 tmp;
  3665. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3666. if (tmp) {
  3667. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3668. }
  3669. tmp = RREG32(RADEON_CP_RB_CNTL);
  3670. if (tmp) {
  3671. WREG32(RADEON_CP_RB_CNTL, 0);
  3672. }
  3673. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3674. if (tmp) {
  3675. WREG32(RADEON_SCRATCH_UMSK, 0);
  3676. }
  3677. }
  3678. int r100_init(struct radeon_device *rdev)
  3679. {
  3680. int r;
  3681. /* Register debugfs file specific to this group of asics */
  3682. r100_debugfs(rdev);
  3683. /* Disable VGA */
  3684. r100_vga_render_disable(rdev);
  3685. /* Initialize scratch registers */
  3686. radeon_scratch_init(rdev);
  3687. /* Initialize surface registers */
  3688. radeon_surface_init(rdev);
  3689. /* sanity check some register to avoid hangs like after kexec */
  3690. r100_restore_sanity(rdev);
  3691. /* TODO: disable VGA need to use VGA request */
  3692. /* BIOS*/
  3693. if (!radeon_get_bios(rdev)) {
  3694. if (ASIC_IS_AVIVO(rdev))
  3695. return -EINVAL;
  3696. }
  3697. if (rdev->is_atom_bios) {
  3698. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3699. return -EINVAL;
  3700. } else {
  3701. r = radeon_combios_init(rdev);
  3702. if (r)
  3703. return r;
  3704. }
  3705. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3706. if (radeon_asic_reset(rdev)) {
  3707. dev_warn(rdev->dev,
  3708. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3709. RREG32(R_000E40_RBBM_STATUS),
  3710. RREG32(R_0007C0_CP_STAT));
  3711. }
  3712. /* check if cards are posted or not */
  3713. if (radeon_boot_test_post_card(rdev) == false)
  3714. return -EINVAL;
  3715. /* Set asic errata */
  3716. r100_errata(rdev);
  3717. /* Initialize clocks */
  3718. radeon_get_clock_info(rdev->ddev);
  3719. /* initialize AGP */
  3720. if (rdev->flags & RADEON_IS_AGP) {
  3721. r = radeon_agp_init(rdev);
  3722. if (r) {
  3723. radeon_agp_disable(rdev);
  3724. }
  3725. }
  3726. /* initialize VRAM */
  3727. r100_mc_init(rdev);
  3728. /* Fence driver */
  3729. r = radeon_fence_driver_init(rdev);
  3730. if (r)
  3731. return r;
  3732. /* Memory manager */
  3733. r = radeon_bo_init(rdev);
  3734. if (r)
  3735. return r;
  3736. if (rdev->flags & RADEON_IS_PCI) {
  3737. r = r100_pci_gart_init(rdev);
  3738. if (r)
  3739. return r;
  3740. }
  3741. r100_set_safe_registers(rdev);
  3742. /* Initialize power management */
  3743. radeon_pm_init(rdev);
  3744. rdev->accel_working = true;
  3745. r = r100_startup(rdev);
  3746. if (r) {
  3747. /* Somethings want wront with the accel init stop accel */
  3748. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3749. r100_cp_fini(rdev);
  3750. radeon_wb_fini(rdev);
  3751. radeon_ib_pool_fini(rdev);
  3752. radeon_irq_kms_fini(rdev);
  3753. if (rdev->flags & RADEON_IS_PCI)
  3754. r100_pci_gart_fini(rdev);
  3755. rdev->accel_working = false;
  3756. }
  3757. return 0;
  3758. }
  3759. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3760. {
  3761. if (reg < rdev->rio_mem_size)
  3762. return ioread32(rdev->rio_mem + reg);
  3763. else {
  3764. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3765. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3766. }
  3767. }
  3768. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3769. {
  3770. if (reg < rdev->rio_mem_size)
  3771. iowrite32(v, rdev->rio_mem + reg);
  3772. else {
  3773. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3774. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3775. }
  3776. }