evergreen_hdmi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. * Rafał Miłecki
  26. */
  27. #include <linux/hdmi.h>
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "evergreend.h"
  33. #include "atom.h"
  34. extern void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder);
  35. extern void dce6_afmt_write_sad_regs(struct drm_encoder *encoder);
  36. extern void dce6_afmt_select_pin(struct drm_encoder *encoder);
  37. extern void dce6_afmt_write_latency_fields(struct drm_encoder *encoder,
  38. struct drm_display_mode *mode);
  39. /* enable the audio stream */
  40. static void dce4_audio_enable(struct radeon_device *rdev,
  41. struct r600_audio_pin *pin,
  42. u8 enable_mask)
  43. {
  44. u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
  45. if (!pin)
  46. return;
  47. if (enable_mask) {
  48. tmp |= AUDIO_ENABLED;
  49. if (enable_mask & 1)
  50. tmp |= PIN0_AUDIO_ENABLED;
  51. if (enable_mask & 2)
  52. tmp |= PIN1_AUDIO_ENABLED;
  53. if (enable_mask & 4)
  54. tmp |= PIN2_AUDIO_ENABLED;
  55. if (enable_mask & 8)
  56. tmp |= PIN3_AUDIO_ENABLED;
  57. } else {
  58. tmp &= ~(AUDIO_ENABLED |
  59. PIN0_AUDIO_ENABLED |
  60. PIN1_AUDIO_ENABLED |
  61. PIN2_AUDIO_ENABLED |
  62. PIN3_AUDIO_ENABLED);
  63. }
  64. WREG32(AZ_HOT_PLUG_CONTROL, tmp);
  65. }
  66. /*
  67. * update the N and CTS parameters for a given pixel clock rate
  68. */
  69. static void evergreen_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  70. {
  71. struct drm_device *dev = encoder->dev;
  72. struct radeon_device *rdev = dev->dev_private;
  73. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  74. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  75. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  76. uint32_t offset = dig->afmt->offset;
  77. WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr.cts_32khz));
  78. WREG32(HDMI_ACR_32_1 + offset, acr.n_32khz);
  79. WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr.cts_44_1khz));
  80. WREG32(HDMI_ACR_44_1 + offset, acr.n_44_1khz);
  81. WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr.cts_48khz));
  82. WREG32(HDMI_ACR_48_1 + offset, acr.n_48khz);
  83. }
  84. static void dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
  85. struct drm_display_mode *mode)
  86. {
  87. struct radeon_device *rdev = encoder->dev->dev_private;
  88. struct drm_connector *connector;
  89. struct radeon_connector *radeon_connector = NULL;
  90. u32 tmp = 0;
  91. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  92. if (connector->encoder == encoder) {
  93. radeon_connector = to_radeon_connector(connector);
  94. break;
  95. }
  96. }
  97. if (!radeon_connector) {
  98. DRM_ERROR("Couldn't find encoder's connector\n");
  99. return;
  100. }
  101. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  102. if (connector->latency_present[1])
  103. tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
  104. AUDIO_LIPSYNC(connector->audio_latency[1]);
  105. else
  106. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  107. } else {
  108. if (connector->latency_present[0])
  109. tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
  110. AUDIO_LIPSYNC(connector->audio_latency[0]);
  111. else
  112. tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
  113. }
  114. WREG32(AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
  115. }
  116. static void dce4_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  117. {
  118. struct radeon_device *rdev = encoder->dev->dev_private;
  119. struct drm_connector *connector;
  120. struct radeon_connector *radeon_connector = NULL;
  121. u32 tmp;
  122. u8 *sadb = NULL;
  123. int sad_count;
  124. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  125. if (connector->encoder == encoder) {
  126. radeon_connector = to_radeon_connector(connector);
  127. break;
  128. }
  129. }
  130. if (!radeon_connector) {
  131. DRM_ERROR("Couldn't find encoder's connector\n");
  132. return;
  133. }
  134. sad_count = drm_edid_to_speaker_allocation(radeon_connector_edid(connector), &sadb);
  135. if (sad_count < 0) {
  136. DRM_DEBUG("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  137. sad_count = 0;
  138. }
  139. /* program the speaker allocation */
  140. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  141. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  142. /* set HDMI mode */
  143. tmp |= HDMI_CONNECTION;
  144. if (sad_count)
  145. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  146. else
  147. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  148. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  149. kfree(sadb);
  150. }
  151. static void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder)
  152. {
  153. struct radeon_device *rdev = encoder->dev->dev_private;
  154. struct drm_connector *connector;
  155. struct radeon_connector *radeon_connector = NULL;
  156. struct cea_sad *sads;
  157. int i, sad_count;
  158. static const u16 eld_reg_to_type[][2] = {
  159. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  160. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  161. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  162. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  163. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  164. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  165. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  166. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  167. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  168. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  169. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  170. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  171. };
  172. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  173. if (connector->encoder == encoder) {
  174. radeon_connector = to_radeon_connector(connector);
  175. break;
  176. }
  177. }
  178. if (!radeon_connector) {
  179. DRM_ERROR("Couldn't find encoder's connector\n");
  180. return;
  181. }
  182. sad_count = drm_edid_to_sad(radeon_connector_edid(connector), &sads);
  183. if (sad_count <= 0) {
  184. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  185. return;
  186. }
  187. BUG_ON(!sads);
  188. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  189. u32 value = 0;
  190. u8 stereo_freqs = 0;
  191. int max_channels = -1;
  192. int j;
  193. for (j = 0; j < sad_count; j++) {
  194. struct cea_sad *sad = &sads[j];
  195. if (sad->format == eld_reg_to_type[i][1]) {
  196. if (sad->channels > max_channels) {
  197. value = MAX_CHANNELS(sad->channels) |
  198. DESCRIPTOR_BYTE_2(sad->byte2) |
  199. SUPPORTED_FREQUENCIES(sad->freq);
  200. max_channels = sad->channels;
  201. }
  202. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  203. stereo_freqs |= sad->freq;
  204. else
  205. break;
  206. }
  207. }
  208. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  209. WREG32(eld_reg_to_type[i][0], value);
  210. }
  211. kfree(sads);
  212. }
  213. /*
  214. * build a HDMI Video Info Frame
  215. */
  216. static void evergreen_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  217. void *buffer, size_t size)
  218. {
  219. struct drm_device *dev = encoder->dev;
  220. struct radeon_device *rdev = dev->dev_private;
  221. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  222. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  223. uint32_t offset = dig->afmt->offset;
  224. uint8_t *frame = buffer + 3;
  225. uint8_t *header = buffer;
  226. WREG32(AFMT_AVI_INFO0 + offset,
  227. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  228. WREG32(AFMT_AVI_INFO1 + offset,
  229. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  230. WREG32(AFMT_AVI_INFO2 + offset,
  231. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  232. WREG32(AFMT_AVI_INFO3 + offset,
  233. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  234. }
  235. static void evergreen_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  236. {
  237. struct drm_device *dev = encoder->dev;
  238. struct radeon_device *rdev = dev->dev_private;
  239. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  240. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  242. u32 base_rate = 24000;
  243. u32 max_ratio = clock / base_rate;
  244. u32 dto_phase;
  245. u32 dto_modulo = clock;
  246. u32 wallclock_ratio;
  247. u32 dto_cntl;
  248. if (!dig || !dig->afmt)
  249. return;
  250. if (ASIC_IS_DCE6(rdev)) {
  251. dto_phase = 24 * 1000;
  252. } else {
  253. if (max_ratio >= 8) {
  254. dto_phase = 192 * 1000;
  255. wallclock_ratio = 3;
  256. } else if (max_ratio >= 4) {
  257. dto_phase = 96 * 1000;
  258. wallclock_ratio = 2;
  259. } else if (max_ratio >= 2) {
  260. dto_phase = 48 * 1000;
  261. wallclock_ratio = 1;
  262. } else {
  263. dto_phase = 24 * 1000;
  264. wallclock_ratio = 0;
  265. }
  266. dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  267. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  268. WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
  269. }
  270. /* XXX two dtos; generally use dto0 for hdmi */
  271. /* Express [24MHz / target pixel clock] as an exact rational
  272. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  273. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  274. */
  275. WREG32(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL(radeon_crtc->crtc_id));
  276. WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
  277. WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
  278. }
  279. /*
  280. * update the info frames with the data from the current display mode
  281. */
  282. void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  283. {
  284. struct drm_device *dev = encoder->dev;
  285. struct radeon_device *rdev = dev->dev_private;
  286. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  287. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  288. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  289. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  290. struct hdmi_avi_infoframe frame;
  291. uint32_t offset;
  292. ssize_t err;
  293. uint32_t val;
  294. int bpc = 8;
  295. if (!dig || !dig->afmt)
  296. return;
  297. /* Silent, r600_hdmi_enable will raise WARN for us */
  298. if (!dig->afmt->enabled)
  299. return;
  300. offset = dig->afmt->offset;
  301. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  302. if (encoder->crtc) {
  303. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  304. bpc = radeon_crtc->bpc;
  305. }
  306. /* disable audio prior to setting up hw */
  307. if (ASIC_IS_DCE6(rdev)) {
  308. dig->afmt->pin = dce6_audio_get_pin(rdev);
  309. dce6_audio_enable(rdev, dig->afmt->pin, 0);
  310. } else {
  311. dig->afmt->pin = r600_audio_get_pin(rdev);
  312. dce4_audio_enable(rdev, dig->afmt->pin, 0);
  313. }
  314. evergreen_audio_set_dto(encoder, mode->clock);
  315. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  316. HDMI_NULL_SEND); /* send null packets when required */
  317. WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  318. val = RREG32(HDMI_CONTROL + offset);
  319. val &= ~HDMI_DEEP_COLOR_ENABLE;
  320. val &= ~HDMI_DEEP_COLOR_DEPTH_MASK;
  321. switch (bpc) {
  322. case 0:
  323. case 6:
  324. case 8:
  325. case 16:
  326. default:
  327. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  328. connector->name, bpc);
  329. break;
  330. case 10:
  331. val |= HDMI_DEEP_COLOR_ENABLE;
  332. val |= HDMI_DEEP_COLOR_DEPTH(HDMI_30BIT_DEEP_COLOR);
  333. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  334. connector->name);
  335. break;
  336. case 12:
  337. val |= HDMI_DEEP_COLOR_ENABLE;
  338. val |= HDMI_DEEP_COLOR_DEPTH(HDMI_36BIT_DEEP_COLOR);
  339. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  340. connector->name);
  341. break;
  342. }
  343. WREG32(HDMI_CONTROL + offset, val);
  344. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  345. HDMI_NULL_SEND | /* send null packets when required */
  346. HDMI_GC_SEND | /* send general control packets */
  347. HDMI_GC_CONT); /* send general control packets every frame */
  348. WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
  349. HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  350. HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
  351. WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
  352. AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
  353. WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
  354. HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  355. WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  356. WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
  357. HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
  358. HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  359. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  360. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  361. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  362. if (bpc > 8)
  363. WREG32(HDMI_ACR_PACKET_CONTROL + offset,
  364. HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  365. else
  366. WREG32(HDMI_ACR_PACKET_CONTROL + offset,
  367. HDMI_ACR_SOURCE | /* select SW CTS value */
  368. HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  369. evergreen_hdmi_update_ACR(encoder, mode->clock);
  370. WREG32(AFMT_60958_0 + offset,
  371. AFMT_60958_CS_CHANNEL_NUMBER_L(1));
  372. WREG32(AFMT_60958_1 + offset,
  373. AFMT_60958_CS_CHANNEL_NUMBER_R(2));
  374. WREG32(AFMT_60958_2 + offset,
  375. AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
  376. AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
  377. AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
  378. AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
  379. AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
  380. AFMT_60958_CS_CHANNEL_NUMBER_7(8));
  381. if (ASIC_IS_DCE6(rdev)) {
  382. dce6_afmt_write_speaker_allocation(encoder);
  383. } else {
  384. dce4_afmt_write_speaker_allocation(encoder);
  385. }
  386. WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
  387. AFMT_AUDIO_CHANNEL_ENABLE(0xff));
  388. /* fglrx sets 0x40 in 0x5f80 here */
  389. if (ASIC_IS_DCE6(rdev)) {
  390. dce6_afmt_select_pin(encoder);
  391. dce6_afmt_write_sad_regs(encoder);
  392. dce6_afmt_write_latency_fields(encoder, mode);
  393. } else {
  394. evergreen_hdmi_write_sad_regs(encoder);
  395. dce4_afmt_write_latency_fields(encoder, mode);
  396. }
  397. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  398. if (err < 0) {
  399. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  400. return;
  401. }
  402. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  403. if (err < 0) {
  404. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  405. return;
  406. }
  407. evergreen_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  408. WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
  409. HDMI_AVI_INFO_SEND | /* enable AVI info frames */
  410. HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
  411. WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
  412. HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
  413. ~HDMI_AVI_INFO_LINE_MASK);
  414. WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
  415. AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
  416. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  417. WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  418. WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  419. WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
  420. WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
  421. /* enable audio after to setting up hw */
  422. if (ASIC_IS_DCE6(rdev))
  423. dce6_audio_enable(rdev, dig->afmt->pin, 1);
  424. else
  425. dce4_audio_enable(rdev, dig->afmt->pin, 0xf);
  426. }
  427. void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
  428. {
  429. struct drm_device *dev = encoder->dev;
  430. struct radeon_device *rdev = dev->dev_private;
  431. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  432. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  433. if (!dig || !dig->afmt)
  434. return;
  435. /* Silent, r600_hdmi_enable will raise WARN for us */
  436. if (enable && dig->afmt->enabled)
  437. return;
  438. if (!enable && !dig->afmt->enabled)
  439. return;
  440. if (!enable && dig->afmt->pin) {
  441. if (ASIC_IS_DCE6(rdev))
  442. dce6_audio_enable(rdev, dig->afmt->pin, 0);
  443. else
  444. dce4_audio_enable(rdev, dig->afmt->pin, 0);
  445. dig->afmt->pin = NULL;
  446. }
  447. dig->afmt->enabled = enable;
  448. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  449. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  450. }