cik_sdma.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "radeon.h"
  27. #include "radeon_ucode.h"
  28. #include "radeon_asic.h"
  29. #include "radeon_trace.h"
  30. #include "cikd.h"
  31. /* sdma */
  32. #define CIK_SDMA_UCODE_SIZE 1050
  33. #define CIK_SDMA_UCODE_VERSION 64
  34. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev);
  35. /*
  36. * sDMA - System DMA
  37. * Starting with CIK, the GPU has new asynchronous
  38. * DMA engines. These engines are used for compute
  39. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  40. * and each one supports 1 ring buffer used for gfx
  41. * and 2 queues used for compute.
  42. *
  43. * The programming model is very similar to the CP
  44. * (ring buffer, IBs, etc.), but sDMA has it's own
  45. * packet format that is different from the PM4 format
  46. * used by the CP. sDMA supports copying data, writing
  47. * embedded data, solid fills, and a number of other
  48. * things. It also has support for tiling/detiling of
  49. * buffers.
  50. */
  51. /**
  52. * cik_sdma_get_rptr - get the current read pointer
  53. *
  54. * @rdev: radeon_device pointer
  55. * @ring: radeon ring pointer
  56. *
  57. * Get the current rptr from the hardware (CIK+).
  58. */
  59. uint32_t cik_sdma_get_rptr(struct radeon_device *rdev,
  60. struct radeon_ring *ring)
  61. {
  62. u32 rptr, reg;
  63. if (rdev->wb.enabled) {
  64. rptr = rdev->wb.wb[ring->rptr_offs/4];
  65. } else {
  66. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  67. reg = SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET;
  68. else
  69. reg = SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET;
  70. rptr = RREG32(reg);
  71. }
  72. return (rptr & 0x3fffc) >> 2;
  73. }
  74. /**
  75. * cik_sdma_get_wptr - get the current write pointer
  76. *
  77. * @rdev: radeon_device pointer
  78. * @ring: radeon ring pointer
  79. *
  80. * Get the current wptr from the hardware (CIK+).
  81. */
  82. uint32_t cik_sdma_get_wptr(struct radeon_device *rdev,
  83. struct radeon_ring *ring)
  84. {
  85. u32 reg;
  86. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  87. reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
  88. else
  89. reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
  90. return (RREG32(reg) & 0x3fffc) >> 2;
  91. }
  92. /**
  93. * cik_sdma_set_wptr - commit the write pointer
  94. *
  95. * @rdev: radeon_device pointer
  96. * @ring: radeon ring pointer
  97. *
  98. * Write the wptr back to the hardware (CIK+).
  99. */
  100. void cik_sdma_set_wptr(struct radeon_device *rdev,
  101. struct radeon_ring *ring)
  102. {
  103. u32 reg;
  104. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  105. reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
  106. else
  107. reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
  108. WREG32(reg, (ring->wptr << 2) & 0x3fffc);
  109. (void)RREG32(reg);
  110. }
  111. /**
  112. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  113. *
  114. * @rdev: radeon_device pointer
  115. * @ib: IB object to schedule
  116. *
  117. * Schedule an IB in the DMA ring (CIK).
  118. */
  119. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  120. struct radeon_ib *ib)
  121. {
  122. struct radeon_ring *ring = &rdev->ring[ib->ring];
  123. u32 extra_bits = (ib->vm ? ib->vm->ids[ib->ring].id : 0) & 0xf;
  124. if (rdev->wb.enabled) {
  125. u32 next_rptr = ring->wptr + 5;
  126. while ((next_rptr & 7) != 4)
  127. next_rptr++;
  128. next_rptr += 4;
  129. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  130. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  131. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  132. radeon_ring_write(ring, 1); /* number of DWs to follow */
  133. radeon_ring_write(ring, next_rptr);
  134. }
  135. /* IB packet must end on a 8 DW boundary */
  136. while ((ring->wptr & 7) != 4)
  137. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  138. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  139. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  140. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr));
  141. radeon_ring_write(ring, ib->length_dw);
  142. }
  143. /**
  144. * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  145. *
  146. * @rdev: radeon_device pointer
  147. * @ridx: radeon ring index
  148. *
  149. * Emit an hdp flush packet on the requested DMA ring.
  150. */
  151. static void cik_sdma_hdp_flush_ring_emit(struct radeon_device *rdev,
  152. int ridx)
  153. {
  154. struct radeon_ring *ring = &rdev->ring[ridx];
  155. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  156. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  157. u32 ref_and_mask;
  158. if (ridx == R600_RING_TYPE_DMA_INDEX)
  159. ref_and_mask = SDMA0;
  160. else
  161. ref_and_mask = SDMA1;
  162. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  163. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  164. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  165. radeon_ring_write(ring, ref_and_mask); /* reference */
  166. radeon_ring_write(ring, ref_and_mask); /* mask */
  167. radeon_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  168. }
  169. /**
  170. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  171. *
  172. * @rdev: radeon_device pointer
  173. * @fence: radeon fence object
  174. *
  175. * Add a DMA fence packet to the ring to write
  176. * the fence seq number and DMA trap packet to generate
  177. * an interrupt if needed (CIK).
  178. */
  179. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  180. struct radeon_fence *fence)
  181. {
  182. struct radeon_ring *ring = &rdev->ring[fence->ring];
  183. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  184. /* write the fence */
  185. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  186. radeon_ring_write(ring, lower_32_bits(addr));
  187. radeon_ring_write(ring, upper_32_bits(addr));
  188. radeon_ring_write(ring, fence->seq);
  189. /* generate an interrupt */
  190. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  191. /* flush HDP */
  192. cik_sdma_hdp_flush_ring_emit(rdev, fence->ring);
  193. }
  194. /**
  195. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  196. *
  197. * @rdev: radeon_device pointer
  198. * @ring: radeon_ring structure holding ring information
  199. * @semaphore: radeon semaphore object
  200. * @emit_wait: wait or signal semaphore
  201. *
  202. * Add a DMA semaphore packet to the ring wait on or signal
  203. * other rings (CIK).
  204. */
  205. bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  206. struct radeon_ring *ring,
  207. struct radeon_semaphore *semaphore,
  208. bool emit_wait)
  209. {
  210. u64 addr = semaphore->gpu_addr;
  211. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  212. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  213. radeon_ring_write(ring, addr & 0xfffffff8);
  214. radeon_ring_write(ring, upper_32_bits(addr));
  215. return true;
  216. }
  217. /**
  218. * cik_sdma_gfx_stop - stop the gfx async dma engines
  219. *
  220. * @rdev: radeon_device pointer
  221. *
  222. * Stop the gfx async dma ring buffers (CIK).
  223. */
  224. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  225. {
  226. u32 rb_cntl, reg_offset;
  227. int i;
  228. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  229. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  230. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  231. for (i = 0; i < 2; i++) {
  232. if (i == 0)
  233. reg_offset = SDMA0_REGISTER_OFFSET;
  234. else
  235. reg_offset = SDMA1_REGISTER_OFFSET;
  236. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  237. rb_cntl &= ~SDMA_RB_ENABLE;
  238. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  239. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  240. }
  241. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  242. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  243. }
  244. /**
  245. * cik_sdma_rlc_stop - stop the compute async dma engines
  246. *
  247. * @rdev: radeon_device pointer
  248. *
  249. * Stop the compute async dma queues (CIK).
  250. */
  251. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  252. {
  253. /* XXX todo */
  254. }
  255. /**
  256. * cik_sdma_enable - stop the async dma engines
  257. *
  258. * @rdev: radeon_device pointer
  259. * @enable: enable/disable the DMA MEs.
  260. *
  261. * Halt or unhalt the async dma engines (CIK).
  262. */
  263. void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  264. {
  265. u32 me_cntl, reg_offset;
  266. int i;
  267. if (enable == false) {
  268. cik_sdma_gfx_stop(rdev);
  269. cik_sdma_rlc_stop(rdev);
  270. }
  271. for (i = 0; i < 2; i++) {
  272. if (i == 0)
  273. reg_offset = SDMA0_REGISTER_OFFSET;
  274. else
  275. reg_offset = SDMA1_REGISTER_OFFSET;
  276. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  277. if (enable)
  278. me_cntl &= ~SDMA_HALT;
  279. else
  280. me_cntl |= SDMA_HALT;
  281. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  282. }
  283. }
  284. /**
  285. * cik_sdma_gfx_resume - setup and start the async dma engines
  286. *
  287. * @rdev: radeon_device pointer
  288. *
  289. * Set up the gfx DMA ring buffers and enable them (CIK).
  290. * Returns 0 for success, error for failure.
  291. */
  292. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  293. {
  294. struct radeon_ring *ring;
  295. u32 rb_cntl, ib_cntl;
  296. u32 rb_bufsz;
  297. u32 reg_offset, wb_offset;
  298. int i, r;
  299. for (i = 0; i < 2; i++) {
  300. if (i == 0) {
  301. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  302. reg_offset = SDMA0_REGISTER_OFFSET;
  303. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  304. } else {
  305. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  306. reg_offset = SDMA1_REGISTER_OFFSET;
  307. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  308. }
  309. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  310. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  311. /* Set ring buffer size in dwords */
  312. rb_bufsz = order_base_2(ring->ring_size / 4);
  313. rb_cntl = rb_bufsz << 1;
  314. #ifdef __BIG_ENDIAN
  315. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  316. #endif
  317. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  318. /* Initialize the ring buffer's read and write pointers */
  319. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  320. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  321. /* set the wb address whether it's enabled or not */
  322. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  323. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  324. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  325. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  326. if (rdev->wb.enabled)
  327. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  328. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  329. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  330. ring->wptr = 0;
  331. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  332. /* enable DMA RB */
  333. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  334. ib_cntl = SDMA_IB_ENABLE;
  335. #ifdef __BIG_ENDIAN
  336. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  337. #endif
  338. /* enable DMA IBs */
  339. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  340. ring->ready = true;
  341. r = radeon_ring_test(rdev, ring->idx, ring);
  342. if (r) {
  343. ring->ready = false;
  344. return r;
  345. }
  346. }
  347. if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
  348. (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
  349. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  350. return 0;
  351. }
  352. /**
  353. * cik_sdma_rlc_resume - setup and start the async dma engines
  354. *
  355. * @rdev: radeon_device pointer
  356. *
  357. * Set up the compute DMA queues and enable them (CIK).
  358. * Returns 0 for success, error for failure.
  359. */
  360. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  361. {
  362. /* XXX todo */
  363. return 0;
  364. }
  365. /**
  366. * cik_sdma_load_microcode - load the sDMA ME ucode
  367. *
  368. * @rdev: radeon_device pointer
  369. *
  370. * Loads the sDMA0/1 ucode.
  371. * Returns 0 for success, -EINVAL if the ucode is not available.
  372. */
  373. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  374. {
  375. int i;
  376. if (!rdev->sdma_fw)
  377. return -EINVAL;
  378. /* halt the MEs */
  379. cik_sdma_enable(rdev, false);
  380. if (rdev->new_fw) {
  381. const struct sdma_firmware_header_v1_0 *hdr =
  382. (const struct sdma_firmware_header_v1_0 *)rdev->sdma_fw->data;
  383. const __le32 *fw_data;
  384. u32 fw_size;
  385. radeon_ucode_print_sdma_hdr(&hdr->header);
  386. /* sdma0 */
  387. fw_data = (const __le32 *)
  388. (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  389. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  390. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  391. for (i = 0; i < fw_size; i++)
  392. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, le32_to_cpup(fw_data++));
  393. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  394. /* sdma1 */
  395. fw_data = (const __le32 *)
  396. (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  397. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  398. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  399. for (i = 0; i < fw_size; i++)
  400. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, le32_to_cpup(fw_data++));
  401. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  402. } else {
  403. const __be32 *fw_data;
  404. /* sdma0 */
  405. fw_data = (const __be32 *)rdev->sdma_fw->data;
  406. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  407. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  408. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  409. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  410. /* sdma1 */
  411. fw_data = (const __be32 *)rdev->sdma_fw->data;
  412. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  413. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  414. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  415. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  416. }
  417. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  418. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  419. return 0;
  420. }
  421. /**
  422. * cik_sdma_resume - setup and start the async dma engines
  423. *
  424. * @rdev: radeon_device pointer
  425. *
  426. * Set up the DMA engines and enable them (CIK).
  427. * Returns 0 for success, error for failure.
  428. */
  429. int cik_sdma_resume(struct radeon_device *rdev)
  430. {
  431. int r;
  432. r = cik_sdma_load_microcode(rdev);
  433. if (r)
  434. return r;
  435. /* unhalt the MEs */
  436. cik_sdma_enable(rdev, true);
  437. /* start the gfx rings and rlc compute queues */
  438. r = cik_sdma_gfx_resume(rdev);
  439. if (r)
  440. return r;
  441. r = cik_sdma_rlc_resume(rdev);
  442. if (r)
  443. return r;
  444. return 0;
  445. }
  446. /**
  447. * cik_sdma_fini - tear down the async dma engines
  448. *
  449. * @rdev: radeon_device pointer
  450. *
  451. * Stop the async dma engines and free the rings (CIK).
  452. */
  453. void cik_sdma_fini(struct radeon_device *rdev)
  454. {
  455. /* halt the MEs */
  456. cik_sdma_enable(rdev, false);
  457. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  458. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  459. /* XXX - compute dma queue tear down */
  460. }
  461. /**
  462. * cik_copy_dma - copy pages using the DMA engine
  463. *
  464. * @rdev: radeon_device pointer
  465. * @src_offset: src GPU address
  466. * @dst_offset: dst GPU address
  467. * @num_gpu_pages: number of GPU pages to xfer
  468. * @resv: reservation object to sync to
  469. *
  470. * Copy GPU paging using the DMA engine (CIK).
  471. * Used by the radeon ttm implementation to move pages if
  472. * registered as the asic copy callback.
  473. */
  474. struct radeon_fence *cik_copy_dma(struct radeon_device *rdev,
  475. uint64_t src_offset, uint64_t dst_offset,
  476. unsigned num_gpu_pages,
  477. struct reservation_object *resv)
  478. {
  479. struct radeon_fence *fence;
  480. struct radeon_sync sync;
  481. int ring_index = rdev->asic->copy.dma_ring_index;
  482. struct radeon_ring *ring = &rdev->ring[ring_index];
  483. u32 size_in_bytes, cur_size_in_bytes;
  484. int i, num_loops;
  485. int r = 0;
  486. radeon_sync_create(&sync);
  487. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  488. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  489. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  490. if (r) {
  491. DRM_ERROR("radeon: moving bo (%d).\n", r);
  492. radeon_sync_free(rdev, &sync, NULL);
  493. return ERR_PTR(r);
  494. }
  495. radeon_sync_resv(rdev, &sync, resv, false);
  496. radeon_sync_rings(rdev, &sync, ring->idx);
  497. for (i = 0; i < num_loops; i++) {
  498. cur_size_in_bytes = size_in_bytes;
  499. if (cur_size_in_bytes > 0x1fffff)
  500. cur_size_in_bytes = 0x1fffff;
  501. size_in_bytes -= cur_size_in_bytes;
  502. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  503. radeon_ring_write(ring, cur_size_in_bytes);
  504. radeon_ring_write(ring, 0); /* src/dst endian swap */
  505. radeon_ring_write(ring, lower_32_bits(src_offset));
  506. radeon_ring_write(ring, upper_32_bits(src_offset));
  507. radeon_ring_write(ring, lower_32_bits(dst_offset));
  508. radeon_ring_write(ring, upper_32_bits(dst_offset));
  509. src_offset += cur_size_in_bytes;
  510. dst_offset += cur_size_in_bytes;
  511. }
  512. r = radeon_fence_emit(rdev, &fence, ring->idx);
  513. if (r) {
  514. radeon_ring_unlock_undo(rdev, ring);
  515. radeon_sync_free(rdev, &sync, NULL);
  516. return ERR_PTR(r);
  517. }
  518. radeon_ring_unlock_commit(rdev, ring, false);
  519. radeon_sync_free(rdev, &sync, fence);
  520. return fence;
  521. }
  522. /**
  523. * cik_sdma_ring_test - simple async dma engine test
  524. *
  525. * @rdev: radeon_device pointer
  526. * @ring: radeon_ring structure holding ring information
  527. *
  528. * Test the DMA engine by writing using it to write an
  529. * value to memory. (CIK).
  530. * Returns 0 for success, error for failure.
  531. */
  532. int cik_sdma_ring_test(struct radeon_device *rdev,
  533. struct radeon_ring *ring)
  534. {
  535. unsigned i;
  536. int r;
  537. unsigned index;
  538. u32 tmp;
  539. u64 gpu_addr;
  540. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  541. index = R600_WB_DMA_RING_TEST_OFFSET;
  542. else
  543. index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
  544. gpu_addr = rdev->wb.gpu_addr + index;
  545. tmp = 0xCAFEDEAD;
  546. rdev->wb.wb[index/4] = cpu_to_le32(tmp);
  547. r = radeon_ring_lock(rdev, ring, 5);
  548. if (r) {
  549. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  550. return r;
  551. }
  552. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  553. radeon_ring_write(ring, lower_32_bits(gpu_addr));
  554. radeon_ring_write(ring, upper_32_bits(gpu_addr));
  555. radeon_ring_write(ring, 1); /* number of DWs to follow */
  556. radeon_ring_write(ring, 0xDEADBEEF);
  557. radeon_ring_unlock_commit(rdev, ring, false);
  558. for (i = 0; i < rdev->usec_timeout; i++) {
  559. tmp = le32_to_cpu(rdev->wb.wb[index/4]);
  560. if (tmp == 0xDEADBEEF)
  561. break;
  562. DRM_UDELAY(1);
  563. }
  564. if (i < rdev->usec_timeout) {
  565. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  566. } else {
  567. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  568. ring->idx, tmp);
  569. r = -EINVAL;
  570. }
  571. return r;
  572. }
  573. /**
  574. * cik_sdma_ib_test - test an IB on the DMA engine
  575. *
  576. * @rdev: radeon_device pointer
  577. * @ring: radeon_ring structure holding ring information
  578. *
  579. * Test a simple IB in the DMA ring (CIK).
  580. * Returns 0 on success, error on failure.
  581. */
  582. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  583. {
  584. struct radeon_ib ib;
  585. unsigned i;
  586. unsigned index;
  587. int r;
  588. u32 tmp = 0;
  589. u64 gpu_addr;
  590. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  591. index = R600_WB_DMA_RING_TEST_OFFSET;
  592. else
  593. index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
  594. gpu_addr = rdev->wb.gpu_addr + index;
  595. tmp = 0xCAFEDEAD;
  596. rdev->wb.wb[index/4] = cpu_to_le32(tmp);
  597. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  598. if (r) {
  599. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  600. return r;
  601. }
  602. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  603. ib.ptr[1] = lower_32_bits(gpu_addr);
  604. ib.ptr[2] = upper_32_bits(gpu_addr);
  605. ib.ptr[3] = 1;
  606. ib.ptr[4] = 0xDEADBEEF;
  607. ib.length_dw = 5;
  608. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  609. if (r) {
  610. radeon_ib_free(rdev, &ib);
  611. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  612. return r;
  613. }
  614. r = radeon_fence_wait(ib.fence, false);
  615. if (r) {
  616. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  617. return r;
  618. }
  619. for (i = 0; i < rdev->usec_timeout; i++) {
  620. tmp = le32_to_cpu(rdev->wb.wb[index/4]);
  621. if (tmp == 0xDEADBEEF)
  622. break;
  623. DRM_UDELAY(1);
  624. }
  625. if (i < rdev->usec_timeout) {
  626. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  627. } else {
  628. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  629. r = -EINVAL;
  630. }
  631. radeon_ib_free(rdev, &ib);
  632. return r;
  633. }
  634. /**
  635. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  636. *
  637. * @rdev: radeon_device pointer
  638. * @ring: radeon_ring structure holding ring information
  639. *
  640. * Check if the async DMA engine is locked up (CIK).
  641. * Returns true if the engine appears to be locked up, false if not.
  642. */
  643. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  644. {
  645. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  646. u32 mask;
  647. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  648. mask = RADEON_RESET_DMA;
  649. else
  650. mask = RADEON_RESET_DMA1;
  651. if (!(reset_mask & mask)) {
  652. radeon_ring_lockup_update(rdev, ring);
  653. return false;
  654. }
  655. return radeon_ring_test_lockup(rdev, ring);
  656. }
  657. /**
  658. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  659. *
  660. * @rdev: radeon_device pointer
  661. * @ib: indirect buffer to fill with commands
  662. * @pe: addr of the page entry
  663. * @src: src addr to copy from
  664. * @count: number of page entries to update
  665. *
  666. * Update PTEs by copying them from the GART using sDMA (CIK).
  667. */
  668. void cik_sdma_vm_copy_pages(struct radeon_device *rdev,
  669. struct radeon_ib *ib,
  670. uint64_t pe, uint64_t src,
  671. unsigned count)
  672. {
  673. while (count) {
  674. unsigned bytes = count * 8;
  675. if (bytes > 0x1FFFF8)
  676. bytes = 0x1FFFF8;
  677. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  678. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  679. ib->ptr[ib->length_dw++] = bytes;
  680. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  681. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  682. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  683. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  684. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  685. pe += bytes;
  686. src += bytes;
  687. count -= bytes / 8;
  688. }
  689. }
  690. /**
  691. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  692. *
  693. * @rdev: radeon_device pointer
  694. * @ib: indirect buffer to fill with commands
  695. * @pe: addr of the page entry
  696. * @addr: dst addr to write into pe
  697. * @count: number of page entries to update
  698. * @incr: increase next addr by incr bytes
  699. * @flags: access flags
  700. *
  701. * Update PTEs by writing them manually using sDMA (CIK).
  702. */
  703. void cik_sdma_vm_write_pages(struct radeon_device *rdev,
  704. struct radeon_ib *ib,
  705. uint64_t pe,
  706. uint64_t addr, unsigned count,
  707. uint32_t incr, uint32_t flags)
  708. {
  709. uint64_t value;
  710. unsigned ndw;
  711. while (count) {
  712. ndw = count * 2;
  713. if (ndw > 0xFFFFE)
  714. ndw = 0xFFFFE;
  715. /* for non-physically contiguous pages (system) */
  716. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  717. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  718. ib->ptr[ib->length_dw++] = pe;
  719. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  720. ib->ptr[ib->length_dw++] = ndw;
  721. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  722. if (flags & R600_PTE_SYSTEM) {
  723. value = radeon_vm_map_gart(rdev, addr);
  724. value &= 0xFFFFFFFFFFFFF000ULL;
  725. } else if (flags & R600_PTE_VALID) {
  726. value = addr;
  727. } else {
  728. value = 0;
  729. }
  730. addr += incr;
  731. value |= flags;
  732. ib->ptr[ib->length_dw++] = value;
  733. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  734. }
  735. }
  736. }
  737. /**
  738. * cik_sdma_vm_set_pages - update the page tables using sDMA
  739. *
  740. * @rdev: radeon_device pointer
  741. * @ib: indirect buffer to fill with commands
  742. * @pe: addr of the page entry
  743. * @addr: dst addr to write into pe
  744. * @count: number of page entries to update
  745. * @incr: increase next addr by incr bytes
  746. * @flags: access flags
  747. *
  748. * Update the page tables using sDMA (CIK).
  749. */
  750. void cik_sdma_vm_set_pages(struct radeon_device *rdev,
  751. struct radeon_ib *ib,
  752. uint64_t pe,
  753. uint64_t addr, unsigned count,
  754. uint32_t incr, uint32_t flags)
  755. {
  756. uint64_t value;
  757. unsigned ndw;
  758. while (count) {
  759. ndw = count;
  760. if (ndw > 0x7FFFF)
  761. ndw = 0x7FFFF;
  762. if (flags & R600_PTE_VALID)
  763. value = addr;
  764. else
  765. value = 0;
  766. /* for physically contiguous pages (vram) */
  767. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  768. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  769. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  770. ib->ptr[ib->length_dw++] = flags; /* mask */
  771. ib->ptr[ib->length_dw++] = 0;
  772. ib->ptr[ib->length_dw++] = value; /* value */
  773. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  774. ib->ptr[ib->length_dw++] = incr; /* increment size */
  775. ib->ptr[ib->length_dw++] = 0;
  776. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  777. pe += ndw * 8;
  778. addr += ndw * incr;
  779. count -= ndw;
  780. }
  781. }
  782. /**
  783. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  784. *
  785. * @ib: indirect buffer to fill with padding
  786. *
  787. */
  788. void cik_sdma_vm_pad_ib(struct radeon_ib *ib)
  789. {
  790. while (ib->length_dw & 0x7)
  791. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  792. }
  793. /**
  794. * cik_dma_vm_flush - cik vm flush using sDMA
  795. *
  796. * @rdev: radeon_device pointer
  797. *
  798. * Update the page table base and flush the VM TLB
  799. * using sDMA (CIK).
  800. */
  801. void cik_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
  802. unsigned vm_id, uint64_t pd_addr)
  803. {
  804. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  805. if (vm_id < 8) {
  806. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2)) >> 2);
  807. } else {
  808. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm_id - 8) << 2)) >> 2);
  809. }
  810. radeon_ring_write(ring, pd_addr >> 12);
  811. /* update SH_MEM_* regs */
  812. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  813. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  814. radeon_ring_write(ring, VMID(vm_id));
  815. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  816. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  817. radeon_ring_write(ring, 0);
  818. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  819. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  820. radeon_ring_write(ring, 0);
  821. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  822. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  823. radeon_ring_write(ring, 1);
  824. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  825. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  826. radeon_ring_write(ring, 0);
  827. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  828. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  829. radeon_ring_write(ring, VMID(0));
  830. /* flush HDP */
  831. cik_sdma_hdp_flush_ring_emit(rdev, ring->idx);
  832. /* flush TLB */
  833. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  834. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  835. radeon_ring_write(ring, 1 << vm_id);
  836. }