cik.c 277 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. #include "radeon_kfd.h"
  36. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_mc2.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  43. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  44. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  45. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  47. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  48. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  49. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  53. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  54. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  55. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  56. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  57. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  58. MODULE_FIRMWARE("radeon/HAWAII_mc2.bin");
  59. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  60. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  61. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  62. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  63. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  64. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  65. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  66. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  67. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  68. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  69. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  70. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  71. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  72. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  73. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  74. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  75. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  76. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  77. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  78. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  79. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  80. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  81. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  82. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  83. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  84. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  85. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  86. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  87. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  88. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  89. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  90. MODULE_FIRMWARE("radeon/kabini_me.bin");
  91. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  92. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  93. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  94. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  95. MODULE_FIRMWARE("radeon/MULLINS_pfp.bin");
  96. MODULE_FIRMWARE("radeon/MULLINS_me.bin");
  97. MODULE_FIRMWARE("radeon/MULLINS_ce.bin");
  98. MODULE_FIRMWARE("radeon/MULLINS_mec.bin");
  99. MODULE_FIRMWARE("radeon/MULLINS_rlc.bin");
  100. MODULE_FIRMWARE("radeon/MULLINS_sdma.bin");
  101. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  102. MODULE_FIRMWARE("radeon/mullins_me.bin");
  103. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  104. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  105. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  106. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  107. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  108. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  109. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  110. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  111. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  112. extern void sumo_rlc_fini(struct radeon_device *rdev);
  113. extern int sumo_rlc_init(struct radeon_device *rdev);
  114. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  115. extern void si_rlc_reset(struct radeon_device *rdev);
  116. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  117. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  118. extern int cik_sdma_resume(struct radeon_device *rdev);
  119. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  120. extern void cik_sdma_fini(struct radeon_device *rdev);
  121. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  122. static void cik_rlc_stop(struct radeon_device *rdev);
  123. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  124. static void cik_program_aspm(struct radeon_device *rdev);
  125. static void cik_init_pg(struct radeon_device *rdev);
  126. static void cik_init_cg(struct radeon_device *rdev);
  127. static void cik_fini_pg(struct radeon_device *rdev);
  128. static void cik_fini_cg(struct radeon_device *rdev);
  129. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  130. bool enable);
  131. /* get temperature in millidegrees */
  132. int ci_get_temp(struct radeon_device *rdev)
  133. {
  134. u32 temp;
  135. int actual_temp = 0;
  136. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  137. CTF_TEMP_SHIFT;
  138. if (temp & 0x200)
  139. actual_temp = 255;
  140. else
  141. actual_temp = temp & 0x1ff;
  142. actual_temp = actual_temp * 1000;
  143. return actual_temp;
  144. }
  145. /* get temperature in millidegrees */
  146. int kv_get_temp(struct radeon_device *rdev)
  147. {
  148. u32 temp;
  149. int actual_temp = 0;
  150. temp = RREG32_SMC(0xC0300E0C);
  151. if (temp)
  152. actual_temp = (temp / 8) - 49;
  153. else
  154. actual_temp = 0;
  155. actual_temp = actual_temp * 1000;
  156. return actual_temp;
  157. }
  158. /*
  159. * Indirect registers accessor
  160. */
  161. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  162. {
  163. unsigned long flags;
  164. u32 r;
  165. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  166. WREG32(PCIE_INDEX, reg);
  167. (void)RREG32(PCIE_INDEX);
  168. r = RREG32(PCIE_DATA);
  169. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  170. return r;
  171. }
  172. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  173. {
  174. unsigned long flags;
  175. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  176. WREG32(PCIE_INDEX, reg);
  177. (void)RREG32(PCIE_INDEX);
  178. WREG32(PCIE_DATA, v);
  179. (void)RREG32(PCIE_DATA);
  180. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  181. }
  182. static const u32 spectre_rlc_save_restore_register_list[] =
  183. {
  184. (0x0e00 << 16) | (0xc12c >> 2),
  185. 0x00000000,
  186. (0x0e00 << 16) | (0xc140 >> 2),
  187. 0x00000000,
  188. (0x0e00 << 16) | (0xc150 >> 2),
  189. 0x00000000,
  190. (0x0e00 << 16) | (0xc15c >> 2),
  191. 0x00000000,
  192. (0x0e00 << 16) | (0xc168 >> 2),
  193. 0x00000000,
  194. (0x0e00 << 16) | (0xc170 >> 2),
  195. 0x00000000,
  196. (0x0e00 << 16) | (0xc178 >> 2),
  197. 0x00000000,
  198. (0x0e00 << 16) | (0xc204 >> 2),
  199. 0x00000000,
  200. (0x0e00 << 16) | (0xc2b4 >> 2),
  201. 0x00000000,
  202. (0x0e00 << 16) | (0xc2b8 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0xc2bc >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0xc2c0 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0x8228 >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0x829c >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0x869c >> 2),
  213. 0x00000000,
  214. (0x0600 << 16) | (0x98f4 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0x98f8 >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0x9900 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc260 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0x90e8 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0x3c000 >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0x3c00c >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0x8c1c >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0x9700 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xcd20 >> 2),
  233. 0x00000000,
  234. (0x4e00 << 16) | (0xcd20 >> 2),
  235. 0x00000000,
  236. (0x5e00 << 16) | (0xcd20 >> 2),
  237. 0x00000000,
  238. (0x6e00 << 16) | (0xcd20 >> 2),
  239. 0x00000000,
  240. (0x7e00 << 16) | (0xcd20 >> 2),
  241. 0x00000000,
  242. (0x8e00 << 16) | (0xcd20 >> 2),
  243. 0x00000000,
  244. (0x9e00 << 16) | (0xcd20 >> 2),
  245. 0x00000000,
  246. (0xae00 << 16) | (0xcd20 >> 2),
  247. 0x00000000,
  248. (0xbe00 << 16) | (0xcd20 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0x89bc >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0x8900 >> 2),
  253. 0x00000000,
  254. 0x3,
  255. (0x0e00 << 16) | (0xc130 >> 2),
  256. 0x00000000,
  257. (0x0e00 << 16) | (0xc134 >> 2),
  258. 0x00000000,
  259. (0x0e00 << 16) | (0xc1fc >> 2),
  260. 0x00000000,
  261. (0x0e00 << 16) | (0xc208 >> 2),
  262. 0x00000000,
  263. (0x0e00 << 16) | (0xc264 >> 2),
  264. 0x00000000,
  265. (0x0e00 << 16) | (0xc268 >> 2),
  266. 0x00000000,
  267. (0x0e00 << 16) | (0xc26c >> 2),
  268. 0x00000000,
  269. (0x0e00 << 16) | (0xc270 >> 2),
  270. 0x00000000,
  271. (0x0e00 << 16) | (0xc274 >> 2),
  272. 0x00000000,
  273. (0x0e00 << 16) | (0xc278 >> 2),
  274. 0x00000000,
  275. (0x0e00 << 16) | (0xc27c >> 2),
  276. 0x00000000,
  277. (0x0e00 << 16) | (0xc280 >> 2),
  278. 0x00000000,
  279. (0x0e00 << 16) | (0xc284 >> 2),
  280. 0x00000000,
  281. (0x0e00 << 16) | (0xc288 >> 2),
  282. 0x00000000,
  283. (0x0e00 << 16) | (0xc28c >> 2),
  284. 0x00000000,
  285. (0x0e00 << 16) | (0xc290 >> 2),
  286. 0x00000000,
  287. (0x0e00 << 16) | (0xc294 >> 2),
  288. 0x00000000,
  289. (0x0e00 << 16) | (0xc298 >> 2),
  290. 0x00000000,
  291. (0x0e00 << 16) | (0xc29c >> 2),
  292. 0x00000000,
  293. (0x0e00 << 16) | (0xc2a0 >> 2),
  294. 0x00000000,
  295. (0x0e00 << 16) | (0xc2a4 >> 2),
  296. 0x00000000,
  297. (0x0e00 << 16) | (0xc2a8 >> 2),
  298. 0x00000000,
  299. (0x0e00 << 16) | (0xc2ac >> 2),
  300. 0x00000000,
  301. (0x0e00 << 16) | (0xc2b0 >> 2),
  302. 0x00000000,
  303. (0x0e00 << 16) | (0x301d0 >> 2),
  304. 0x00000000,
  305. (0x0e00 << 16) | (0x30238 >> 2),
  306. 0x00000000,
  307. (0x0e00 << 16) | (0x30250 >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0x30254 >> 2),
  310. 0x00000000,
  311. (0x0e00 << 16) | (0x30258 >> 2),
  312. 0x00000000,
  313. (0x0e00 << 16) | (0x3025c >> 2),
  314. 0x00000000,
  315. (0x4e00 << 16) | (0xc900 >> 2),
  316. 0x00000000,
  317. (0x5e00 << 16) | (0xc900 >> 2),
  318. 0x00000000,
  319. (0x6e00 << 16) | (0xc900 >> 2),
  320. 0x00000000,
  321. (0x7e00 << 16) | (0xc900 >> 2),
  322. 0x00000000,
  323. (0x8e00 << 16) | (0xc900 >> 2),
  324. 0x00000000,
  325. (0x9e00 << 16) | (0xc900 >> 2),
  326. 0x00000000,
  327. (0xae00 << 16) | (0xc900 >> 2),
  328. 0x00000000,
  329. (0xbe00 << 16) | (0xc900 >> 2),
  330. 0x00000000,
  331. (0x4e00 << 16) | (0xc904 >> 2),
  332. 0x00000000,
  333. (0x5e00 << 16) | (0xc904 >> 2),
  334. 0x00000000,
  335. (0x6e00 << 16) | (0xc904 >> 2),
  336. 0x00000000,
  337. (0x7e00 << 16) | (0xc904 >> 2),
  338. 0x00000000,
  339. (0x8e00 << 16) | (0xc904 >> 2),
  340. 0x00000000,
  341. (0x9e00 << 16) | (0xc904 >> 2),
  342. 0x00000000,
  343. (0xae00 << 16) | (0xc904 >> 2),
  344. 0x00000000,
  345. (0xbe00 << 16) | (0xc904 >> 2),
  346. 0x00000000,
  347. (0x4e00 << 16) | (0xc908 >> 2),
  348. 0x00000000,
  349. (0x5e00 << 16) | (0xc908 >> 2),
  350. 0x00000000,
  351. (0x6e00 << 16) | (0xc908 >> 2),
  352. 0x00000000,
  353. (0x7e00 << 16) | (0xc908 >> 2),
  354. 0x00000000,
  355. (0x8e00 << 16) | (0xc908 >> 2),
  356. 0x00000000,
  357. (0x9e00 << 16) | (0xc908 >> 2),
  358. 0x00000000,
  359. (0xae00 << 16) | (0xc908 >> 2),
  360. 0x00000000,
  361. (0xbe00 << 16) | (0xc908 >> 2),
  362. 0x00000000,
  363. (0x4e00 << 16) | (0xc90c >> 2),
  364. 0x00000000,
  365. (0x5e00 << 16) | (0xc90c >> 2),
  366. 0x00000000,
  367. (0x6e00 << 16) | (0xc90c >> 2),
  368. 0x00000000,
  369. (0x7e00 << 16) | (0xc90c >> 2),
  370. 0x00000000,
  371. (0x8e00 << 16) | (0xc90c >> 2),
  372. 0x00000000,
  373. (0x9e00 << 16) | (0xc90c >> 2),
  374. 0x00000000,
  375. (0xae00 << 16) | (0xc90c >> 2),
  376. 0x00000000,
  377. (0xbe00 << 16) | (0xc90c >> 2),
  378. 0x00000000,
  379. (0x4e00 << 16) | (0xc910 >> 2),
  380. 0x00000000,
  381. (0x5e00 << 16) | (0xc910 >> 2),
  382. 0x00000000,
  383. (0x6e00 << 16) | (0xc910 >> 2),
  384. 0x00000000,
  385. (0x7e00 << 16) | (0xc910 >> 2),
  386. 0x00000000,
  387. (0x8e00 << 16) | (0xc910 >> 2),
  388. 0x00000000,
  389. (0x9e00 << 16) | (0xc910 >> 2),
  390. 0x00000000,
  391. (0xae00 << 16) | (0xc910 >> 2),
  392. 0x00000000,
  393. (0xbe00 << 16) | (0xc910 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0xc99c >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x9834 >> 2),
  398. 0x00000000,
  399. (0x0000 << 16) | (0x30f00 >> 2),
  400. 0x00000000,
  401. (0x0001 << 16) | (0x30f00 >> 2),
  402. 0x00000000,
  403. (0x0000 << 16) | (0x30f04 >> 2),
  404. 0x00000000,
  405. (0x0001 << 16) | (0x30f04 >> 2),
  406. 0x00000000,
  407. (0x0000 << 16) | (0x30f08 >> 2),
  408. 0x00000000,
  409. (0x0001 << 16) | (0x30f08 >> 2),
  410. 0x00000000,
  411. (0x0000 << 16) | (0x30f0c >> 2),
  412. 0x00000000,
  413. (0x0001 << 16) | (0x30f0c >> 2),
  414. 0x00000000,
  415. (0x0600 << 16) | (0x9b7c >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8a14 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8a18 >> 2),
  420. 0x00000000,
  421. (0x0600 << 16) | (0x30a00 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8bf0 >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0x8bcc >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0x8b24 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0x30a04 >> 2),
  430. 0x00000000,
  431. (0x0600 << 16) | (0x30a10 >> 2),
  432. 0x00000000,
  433. (0x0600 << 16) | (0x30a14 >> 2),
  434. 0x00000000,
  435. (0x0600 << 16) | (0x30a18 >> 2),
  436. 0x00000000,
  437. (0x0600 << 16) | (0x30a2c >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xc700 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xc704 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xc708 >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xc768 >> 2),
  446. 0x00000000,
  447. (0x0400 << 16) | (0xc770 >> 2),
  448. 0x00000000,
  449. (0x0400 << 16) | (0xc774 >> 2),
  450. 0x00000000,
  451. (0x0400 << 16) | (0xc778 >> 2),
  452. 0x00000000,
  453. (0x0400 << 16) | (0xc77c >> 2),
  454. 0x00000000,
  455. (0x0400 << 16) | (0xc780 >> 2),
  456. 0x00000000,
  457. (0x0400 << 16) | (0xc784 >> 2),
  458. 0x00000000,
  459. (0x0400 << 16) | (0xc788 >> 2),
  460. 0x00000000,
  461. (0x0400 << 16) | (0xc78c >> 2),
  462. 0x00000000,
  463. (0x0400 << 16) | (0xc798 >> 2),
  464. 0x00000000,
  465. (0x0400 << 16) | (0xc79c >> 2),
  466. 0x00000000,
  467. (0x0400 << 16) | (0xc7a0 >> 2),
  468. 0x00000000,
  469. (0x0400 << 16) | (0xc7a4 >> 2),
  470. 0x00000000,
  471. (0x0400 << 16) | (0xc7a8 >> 2),
  472. 0x00000000,
  473. (0x0400 << 16) | (0xc7ac >> 2),
  474. 0x00000000,
  475. (0x0400 << 16) | (0xc7b0 >> 2),
  476. 0x00000000,
  477. (0x0400 << 16) | (0xc7b4 >> 2),
  478. 0x00000000,
  479. (0x0e00 << 16) | (0x9100 >> 2),
  480. 0x00000000,
  481. (0x0e00 << 16) | (0x3c010 >> 2),
  482. 0x00000000,
  483. (0x0e00 << 16) | (0x92a8 >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0x92ac >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0x92b4 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0x92b8 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x92bc >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x92c0 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x92c4 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0x92c8 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0x92cc >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x92d0 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x8c00 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x8c04 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x8c20 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x8c38 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x8c3c >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0xae00 >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x9604 >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0xac08 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0xac0c >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0xac10 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0xac14 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0xac58 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0xac68 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0xac6c >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0xac70 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0xac74 >> 2),
  534. 0x00000000,
  535. (0x0e00 << 16) | (0xac78 >> 2),
  536. 0x00000000,
  537. (0x0e00 << 16) | (0xac7c >> 2),
  538. 0x00000000,
  539. (0x0e00 << 16) | (0xac80 >> 2),
  540. 0x00000000,
  541. (0x0e00 << 16) | (0xac84 >> 2),
  542. 0x00000000,
  543. (0x0e00 << 16) | (0xac88 >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0xac8c >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0x970c >> 2),
  548. 0x00000000,
  549. (0x0e00 << 16) | (0x9714 >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0x9718 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0x971c >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0x31068 >> 2),
  556. 0x00000000,
  557. (0x4e00 << 16) | (0x31068 >> 2),
  558. 0x00000000,
  559. (0x5e00 << 16) | (0x31068 >> 2),
  560. 0x00000000,
  561. (0x6e00 << 16) | (0x31068 >> 2),
  562. 0x00000000,
  563. (0x7e00 << 16) | (0x31068 >> 2),
  564. 0x00000000,
  565. (0x8e00 << 16) | (0x31068 >> 2),
  566. 0x00000000,
  567. (0x9e00 << 16) | (0x31068 >> 2),
  568. 0x00000000,
  569. (0xae00 << 16) | (0x31068 >> 2),
  570. 0x00000000,
  571. (0xbe00 << 16) | (0x31068 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0xcd10 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0xcd14 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0x88b0 >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0x88b4 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0x88b8 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0x88bc >> 2),
  584. 0x00000000,
  585. (0x0400 << 16) | (0x89c0 >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0x88c4 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0x88c8 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0x88d0 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0x88d4 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0x88d8 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0x8980 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0x30938 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x3093c >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x30940 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0x89a0 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x30900 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x30904 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x89b4 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0x3c210 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0x3c214 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0x3c218 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0x8904 >> 2),
  620. 0x00000000,
  621. 0x5,
  622. (0x0e00 << 16) | (0x8c28 >> 2),
  623. (0x0e00 << 16) | (0x8c2c >> 2),
  624. (0x0e00 << 16) | (0x8c30 >> 2),
  625. (0x0e00 << 16) | (0x8c34 >> 2),
  626. (0x0e00 << 16) | (0x9600 >> 2),
  627. };
  628. static const u32 kalindi_rlc_save_restore_register_list[] =
  629. {
  630. (0x0e00 << 16) | (0xc12c >> 2),
  631. 0x00000000,
  632. (0x0e00 << 16) | (0xc140 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0xc150 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0xc15c >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0xc168 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0xc170 >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0xc204 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0xc2b4 >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0xc2b8 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc2bc >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc2c0 >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0x8228 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0x829c >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0x869c >> 2),
  657. 0x00000000,
  658. (0x0600 << 16) | (0x98f4 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0x98f8 >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0x9900 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc260 >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0x90e8 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0x3c000 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0x3c00c >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0x8c1c >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0x9700 >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0xcd20 >> 2),
  677. 0x00000000,
  678. (0x4e00 << 16) | (0xcd20 >> 2),
  679. 0x00000000,
  680. (0x5e00 << 16) | (0xcd20 >> 2),
  681. 0x00000000,
  682. (0x6e00 << 16) | (0xcd20 >> 2),
  683. 0x00000000,
  684. (0x7e00 << 16) | (0xcd20 >> 2),
  685. 0x00000000,
  686. (0x0e00 << 16) | (0x89bc >> 2),
  687. 0x00000000,
  688. (0x0e00 << 16) | (0x8900 >> 2),
  689. 0x00000000,
  690. 0x3,
  691. (0x0e00 << 16) | (0xc130 >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0xc134 >> 2),
  694. 0x00000000,
  695. (0x0e00 << 16) | (0xc1fc >> 2),
  696. 0x00000000,
  697. (0x0e00 << 16) | (0xc208 >> 2),
  698. 0x00000000,
  699. (0x0e00 << 16) | (0xc264 >> 2),
  700. 0x00000000,
  701. (0x0e00 << 16) | (0xc268 >> 2),
  702. 0x00000000,
  703. (0x0e00 << 16) | (0xc26c >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0xc270 >> 2),
  706. 0x00000000,
  707. (0x0e00 << 16) | (0xc274 >> 2),
  708. 0x00000000,
  709. (0x0e00 << 16) | (0xc28c >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0xc290 >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0xc294 >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0xc298 >> 2),
  716. 0x00000000,
  717. (0x0e00 << 16) | (0xc2a0 >> 2),
  718. 0x00000000,
  719. (0x0e00 << 16) | (0xc2a4 >> 2),
  720. 0x00000000,
  721. (0x0e00 << 16) | (0xc2a8 >> 2),
  722. 0x00000000,
  723. (0x0e00 << 16) | (0xc2ac >> 2),
  724. 0x00000000,
  725. (0x0e00 << 16) | (0x301d0 >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0x30238 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0x30250 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0x30254 >> 2),
  732. 0x00000000,
  733. (0x0e00 << 16) | (0x30258 >> 2),
  734. 0x00000000,
  735. (0x0e00 << 16) | (0x3025c >> 2),
  736. 0x00000000,
  737. (0x4e00 << 16) | (0xc900 >> 2),
  738. 0x00000000,
  739. (0x5e00 << 16) | (0xc900 >> 2),
  740. 0x00000000,
  741. (0x6e00 << 16) | (0xc900 >> 2),
  742. 0x00000000,
  743. (0x7e00 << 16) | (0xc900 >> 2),
  744. 0x00000000,
  745. (0x4e00 << 16) | (0xc904 >> 2),
  746. 0x00000000,
  747. (0x5e00 << 16) | (0xc904 >> 2),
  748. 0x00000000,
  749. (0x6e00 << 16) | (0xc904 >> 2),
  750. 0x00000000,
  751. (0x7e00 << 16) | (0xc904 >> 2),
  752. 0x00000000,
  753. (0x4e00 << 16) | (0xc908 >> 2),
  754. 0x00000000,
  755. (0x5e00 << 16) | (0xc908 >> 2),
  756. 0x00000000,
  757. (0x6e00 << 16) | (0xc908 >> 2),
  758. 0x00000000,
  759. (0x7e00 << 16) | (0xc908 >> 2),
  760. 0x00000000,
  761. (0x4e00 << 16) | (0xc90c >> 2),
  762. 0x00000000,
  763. (0x5e00 << 16) | (0xc90c >> 2),
  764. 0x00000000,
  765. (0x6e00 << 16) | (0xc90c >> 2),
  766. 0x00000000,
  767. (0x7e00 << 16) | (0xc90c >> 2),
  768. 0x00000000,
  769. (0x4e00 << 16) | (0xc910 >> 2),
  770. 0x00000000,
  771. (0x5e00 << 16) | (0xc910 >> 2),
  772. 0x00000000,
  773. (0x6e00 << 16) | (0xc910 >> 2),
  774. 0x00000000,
  775. (0x7e00 << 16) | (0xc910 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xc99c >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0x9834 >> 2),
  780. 0x00000000,
  781. (0x0000 << 16) | (0x30f00 >> 2),
  782. 0x00000000,
  783. (0x0000 << 16) | (0x30f04 >> 2),
  784. 0x00000000,
  785. (0x0000 << 16) | (0x30f08 >> 2),
  786. 0x00000000,
  787. (0x0000 << 16) | (0x30f0c >> 2),
  788. 0x00000000,
  789. (0x0600 << 16) | (0x9b7c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x8a14 >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x8a18 >> 2),
  794. 0x00000000,
  795. (0x0600 << 16) | (0x30a00 >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x8bf0 >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0x8bcc >> 2),
  800. 0x00000000,
  801. (0x0e00 << 16) | (0x8b24 >> 2),
  802. 0x00000000,
  803. (0x0e00 << 16) | (0x30a04 >> 2),
  804. 0x00000000,
  805. (0x0600 << 16) | (0x30a10 >> 2),
  806. 0x00000000,
  807. (0x0600 << 16) | (0x30a14 >> 2),
  808. 0x00000000,
  809. (0x0600 << 16) | (0x30a18 >> 2),
  810. 0x00000000,
  811. (0x0600 << 16) | (0x30a2c >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0xc700 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0xc704 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0xc708 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0xc768 >> 2),
  820. 0x00000000,
  821. (0x0400 << 16) | (0xc770 >> 2),
  822. 0x00000000,
  823. (0x0400 << 16) | (0xc774 >> 2),
  824. 0x00000000,
  825. (0x0400 << 16) | (0xc798 >> 2),
  826. 0x00000000,
  827. (0x0400 << 16) | (0xc79c >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x9100 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x3c010 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x8c00 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x8c04 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x8c20 >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x8c38 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x8c3c >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0xae00 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x9604 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0xac08 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0xac0c >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0xac10 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0xac14 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0xac58 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0xac68 >> 2),
  858. 0x00000000,
  859. (0x0e00 << 16) | (0xac6c >> 2),
  860. 0x00000000,
  861. (0x0e00 << 16) | (0xac70 >> 2),
  862. 0x00000000,
  863. (0x0e00 << 16) | (0xac74 >> 2),
  864. 0x00000000,
  865. (0x0e00 << 16) | (0xac78 >> 2),
  866. 0x00000000,
  867. (0x0e00 << 16) | (0xac7c >> 2),
  868. 0x00000000,
  869. (0x0e00 << 16) | (0xac80 >> 2),
  870. 0x00000000,
  871. (0x0e00 << 16) | (0xac84 >> 2),
  872. 0x00000000,
  873. (0x0e00 << 16) | (0xac88 >> 2),
  874. 0x00000000,
  875. (0x0e00 << 16) | (0xac8c >> 2),
  876. 0x00000000,
  877. (0x0e00 << 16) | (0x970c >> 2),
  878. 0x00000000,
  879. (0x0e00 << 16) | (0x9714 >> 2),
  880. 0x00000000,
  881. (0x0e00 << 16) | (0x9718 >> 2),
  882. 0x00000000,
  883. (0x0e00 << 16) | (0x971c >> 2),
  884. 0x00000000,
  885. (0x0e00 << 16) | (0x31068 >> 2),
  886. 0x00000000,
  887. (0x4e00 << 16) | (0x31068 >> 2),
  888. 0x00000000,
  889. (0x5e00 << 16) | (0x31068 >> 2),
  890. 0x00000000,
  891. (0x6e00 << 16) | (0x31068 >> 2),
  892. 0x00000000,
  893. (0x7e00 << 16) | (0x31068 >> 2),
  894. 0x00000000,
  895. (0x0e00 << 16) | (0xcd10 >> 2),
  896. 0x00000000,
  897. (0x0e00 << 16) | (0xcd14 >> 2),
  898. 0x00000000,
  899. (0x0e00 << 16) | (0x88b0 >> 2),
  900. 0x00000000,
  901. (0x0e00 << 16) | (0x88b4 >> 2),
  902. 0x00000000,
  903. (0x0e00 << 16) | (0x88b8 >> 2),
  904. 0x00000000,
  905. (0x0e00 << 16) | (0x88bc >> 2),
  906. 0x00000000,
  907. (0x0400 << 16) | (0x89c0 >> 2),
  908. 0x00000000,
  909. (0x0e00 << 16) | (0x88c4 >> 2),
  910. 0x00000000,
  911. (0x0e00 << 16) | (0x88c8 >> 2),
  912. 0x00000000,
  913. (0x0e00 << 16) | (0x88d0 >> 2),
  914. 0x00000000,
  915. (0x0e00 << 16) | (0x88d4 >> 2),
  916. 0x00000000,
  917. (0x0e00 << 16) | (0x88d8 >> 2),
  918. 0x00000000,
  919. (0x0e00 << 16) | (0x8980 >> 2),
  920. 0x00000000,
  921. (0x0e00 << 16) | (0x30938 >> 2),
  922. 0x00000000,
  923. (0x0e00 << 16) | (0x3093c >> 2),
  924. 0x00000000,
  925. (0x0e00 << 16) | (0x30940 >> 2),
  926. 0x00000000,
  927. (0x0e00 << 16) | (0x89a0 >> 2),
  928. 0x00000000,
  929. (0x0e00 << 16) | (0x30900 >> 2),
  930. 0x00000000,
  931. (0x0e00 << 16) | (0x30904 >> 2),
  932. 0x00000000,
  933. (0x0e00 << 16) | (0x89b4 >> 2),
  934. 0x00000000,
  935. (0x0e00 << 16) | (0x3e1fc >> 2),
  936. 0x00000000,
  937. (0x0e00 << 16) | (0x3c210 >> 2),
  938. 0x00000000,
  939. (0x0e00 << 16) | (0x3c214 >> 2),
  940. 0x00000000,
  941. (0x0e00 << 16) | (0x3c218 >> 2),
  942. 0x00000000,
  943. (0x0e00 << 16) | (0x8904 >> 2),
  944. 0x00000000,
  945. 0x5,
  946. (0x0e00 << 16) | (0x8c28 >> 2),
  947. (0x0e00 << 16) | (0x8c2c >> 2),
  948. (0x0e00 << 16) | (0x8c30 >> 2),
  949. (0x0e00 << 16) | (0x8c34 >> 2),
  950. (0x0e00 << 16) | (0x9600 >> 2),
  951. };
  952. static const u32 bonaire_golden_spm_registers[] =
  953. {
  954. 0x30800, 0xe0ffffff, 0xe0000000
  955. };
  956. static const u32 bonaire_golden_common_registers[] =
  957. {
  958. 0xc770, 0xffffffff, 0x00000800,
  959. 0xc774, 0xffffffff, 0x00000800,
  960. 0xc798, 0xffffffff, 0x00007fbf,
  961. 0xc79c, 0xffffffff, 0x00007faf
  962. };
  963. static const u32 bonaire_golden_registers[] =
  964. {
  965. 0x3354, 0x00000333, 0x00000333,
  966. 0x3350, 0x000c0fc0, 0x00040200,
  967. 0x9a10, 0x00010000, 0x00058208,
  968. 0x3c000, 0xffff1fff, 0x00140000,
  969. 0x3c200, 0xfdfc0fff, 0x00000100,
  970. 0x3c234, 0x40000000, 0x40000200,
  971. 0x9830, 0xffffffff, 0x00000000,
  972. 0x9834, 0xf00fffff, 0x00000400,
  973. 0x9838, 0x0002021c, 0x00020200,
  974. 0xc78, 0x00000080, 0x00000000,
  975. 0x5bb0, 0x000000f0, 0x00000070,
  976. 0x5bc0, 0xf0311fff, 0x80300000,
  977. 0x98f8, 0x73773777, 0x12010001,
  978. 0x350c, 0x00810000, 0x408af000,
  979. 0x7030, 0x31000111, 0x00000011,
  980. 0x2f48, 0x73773777, 0x12010001,
  981. 0x220c, 0x00007fb6, 0x0021a1b1,
  982. 0x2210, 0x00007fb6, 0x002021b1,
  983. 0x2180, 0x00007fb6, 0x00002191,
  984. 0x2218, 0x00007fb6, 0x002121b1,
  985. 0x221c, 0x00007fb6, 0x002021b1,
  986. 0x21dc, 0x00007fb6, 0x00002191,
  987. 0x21e0, 0x00007fb6, 0x00002191,
  988. 0x3628, 0x0000003f, 0x0000000a,
  989. 0x362c, 0x0000003f, 0x0000000a,
  990. 0x2ae4, 0x00073ffe, 0x000022a2,
  991. 0x240c, 0x000007ff, 0x00000000,
  992. 0x8a14, 0xf000003f, 0x00000007,
  993. 0x8bf0, 0x00002001, 0x00000001,
  994. 0x8b24, 0xffffffff, 0x00ffffff,
  995. 0x30a04, 0x0000ff0f, 0x00000000,
  996. 0x28a4c, 0x07ffffff, 0x06000000,
  997. 0x4d8, 0x00000fff, 0x00000100,
  998. 0x3e78, 0x00000001, 0x00000002,
  999. 0x9100, 0x03000000, 0x0362c688,
  1000. 0x8c00, 0x000000ff, 0x00000001,
  1001. 0xe40, 0x00001fff, 0x00001fff,
  1002. 0x9060, 0x0000007f, 0x00000020,
  1003. 0x9508, 0x00010000, 0x00010000,
  1004. 0xac14, 0x000003ff, 0x000000f3,
  1005. 0xac0c, 0xffffffff, 0x00001032
  1006. };
  1007. static const u32 bonaire_mgcg_cgcg_init[] =
  1008. {
  1009. 0xc420, 0xffffffff, 0xfffffffc,
  1010. 0x30800, 0xffffffff, 0xe0000000,
  1011. 0x3c2a0, 0xffffffff, 0x00000100,
  1012. 0x3c208, 0xffffffff, 0x00000100,
  1013. 0x3c2c0, 0xffffffff, 0xc0000100,
  1014. 0x3c2c8, 0xffffffff, 0xc0000100,
  1015. 0x3c2c4, 0xffffffff, 0xc0000100,
  1016. 0x55e4, 0xffffffff, 0x00600100,
  1017. 0x3c280, 0xffffffff, 0x00000100,
  1018. 0x3c214, 0xffffffff, 0x06000100,
  1019. 0x3c220, 0xffffffff, 0x00000100,
  1020. 0x3c218, 0xffffffff, 0x06000100,
  1021. 0x3c204, 0xffffffff, 0x00000100,
  1022. 0x3c2e0, 0xffffffff, 0x00000100,
  1023. 0x3c224, 0xffffffff, 0x00000100,
  1024. 0x3c200, 0xffffffff, 0x00000100,
  1025. 0x3c230, 0xffffffff, 0x00000100,
  1026. 0x3c234, 0xffffffff, 0x00000100,
  1027. 0x3c250, 0xffffffff, 0x00000100,
  1028. 0x3c254, 0xffffffff, 0x00000100,
  1029. 0x3c258, 0xffffffff, 0x00000100,
  1030. 0x3c25c, 0xffffffff, 0x00000100,
  1031. 0x3c260, 0xffffffff, 0x00000100,
  1032. 0x3c27c, 0xffffffff, 0x00000100,
  1033. 0x3c278, 0xffffffff, 0x00000100,
  1034. 0x3c210, 0xffffffff, 0x06000100,
  1035. 0x3c290, 0xffffffff, 0x00000100,
  1036. 0x3c274, 0xffffffff, 0x00000100,
  1037. 0x3c2b4, 0xffffffff, 0x00000100,
  1038. 0x3c2b0, 0xffffffff, 0x00000100,
  1039. 0x3c270, 0xffffffff, 0x00000100,
  1040. 0x30800, 0xffffffff, 0xe0000000,
  1041. 0x3c020, 0xffffffff, 0x00010000,
  1042. 0x3c024, 0xffffffff, 0x00030002,
  1043. 0x3c028, 0xffffffff, 0x00040007,
  1044. 0x3c02c, 0xffffffff, 0x00060005,
  1045. 0x3c030, 0xffffffff, 0x00090008,
  1046. 0x3c034, 0xffffffff, 0x00010000,
  1047. 0x3c038, 0xffffffff, 0x00030002,
  1048. 0x3c03c, 0xffffffff, 0x00040007,
  1049. 0x3c040, 0xffffffff, 0x00060005,
  1050. 0x3c044, 0xffffffff, 0x00090008,
  1051. 0x3c048, 0xffffffff, 0x00010000,
  1052. 0x3c04c, 0xffffffff, 0x00030002,
  1053. 0x3c050, 0xffffffff, 0x00040007,
  1054. 0x3c054, 0xffffffff, 0x00060005,
  1055. 0x3c058, 0xffffffff, 0x00090008,
  1056. 0x3c05c, 0xffffffff, 0x00010000,
  1057. 0x3c060, 0xffffffff, 0x00030002,
  1058. 0x3c064, 0xffffffff, 0x00040007,
  1059. 0x3c068, 0xffffffff, 0x00060005,
  1060. 0x3c06c, 0xffffffff, 0x00090008,
  1061. 0x3c070, 0xffffffff, 0x00010000,
  1062. 0x3c074, 0xffffffff, 0x00030002,
  1063. 0x3c078, 0xffffffff, 0x00040007,
  1064. 0x3c07c, 0xffffffff, 0x00060005,
  1065. 0x3c080, 0xffffffff, 0x00090008,
  1066. 0x3c084, 0xffffffff, 0x00010000,
  1067. 0x3c088, 0xffffffff, 0x00030002,
  1068. 0x3c08c, 0xffffffff, 0x00040007,
  1069. 0x3c090, 0xffffffff, 0x00060005,
  1070. 0x3c094, 0xffffffff, 0x00090008,
  1071. 0x3c098, 0xffffffff, 0x00010000,
  1072. 0x3c09c, 0xffffffff, 0x00030002,
  1073. 0x3c0a0, 0xffffffff, 0x00040007,
  1074. 0x3c0a4, 0xffffffff, 0x00060005,
  1075. 0x3c0a8, 0xffffffff, 0x00090008,
  1076. 0x3c000, 0xffffffff, 0x96e00200,
  1077. 0x8708, 0xffffffff, 0x00900100,
  1078. 0xc424, 0xffffffff, 0x0020003f,
  1079. 0x38, 0xffffffff, 0x0140001c,
  1080. 0x3c, 0x000f0000, 0x000f0000,
  1081. 0x220, 0xffffffff, 0xC060000C,
  1082. 0x224, 0xc0000fff, 0x00000100,
  1083. 0xf90, 0xffffffff, 0x00000100,
  1084. 0xf98, 0x00000101, 0x00000000,
  1085. 0x20a8, 0xffffffff, 0x00000104,
  1086. 0x55e4, 0xff000fff, 0x00000100,
  1087. 0x30cc, 0xc0000fff, 0x00000104,
  1088. 0xc1e4, 0x00000001, 0x00000001,
  1089. 0xd00c, 0xff000ff0, 0x00000100,
  1090. 0xd80c, 0xff000ff0, 0x00000100
  1091. };
  1092. static const u32 spectre_golden_spm_registers[] =
  1093. {
  1094. 0x30800, 0xe0ffffff, 0xe0000000
  1095. };
  1096. static const u32 spectre_golden_common_registers[] =
  1097. {
  1098. 0xc770, 0xffffffff, 0x00000800,
  1099. 0xc774, 0xffffffff, 0x00000800,
  1100. 0xc798, 0xffffffff, 0x00007fbf,
  1101. 0xc79c, 0xffffffff, 0x00007faf
  1102. };
  1103. static const u32 spectre_golden_registers[] =
  1104. {
  1105. 0x3c000, 0xffff1fff, 0x96940200,
  1106. 0x3c00c, 0xffff0001, 0xff000000,
  1107. 0x3c200, 0xfffc0fff, 0x00000100,
  1108. 0x6ed8, 0x00010101, 0x00010000,
  1109. 0x9834, 0xf00fffff, 0x00000400,
  1110. 0x9838, 0xfffffffc, 0x00020200,
  1111. 0x5bb0, 0x000000f0, 0x00000070,
  1112. 0x5bc0, 0xf0311fff, 0x80300000,
  1113. 0x98f8, 0x73773777, 0x12010001,
  1114. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1115. 0x2f48, 0x73773777, 0x12010001,
  1116. 0x8a14, 0xf000003f, 0x00000007,
  1117. 0x8b24, 0xffffffff, 0x00ffffff,
  1118. 0x28350, 0x3f3f3fff, 0x00000082,
  1119. 0x28354, 0x0000003f, 0x00000000,
  1120. 0x3e78, 0x00000001, 0x00000002,
  1121. 0x913c, 0xffff03df, 0x00000004,
  1122. 0xc768, 0x00000008, 0x00000008,
  1123. 0x8c00, 0x000008ff, 0x00000800,
  1124. 0x9508, 0x00010000, 0x00010000,
  1125. 0xac0c, 0xffffffff, 0x54763210,
  1126. 0x214f8, 0x01ff01ff, 0x00000002,
  1127. 0x21498, 0x007ff800, 0x00200000,
  1128. 0x2015c, 0xffffffff, 0x00000f40,
  1129. 0x30934, 0xffffffff, 0x00000001
  1130. };
  1131. static const u32 spectre_mgcg_cgcg_init[] =
  1132. {
  1133. 0xc420, 0xffffffff, 0xfffffffc,
  1134. 0x30800, 0xffffffff, 0xe0000000,
  1135. 0x3c2a0, 0xffffffff, 0x00000100,
  1136. 0x3c208, 0xffffffff, 0x00000100,
  1137. 0x3c2c0, 0xffffffff, 0x00000100,
  1138. 0x3c2c8, 0xffffffff, 0x00000100,
  1139. 0x3c2c4, 0xffffffff, 0x00000100,
  1140. 0x55e4, 0xffffffff, 0x00600100,
  1141. 0x3c280, 0xffffffff, 0x00000100,
  1142. 0x3c214, 0xffffffff, 0x06000100,
  1143. 0x3c220, 0xffffffff, 0x00000100,
  1144. 0x3c218, 0xffffffff, 0x06000100,
  1145. 0x3c204, 0xffffffff, 0x00000100,
  1146. 0x3c2e0, 0xffffffff, 0x00000100,
  1147. 0x3c224, 0xffffffff, 0x00000100,
  1148. 0x3c200, 0xffffffff, 0x00000100,
  1149. 0x3c230, 0xffffffff, 0x00000100,
  1150. 0x3c234, 0xffffffff, 0x00000100,
  1151. 0x3c250, 0xffffffff, 0x00000100,
  1152. 0x3c254, 0xffffffff, 0x00000100,
  1153. 0x3c258, 0xffffffff, 0x00000100,
  1154. 0x3c25c, 0xffffffff, 0x00000100,
  1155. 0x3c260, 0xffffffff, 0x00000100,
  1156. 0x3c27c, 0xffffffff, 0x00000100,
  1157. 0x3c278, 0xffffffff, 0x00000100,
  1158. 0x3c210, 0xffffffff, 0x06000100,
  1159. 0x3c290, 0xffffffff, 0x00000100,
  1160. 0x3c274, 0xffffffff, 0x00000100,
  1161. 0x3c2b4, 0xffffffff, 0x00000100,
  1162. 0x3c2b0, 0xffffffff, 0x00000100,
  1163. 0x3c270, 0xffffffff, 0x00000100,
  1164. 0x30800, 0xffffffff, 0xe0000000,
  1165. 0x3c020, 0xffffffff, 0x00010000,
  1166. 0x3c024, 0xffffffff, 0x00030002,
  1167. 0x3c028, 0xffffffff, 0x00040007,
  1168. 0x3c02c, 0xffffffff, 0x00060005,
  1169. 0x3c030, 0xffffffff, 0x00090008,
  1170. 0x3c034, 0xffffffff, 0x00010000,
  1171. 0x3c038, 0xffffffff, 0x00030002,
  1172. 0x3c03c, 0xffffffff, 0x00040007,
  1173. 0x3c040, 0xffffffff, 0x00060005,
  1174. 0x3c044, 0xffffffff, 0x00090008,
  1175. 0x3c048, 0xffffffff, 0x00010000,
  1176. 0x3c04c, 0xffffffff, 0x00030002,
  1177. 0x3c050, 0xffffffff, 0x00040007,
  1178. 0x3c054, 0xffffffff, 0x00060005,
  1179. 0x3c058, 0xffffffff, 0x00090008,
  1180. 0x3c05c, 0xffffffff, 0x00010000,
  1181. 0x3c060, 0xffffffff, 0x00030002,
  1182. 0x3c064, 0xffffffff, 0x00040007,
  1183. 0x3c068, 0xffffffff, 0x00060005,
  1184. 0x3c06c, 0xffffffff, 0x00090008,
  1185. 0x3c070, 0xffffffff, 0x00010000,
  1186. 0x3c074, 0xffffffff, 0x00030002,
  1187. 0x3c078, 0xffffffff, 0x00040007,
  1188. 0x3c07c, 0xffffffff, 0x00060005,
  1189. 0x3c080, 0xffffffff, 0x00090008,
  1190. 0x3c084, 0xffffffff, 0x00010000,
  1191. 0x3c088, 0xffffffff, 0x00030002,
  1192. 0x3c08c, 0xffffffff, 0x00040007,
  1193. 0x3c090, 0xffffffff, 0x00060005,
  1194. 0x3c094, 0xffffffff, 0x00090008,
  1195. 0x3c098, 0xffffffff, 0x00010000,
  1196. 0x3c09c, 0xffffffff, 0x00030002,
  1197. 0x3c0a0, 0xffffffff, 0x00040007,
  1198. 0x3c0a4, 0xffffffff, 0x00060005,
  1199. 0x3c0a8, 0xffffffff, 0x00090008,
  1200. 0x3c0ac, 0xffffffff, 0x00010000,
  1201. 0x3c0b0, 0xffffffff, 0x00030002,
  1202. 0x3c0b4, 0xffffffff, 0x00040007,
  1203. 0x3c0b8, 0xffffffff, 0x00060005,
  1204. 0x3c0bc, 0xffffffff, 0x00090008,
  1205. 0x3c000, 0xffffffff, 0x96e00200,
  1206. 0x8708, 0xffffffff, 0x00900100,
  1207. 0xc424, 0xffffffff, 0x0020003f,
  1208. 0x38, 0xffffffff, 0x0140001c,
  1209. 0x3c, 0x000f0000, 0x000f0000,
  1210. 0x220, 0xffffffff, 0xC060000C,
  1211. 0x224, 0xc0000fff, 0x00000100,
  1212. 0xf90, 0xffffffff, 0x00000100,
  1213. 0xf98, 0x00000101, 0x00000000,
  1214. 0x20a8, 0xffffffff, 0x00000104,
  1215. 0x55e4, 0xff000fff, 0x00000100,
  1216. 0x30cc, 0xc0000fff, 0x00000104,
  1217. 0xc1e4, 0x00000001, 0x00000001,
  1218. 0xd00c, 0xff000ff0, 0x00000100,
  1219. 0xd80c, 0xff000ff0, 0x00000100
  1220. };
  1221. static const u32 kalindi_golden_spm_registers[] =
  1222. {
  1223. 0x30800, 0xe0ffffff, 0xe0000000
  1224. };
  1225. static const u32 kalindi_golden_common_registers[] =
  1226. {
  1227. 0xc770, 0xffffffff, 0x00000800,
  1228. 0xc774, 0xffffffff, 0x00000800,
  1229. 0xc798, 0xffffffff, 0x00007fbf,
  1230. 0xc79c, 0xffffffff, 0x00007faf
  1231. };
  1232. static const u32 kalindi_golden_registers[] =
  1233. {
  1234. 0x3c000, 0xffffdfff, 0x6e944040,
  1235. 0x55e4, 0xff607fff, 0xfc000100,
  1236. 0x3c220, 0xff000fff, 0x00000100,
  1237. 0x3c224, 0xff000fff, 0x00000100,
  1238. 0x3c200, 0xfffc0fff, 0x00000100,
  1239. 0x6ed8, 0x00010101, 0x00010000,
  1240. 0x9830, 0xffffffff, 0x00000000,
  1241. 0x9834, 0xf00fffff, 0x00000400,
  1242. 0x5bb0, 0x000000f0, 0x00000070,
  1243. 0x5bc0, 0xf0311fff, 0x80300000,
  1244. 0x98f8, 0x73773777, 0x12010001,
  1245. 0x98fc, 0xffffffff, 0x00000010,
  1246. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1247. 0x8030, 0x00001f0f, 0x0000100a,
  1248. 0x2f48, 0x73773777, 0x12010001,
  1249. 0x2408, 0x000fffff, 0x000c007f,
  1250. 0x8a14, 0xf000003f, 0x00000007,
  1251. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1252. 0x30a04, 0x0000ff0f, 0x00000000,
  1253. 0x28a4c, 0x07ffffff, 0x06000000,
  1254. 0x4d8, 0x00000fff, 0x00000100,
  1255. 0x3e78, 0x00000001, 0x00000002,
  1256. 0xc768, 0x00000008, 0x00000008,
  1257. 0x8c00, 0x000000ff, 0x00000003,
  1258. 0x214f8, 0x01ff01ff, 0x00000002,
  1259. 0x21498, 0x007ff800, 0x00200000,
  1260. 0x2015c, 0xffffffff, 0x00000f40,
  1261. 0x88c4, 0x001f3ae3, 0x00000082,
  1262. 0x88d4, 0x0000001f, 0x00000010,
  1263. 0x30934, 0xffffffff, 0x00000000
  1264. };
  1265. static const u32 kalindi_mgcg_cgcg_init[] =
  1266. {
  1267. 0xc420, 0xffffffff, 0xfffffffc,
  1268. 0x30800, 0xffffffff, 0xe0000000,
  1269. 0x3c2a0, 0xffffffff, 0x00000100,
  1270. 0x3c208, 0xffffffff, 0x00000100,
  1271. 0x3c2c0, 0xffffffff, 0x00000100,
  1272. 0x3c2c8, 0xffffffff, 0x00000100,
  1273. 0x3c2c4, 0xffffffff, 0x00000100,
  1274. 0x55e4, 0xffffffff, 0x00600100,
  1275. 0x3c280, 0xffffffff, 0x00000100,
  1276. 0x3c214, 0xffffffff, 0x06000100,
  1277. 0x3c220, 0xffffffff, 0x00000100,
  1278. 0x3c218, 0xffffffff, 0x06000100,
  1279. 0x3c204, 0xffffffff, 0x00000100,
  1280. 0x3c2e0, 0xffffffff, 0x00000100,
  1281. 0x3c224, 0xffffffff, 0x00000100,
  1282. 0x3c200, 0xffffffff, 0x00000100,
  1283. 0x3c230, 0xffffffff, 0x00000100,
  1284. 0x3c234, 0xffffffff, 0x00000100,
  1285. 0x3c250, 0xffffffff, 0x00000100,
  1286. 0x3c254, 0xffffffff, 0x00000100,
  1287. 0x3c258, 0xffffffff, 0x00000100,
  1288. 0x3c25c, 0xffffffff, 0x00000100,
  1289. 0x3c260, 0xffffffff, 0x00000100,
  1290. 0x3c27c, 0xffffffff, 0x00000100,
  1291. 0x3c278, 0xffffffff, 0x00000100,
  1292. 0x3c210, 0xffffffff, 0x06000100,
  1293. 0x3c290, 0xffffffff, 0x00000100,
  1294. 0x3c274, 0xffffffff, 0x00000100,
  1295. 0x3c2b4, 0xffffffff, 0x00000100,
  1296. 0x3c2b0, 0xffffffff, 0x00000100,
  1297. 0x3c270, 0xffffffff, 0x00000100,
  1298. 0x30800, 0xffffffff, 0xe0000000,
  1299. 0x3c020, 0xffffffff, 0x00010000,
  1300. 0x3c024, 0xffffffff, 0x00030002,
  1301. 0x3c028, 0xffffffff, 0x00040007,
  1302. 0x3c02c, 0xffffffff, 0x00060005,
  1303. 0x3c030, 0xffffffff, 0x00090008,
  1304. 0x3c034, 0xffffffff, 0x00010000,
  1305. 0x3c038, 0xffffffff, 0x00030002,
  1306. 0x3c03c, 0xffffffff, 0x00040007,
  1307. 0x3c040, 0xffffffff, 0x00060005,
  1308. 0x3c044, 0xffffffff, 0x00090008,
  1309. 0x3c000, 0xffffffff, 0x96e00200,
  1310. 0x8708, 0xffffffff, 0x00900100,
  1311. 0xc424, 0xffffffff, 0x0020003f,
  1312. 0x38, 0xffffffff, 0x0140001c,
  1313. 0x3c, 0x000f0000, 0x000f0000,
  1314. 0x220, 0xffffffff, 0xC060000C,
  1315. 0x224, 0xc0000fff, 0x00000100,
  1316. 0x20a8, 0xffffffff, 0x00000104,
  1317. 0x55e4, 0xff000fff, 0x00000100,
  1318. 0x30cc, 0xc0000fff, 0x00000104,
  1319. 0xc1e4, 0x00000001, 0x00000001,
  1320. 0xd00c, 0xff000ff0, 0x00000100,
  1321. 0xd80c, 0xff000ff0, 0x00000100
  1322. };
  1323. static const u32 hawaii_golden_spm_registers[] =
  1324. {
  1325. 0x30800, 0xe0ffffff, 0xe0000000
  1326. };
  1327. static const u32 hawaii_golden_common_registers[] =
  1328. {
  1329. 0x30800, 0xffffffff, 0xe0000000,
  1330. 0x28350, 0xffffffff, 0x3a00161a,
  1331. 0x28354, 0xffffffff, 0x0000002e,
  1332. 0x9a10, 0xffffffff, 0x00018208,
  1333. 0x98f8, 0xffffffff, 0x12011003
  1334. };
  1335. static const u32 hawaii_golden_registers[] =
  1336. {
  1337. 0x3354, 0x00000333, 0x00000333,
  1338. 0x9a10, 0x00010000, 0x00058208,
  1339. 0x9830, 0xffffffff, 0x00000000,
  1340. 0x9834, 0xf00fffff, 0x00000400,
  1341. 0x9838, 0x0002021c, 0x00020200,
  1342. 0xc78, 0x00000080, 0x00000000,
  1343. 0x5bb0, 0x000000f0, 0x00000070,
  1344. 0x5bc0, 0xf0311fff, 0x80300000,
  1345. 0x350c, 0x00810000, 0x408af000,
  1346. 0x7030, 0x31000111, 0x00000011,
  1347. 0x2f48, 0x73773777, 0x12010001,
  1348. 0x2120, 0x0000007f, 0x0000001b,
  1349. 0x21dc, 0x00007fb6, 0x00002191,
  1350. 0x3628, 0x0000003f, 0x0000000a,
  1351. 0x362c, 0x0000003f, 0x0000000a,
  1352. 0x2ae4, 0x00073ffe, 0x000022a2,
  1353. 0x240c, 0x000007ff, 0x00000000,
  1354. 0x8bf0, 0x00002001, 0x00000001,
  1355. 0x8b24, 0xffffffff, 0x00ffffff,
  1356. 0x30a04, 0x0000ff0f, 0x00000000,
  1357. 0x28a4c, 0x07ffffff, 0x06000000,
  1358. 0x3e78, 0x00000001, 0x00000002,
  1359. 0xc768, 0x00000008, 0x00000008,
  1360. 0xc770, 0x00000f00, 0x00000800,
  1361. 0xc774, 0x00000f00, 0x00000800,
  1362. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1363. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1364. 0x8c00, 0x000000ff, 0x00000800,
  1365. 0xe40, 0x00001fff, 0x00001fff,
  1366. 0x9060, 0x0000007f, 0x00000020,
  1367. 0x9508, 0x00010000, 0x00010000,
  1368. 0xae00, 0x00100000, 0x000ff07c,
  1369. 0xac14, 0x000003ff, 0x0000000f,
  1370. 0xac10, 0xffffffff, 0x7564fdec,
  1371. 0xac0c, 0xffffffff, 0x3120b9a8,
  1372. 0xac08, 0x20000000, 0x0f9c0000
  1373. };
  1374. static const u32 hawaii_mgcg_cgcg_init[] =
  1375. {
  1376. 0xc420, 0xffffffff, 0xfffffffd,
  1377. 0x30800, 0xffffffff, 0xe0000000,
  1378. 0x3c2a0, 0xffffffff, 0x00000100,
  1379. 0x3c208, 0xffffffff, 0x00000100,
  1380. 0x3c2c0, 0xffffffff, 0x00000100,
  1381. 0x3c2c8, 0xffffffff, 0x00000100,
  1382. 0x3c2c4, 0xffffffff, 0x00000100,
  1383. 0x55e4, 0xffffffff, 0x00200100,
  1384. 0x3c280, 0xffffffff, 0x00000100,
  1385. 0x3c214, 0xffffffff, 0x06000100,
  1386. 0x3c220, 0xffffffff, 0x00000100,
  1387. 0x3c218, 0xffffffff, 0x06000100,
  1388. 0x3c204, 0xffffffff, 0x00000100,
  1389. 0x3c2e0, 0xffffffff, 0x00000100,
  1390. 0x3c224, 0xffffffff, 0x00000100,
  1391. 0x3c200, 0xffffffff, 0x00000100,
  1392. 0x3c230, 0xffffffff, 0x00000100,
  1393. 0x3c234, 0xffffffff, 0x00000100,
  1394. 0x3c250, 0xffffffff, 0x00000100,
  1395. 0x3c254, 0xffffffff, 0x00000100,
  1396. 0x3c258, 0xffffffff, 0x00000100,
  1397. 0x3c25c, 0xffffffff, 0x00000100,
  1398. 0x3c260, 0xffffffff, 0x00000100,
  1399. 0x3c27c, 0xffffffff, 0x00000100,
  1400. 0x3c278, 0xffffffff, 0x00000100,
  1401. 0x3c210, 0xffffffff, 0x06000100,
  1402. 0x3c290, 0xffffffff, 0x00000100,
  1403. 0x3c274, 0xffffffff, 0x00000100,
  1404. 0x3c2b4, 0xffffffff, 0x00000100,
  1405. 0x3c2b0, 0xffffffff, 0x00000100,
  1406. 0x3c270, 0xffffffff, 0x00000100,
  1407. 0x30800, 0xffffffff, 0xe0000000,
  1408. 0x3c020, 0xffffffff, 0x00010000,
  1409. 0x3c024, 0xffffffff, 0x00030002,
  1410. 0x3c028, 0xffffffff, 0x00040007,
  1411. 0x3c02c, 0xffffffff, 0x00060005,
  1412. 0x3c030, 0xffffffff, 0x00090008,
  1413. 0x3c034, 0xffffffff, 0x00010000,
  1414. 0x3c038, 0xffffffff, 0x00030002,
  1415. 0x3c03c, 0xffffffff, 0x00040007,
  1416. 0x3c040, 0xffffffff, 0x00060005,
  1417. 0x3c044, 0xffffffff, 0x00090008,
  1418. 0x3c048, 0xffffffff, 0x00010000,
  1419. 0x3c04c, 0xffffffff, 0x00030002,
  1420. 0x3c050, 0xffffffff, 0x00040007,
  1421. 0x3c054, 0xffffffff, 0x00060005,
  1422. 0x3c058, 0xffffffff, 0x00090008,
  1423. 0x3c05c, 0xffffffff, 0x00010000,
  1424. 0x3c060, 0xffffffff, 0x00030002,
  1425. 0x3c064, 0xffffffff, 0x00040007,
  1426. 0x3c068, 0xffffffff, 0x00060005,
  1427. 0x3c06c, 0xffffffff, 0x00090008,
  1428. 0x3c070, 0xffffffff, 0x00010000,
  1429. 0x3c074, 0xffffffff, 0x00030002,
  1430. 0x3c078, 0xffffffff, 0x00040007,
  1431. 0x3c07c, 0xffffffff, 0x00060005,
  1432. 0x3c080, 0xffffffff, 0x00090008,
  1433. 0x3c084, 0xffffffff, 0x00010000,
  1434. 0x3c088, 0xffffffff, 0x00030002,
  1435. 0x3c08c, 0xffffffff, 0x00040007,
  1436. 0x3c090, 0xffffffff, 0x00060005,
  1437. 0x3c094, 0xffffffff, 0x00090008,
  1438. 0x3c098, 0xffffffff, 0x00010000,
  1439. 0x3c09c, 0xffffffff, 0x00030002,
  1440. 0x3c0a0, 0xffffffff, 0x00040007,
  1441. 0x3c0a4, 0xffffffff, 0x00060005,
  1442. 0x3c0a8, 0xffffffff, 0x00090008,
  1443. 0x3c0ac, 0xffffffff, 0x00010000,
  1444. 0x3c0b0, 0xffffffff, 0x00030002,
  1445. 0x3c0b4, 0xffffffff, 0x00040007,
  1446. 0x3c0b8, 0xffffffff, 0x00060005,
  1447. 0x3c0bc, 0xffffffff, 0x00090008,
  1448. 0x3c0c0, 0xffffffff, 0x00010000,
  1449. 0x3c0c4, 0xffffffff, 0x00030002,
  1450. 0x3c0c8, 0xffffffff, 0x00040007,
  1451. 0x3c0cc, 0xffffffff, 0x00060005,
  1452. 0x3c0d0, 0xffffffff, 0x00090008,
  1453. 0x3c0d4, 0xffffffff, 0x00010000,
  1454. 0x3c0d8, 0xffffffff, 0x00030002,
  1455. 0x3c0dc, 0xffffffff, 0x00040007,
  1456. 0x3c0e0, 0xffffffff, 0x00060005,
  1457. 0x3c0e4, 0xffffffff, 0x00090008,
  1458. 0x3c0e8, 0xffffffff, 0x00010000,
  1459. 0x3c0ec, 0xffffffff, 0x00030002,
  1460. 0x3c0f0, 0xffffffff, 0x00040007,
  1461. 0x3c0f4, 0xffffffff, 0x00060005,
  1462. 0x3c0f8, 0xffffffff, 0x00090008,
  1463. 0xc318, 0xffffffff, 0x00020200,
  1464. 0x3350, 0xffffffff, 0x00000200,
  1465. 0x15c0, 0xffffffff, 0x00000400,
  1466. 0x55e8, 0xffffffff, 0x00000000,
  1467. 0x2f50, 0xffffffff, 0x00000902,
  1468. 0x3c000, 0xffffffff, 0x96940200,
  1469. 0x8708, 0xffffffff, 0x00900100,
  1470. 0xc424, 0xffffffff, 0x0020003f,
  1471. 0x38, 0xffffffff, 0x0140001c,
  1472. 0x3c, 0x000f0000, 0x000f0000,
  1473. 0x220, 0xffffffff, 0xc060000c,
  1474. 0x224, 0xc0000fff, 0x00000100,
  1475. 0xf90, 0xffffffff, 0x00000100,
  1476. 0xf98, 0x00000101, 0x00000000,
  1477. 0x20a8, 0xffffffff, 0x00000104,
  1478. 0x55e4, 0xff000fff, 0x00000100,
  1479. 0x30cc, 0xc0000fff, 0x00000104,
  1480. 0xc1e4, 0x00000001, 0x00000001,
  1481. 0xd00c, 0xff000ff0, 0x00000100,
  1482. 0xd80c, 0xff000ff0, 0x00000100
  1483. };
  1484. static const u32 godavari_golden_registers[] =
  1485. {
  1486. 0x55e4, 0xff607fff, 0xfc000100,
  1487. 0x6ed8, 0x00010101, 0x00010000,
  1488. 0x9830, 0xffffffff, 0x00000000,
  1489. 0x98302, 0xf00fffff, 0x00000400,
  1490. 0x6130, 0xffffffff, 0x00010000,
  1491. 0x5bb0, 0x000000f0, 0x00000070,
  1492. 0x5bc0, 0xf0311fff, 0x80300000,
  1493. 0x98f8, 0x73773777, 0x12010001,
  1494. 0x98fc, 0xffffffff, 0x00000010,
  1495. 0x8030, 0x00001f0f, 0x0000100a,
  1496. 0x2f48, 0x73773777, 0x12010001,
  1497. 0x2408, 0x000fffff, 0x000c007f,
  1498. 0x8a14, 0xf000003f, 0x00000007,
  1499. 0x8b24, 0xffffffff, 0x00ff0fff,
  1500. 0x30a04, 0x0000ff0f, 0x00000000,
  1501. 0x28a4c, 0x07ffffff, 0x06000000,
  1502. 0x4d8, 0x00000fff, 0x00000100,
  1503. 0xd014, 0x00010000, 0x00810001,
  1504. 0xd814, 0x00010000, 0x00810001,
  1505. 0x3e78, 0x00000001, 0x00000002,
  1506. 0xc768, 0x00000008, 0x00000008,
  1507. 0xc770, 0x00000f00, 0x00000800,
  1508. 0xc774, 0x00000f00, 0x00000800,
  1509. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1510. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1511. 0x8c00, 0x000000ff, 0x00000001,
  1512. 0x214f8, 0x01ff01ff, 0x00000002,
  1513. 0x21498, 0x007ff800, 0x00200000,
  1514. 0x2015c, 0xffffffff, 0x00000f40,
  1515. 0x88c4, 0x001f3ae3, 0x00000082,
  1516. 0x88d4, 0x0000001f, 0x00000010,
  1517. 0x30934, 0xffffffff, 0x00000000
  1518. };
  1519. static void cik_init_golden_registers(struct radeon_device *rdev)
  1520. {
  1521. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  1522. mutex_lock(&rdev->grbm_idx_mutex);
  1523. switch (rdev->family) {
  1524. case CHIP_BONAIRE:
  1525. radeon_program_register_sequence(rdev,
  1526. bonaire_mgcg_cgcg_init,
  1527. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1528. radeon_program_register_sequence(rdev,
  1529. bonaire_golden_registers,
  1530. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1531. radeon_program_register_sequence(rdev,
  1532. bonaire_golden_common_registers,
  1533. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1534. radeon_program_register_sequence(rdev,
  1535. bonaire_golden_spm_registers,
  1536. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1537. break;
  1538. case CHIP_KABINI:
  1539. radeon_program_register_sequence(rdev,
  1540. kalindi_mgcg_cgcg_init,
  1541. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1542. radeon_program_register_sequence(rdev,
  1543. kalindi_golden_registers,
  1544. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1545. radeon_program_register_sequence(rdev,
  1546. kalindi_golden_common_registers,
  1547. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1548. radeon_program_register_sequence(rdev,
  1549. kalindi_golden_spm_registers,
  1550. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1551. break;
  1552. case CHIP_MULLINS:
  1553. radeon_program_register_sequence(rdev,
  1554. kalindi_mgcg_cgcg_init,
  1555. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1556. radeon_program_register_sequence(rdev,
  1557. godavari_golden_registers,
  1558. (const u32)ARRAY_SIZE(godavari_golden_registers));
  1559. radeon_program_register_sequence(rdev,
  1560. kalindi_golden_common_registers,
  1561. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1562. radeon_program_register_sequence(rdev,
  1563. kalindi_golden_spm_registers,
  1564. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1565. break;
  1566. case CHIP_KAVERI:
  1567. radeon_program_register_sequence(rdev,
  1568. spectre_mgcg_cgcg_init,
  1569. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1570. radeon_program_register_sequence(rdev,
  1571. spectre_golden_registers,
  1572. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1573. radeon_program_register_sequence(rdev,
  1574. spectre_golden_common_registers,
  1575. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1576. radeon_program_register_sequence(rdev,
  1577. spectre_golden_spm_registers,
  1578. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1579. break;
  1580. case CHIP_HAWAII:
  1581. radeon_program_register_sequence(rdev,
  1582. hawaii_mgcg_cgcg_init,
  1583. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1584. radeon_program_register_sequence(rdev,
  1585. hawaii_golden_registers,
  1586. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1587. radeon_program_register_sequence(rdev,
  1588. hawaii_golden_common_registers,
  1589. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1590. radeon_program_register_sequence(rdev,
  1591. hawaii_golden_spm_registers,
  1592. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1593. break;
  1594. default:
  1595. break;
  1596. }
  1597. mutex_unlock(&rdev->grbm_idx_mutex);
  1598. }
  1599. /**
  1600. * cik_get_xclk - get the xclk
  1601. *
  1602. * @rdev: radeon_device pointer
  1603. *
  1604. * Returns the reference clock used by the gfx engine
  1605. * (CIK).
  1606. */
  1607. u32 cik_get_xclk(struct radeon_device *rdev)
  1608. {
  1609. u32 reference_clock = rdev->clock.spll.reference_freq;
  1610. if (rdev->flags & RADEON_IS_IGP) {
  1611. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1612. return reference_clock / 2;
  1613. } else {
  1614. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1615. return reference_clock / 4;
  1616. }
  1617. return reference_clock;
  1618. }
  1619. /**
  1620. * cik_mm_rdoorbell - read a doorbell dword
  1621. *
  1622. * @rdev: radeon_device pointer
  1623. * @index: doorbell index
  1624. *
  1625. * Returns the value in the doorbell aperture at the
  1626. * requested doorbell index (CIK).
  1627. */
  1628. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1629. {
  1630. if (index < rdev->doorbell.num_doorbells) {
  1631. return readl(rdev->doorbell.ptr + index);
  1632. } else {
  1633. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1634. return 0;
  1635. }
  1636. }
  1637. /**
  1638. * cik_mm_wdoorbell - write a doorbell dword
  1639. *
  1640. * @rdev: radeon_device pointer
  1641. * @index: doorbell index
  1642. * @v: value to write
  1643. *
  1644. * Writes @v to the doorbell aperture at the
  1645. * requested doorbell index (CIK).
  1646. */
  1647. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1648. {
  1649. if (index < rdev->doorbell.num_doorbells) {
  1650. writel(v, rdev->doorbell.ptr + index);
  1651. } else {
  1652. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1653. }
  1654. }
  1655. #define BONAIRE_IO_MC_REGS_SIZE 36
  1656. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1657. {
  1658. {0x00000070, 0x04400000},
  1659. {0x00000071, 0x80c01803},
  1660. {0x00000072, 0x00004004},
  1661. {0x00000073, 0x00000100},
  1662. {0x00000074, 0x00ff0000},
  1663. {0x00000075, 0x34000000},
  1664. {0x00000076, 0x08000014},
  1665. {0x00000077, 0x00cc08ec},
  1666. {0x00000078, 0x00000400},
  1667. {0x00000079, 0x00000000},
  1668. {0x0000007a, 0x04090000},
  1669. {0x0000007c, 0x00000000},
  1670. {0x0000007e, 0x4408a8e8},
  1671. {0x0000007f, 0x00000304},
  1672. {0x00000080, 0x00000000},
  1673. {0x00000082, 0x00000001},
  1674. {0x00000083, 0x00000002},
  1675. {0x00000084, 0xf3e4f400},
  1676. {0x00000085, 0x052024e3},
  1677. {0x00000087, 0x00000000},
  1678. {0x00000088, 0x01000000},
  1679. {0x0000008a, 0x1c0a0000},
  1680. {0x0000008b, 0xff010000},
  1681. {0x0000008d, 0xffffefff},
  1682. {0x0000008e, 0xfff3efff},
  1683. {0x0000008f, 0xfff3efbf},
  1684. {0x00000092, 0xf7ffffff},
  1685. {0x00000093, 0xffffff7f},
  1686. {0x00000095, 0x00101101},
  1687. {0x00000096, 0x00000fff},
  1688. {0x00000097, 0x00116fff},
  1689. {0x00000098, 0x60010000},
  1690. {0x00000099, 0x10010000},
  1691. {0x0000009a, 0x00006000},
  1692. {0x0000009b, 0x00001000},
  1693. {0x0000009f, 0x00b48000}
  1694. };
  1695. #define HAWAII_IO_MC_REGS_SIZE 22
  1696. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1697. {
  1698. {0x0000007d, 0x40000000},
  1699. {0x0000007e, 0x40180304},
  1700. {0x0000007f, 0x0000ff00},
  1701. {0x00000081, 0x00000000},
  1702. {0x00000083, 0x00000800},
  1703. {0x00000086, 0x00000000},
  1704. {0x00000087, 0x00000100},
  1705. {0x00000088, 0x00020100},
  1706. {0x00000089, 0x00000000},
  1707. {0x0000008b, 0x00040000},
  1708. {0x0000008c, 0x00000100},
  1709. {0x0000008e, 0xff010000},
  1710. {0x00000090, 0xffffefff},
  1711. {0x00000091, 0xfff3efff},
  1712. {0x00000092, 0xfff3efbf},
  1713. {0x00000093, 0xf7ffffff},
  1714. {0x00000094, 0xffffff7f},
  1715. {0x00000095, 0x00000fff},
  1716. {0x00000096, 0x00116fff},
  1717. {0x00000097, 0x60010000},
  1718. {0x00000098, 0x10010000},
  1719. {0x0000009f, 0x00c79000}
  1720. };
  1721. /**
  1722. * cik_srbm_select - select specific register instances
  1723. *
  1724. * @rdev: radeon_device pointer
  1725. * @me: selected ME (micro engine)
  1726. * @pipe: pipe
  1727. * @queue: queue
  1728. * @vmid: VMID
  1729. *
  1730. * Switches the currently active registers instances. Some
  1731. * registers are instanced per VMID, others are instanced per
  1732. * me/pipe/queue combination.
  1733. */
  1734. static void cik_srbm_select(struct radeon_device *rdev,
  1735. u32 me, u32 pipe, u32 queue, u32 vmid)
  1736. {
  1737. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1738. MEID(me & 0x3) |
  1739. VMID(vmid & 0xf) |
  1740. QUEUEID(queue & 0x7));
  1741. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1742. }
  1743. /* ucode loading */
  1744. /**
  1745. * ci_mc_load_microcode - load MC ucode into the hw
  1746. *
  1747. * @rdev: radeon_device pointer
  1748. *
  1749. * Load the GDDR MC ucode into the hw (CIK).
  1750. * Returns 0 on success, error on failure.
  1751. */
  1752. int ci_mc_load_microcode(struct radeon_device *rdev)
  1753. {
  1754. const __be32 *fw_data = NULL;
  1755. const __le32 *new_fw_data = NULL;
  1756. u32 running, blackout = 0, tmp;
  1757. u32 *io_mc_regs = NULL;
  1758. const __le32 *new_io_mc_regs = NULL;
  1759. int i, regs_size, ucode_size;
  1760. if (!rdev->mc_fw)
  1761. return -EINVAL;
  1762. if (rdev->new_fw) {
  1763. const struct mc_firmware_header_v1_0 *hdr =
  1764. (const struct mc_firmware_header_v1_0 *)rdev->mc_fw->data;
  1765. radeon_ucode_print_mc_hdr(&hdr->header);
  1766. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  1767. new_io_mc_regs = (const __le32 *)
  1768. (rdev->mc_fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  1769. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1770. new_fw_data = (const __le32 *)
  1771. (rdev->mc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1772. } else {
  1773. ucode_size = rdev->mc_fw->size / 4;
  1774. switch (rdev->family) {
  1775. case CHIP_BONAIRE:
  1776. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1777. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1778. break;
  1779. case CHIP_HAWAII:
  1780. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1781. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1782. break;
  1783. default:
  1784. return -EINVAL;
  1785. }
  1786. fw_data = (const __be32 *)rdev->mc_fw->data;
  1787. }
  1788. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1789. if (running == 0) {
  1790. if (running) {
  1791. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1792. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1793. }
  1794. /* reset the engine and set to writable */
  1795. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1796. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1797. /* load mc io regs */
  1798. for (i = 0; i < regs_size; i++) {
  1799. if (rdev->new_fw) {
  1800. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  1801. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  1802. } else {
  1803. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1804. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1805. }
  1806. }
  1807. tmp = RREG32(MC_SEQ_MISC0);
  1808. if ((rdev->pdev->device == 0x6649) && ((tmp & 0xff00) == 0x5600)) {
  1809. WREG32(MC_SEQ_IO_DEBUG_INDEX, 5);
  1810. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x00000023);
  1811. WREG32(MC_SEQ_IO_DEBUG_INDEX, 9);
  1812. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x000001f0);
  1813. }
  1814. /* load the MC ucode */
  1815. for (i = 0; i < ucode_size; i++) {
  1816. if (rdev->new_fw)
  1817. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  1818. else
  1819. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1820. }
  1821. /* put the engine back into the active state */
  1822. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1823. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1824. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1825. /* wait for training to complete */
  1826. for (i = 0; i < rdev->usec_timeout; i++) {
  1827. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1828. break;
  1829. udelay(1);
  1830. }
  1831. for (i = 0; i < rdev->usec_timeout; i++) {
  1832. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1833. break;
  1834. udelay(1);
  1835. }
  1836. if (running)
  1837. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1838. }
  1839. return 0;
  1840. }
  1841. /**
  1842. * cik_init_microcode - load ucode images from disk
  1843. *
  1844. * @rdev: radeon_device pointer
  1845. *
  1846. * Use the firmware interface to load the ucode images into
  1847. * the driver (not loaded into hw).
  1848. * Returns 0 on success, error on failure.
  1849. */
  1850. static int cik_init_microcode(struct radeon_device *rdev)
  1851. {
  1852. const char *chip_name;
  1853. const char *new_chip_name;
  1854. size_t pfp_req_size, me_req_size, ce_req_size,
  1855. mec_req_size, rlc_req_size, mc_req_size = 0,
  1856. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1857. char fw_name[30];
  1858. int new_fw = 0;
  1859. int err;
  1860. int num_fw;
  1861. DRM_DEBUG("\n");
  1862. switch (rdev->family) {
  1863. case CHIP_BONAIRE:
  1864. chip_name = "BONAIRE";
  1865. new_chip_name = "bonaire";
  1866. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1867. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1868. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1869. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1870. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1871. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1872. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1873. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1874. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1875. num_fw = 8;
  1876. break;
  1877. case CHIP_HAWAII:
  1878. chip_name = "HAWAII";
  1879. new_chip_name = "hawaii";
  1880. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1881. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1882. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1883. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1884. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1885. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1886. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1887. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1888. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1889. num_fw = 8;
  1890. break;
  1891. case CHIP_KAVERI:
  1892. chip_name = "KAVERI";
  1893. new_chip_name = "kaveri";
  1894. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1895. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1896. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1897. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1898. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1899. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1900. num_fw = 7;
  1901. break;
  1902. case CHIP_KABINI:
  1903. chip_name = "KABINI";
  1904. new_chip_name = "kabini";
  1905. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1906. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1907. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1908. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1909. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1910. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1911. num_fw = 6;
  1912. break;
  1913. case CHIP_MULLINS:
  1914. chip_name = "MULLINS";
  1915. new_chip_name = "mullins";
  1916. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1917. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1918. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1919. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1920. rlc_req_size = ML_RLC_UCODE_SIZE * 4;
  1921. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1922. num_fw = 6;
  1923. break;
  1924. default: BUG();
  1925. }
  1926. DRM_INFO("Loading %s Microcode\n", new_chip_name);
  1927. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", new_chip_name);
  1928. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1929. if (err) {
  1930. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1931. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1932. if (err)
  1933. goto out;
  1934. if (rdev->pfp_fw->size != pfp_req_size) {
  1935. printk(KERN_ERR
  1936. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1937. rdev->pfp_fw->size, fw_name);
  1938. err = -EINVAL;
  1939. goto out;
  1940. }
  1941. } else {
  1942. err = radeon_ucode_validate(rdev->pfp_fw);
  1943. if (err) {
  1944. printk(KERN_ERR
  1945. "cik_fw: validation failed for firmware \"%s\"\n",
  1946. fw_name);
  1947. goto out;
  1948. } else {
  1949. new_fw++;
  1950. }
  1951. }
  1952. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", new_chip_name);
  1953. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1954. if (err) {
  1955. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1956. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1957. if (err)
  1958. goto out;
  1959. if (rdev->me_fw->size != me_req_size) {
  1960. printk(KERN_ERR
  1961. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1962. rdev->me_fw->size, fw_name);
  1963. err = -EINVAL;
  1964. }
  1965. } else {
  1966. err = radeon_ucode_validate(rdev->me_fw);
  1967. if (err) {
  1968. printk(KERN_ERR
  1969. "cik_fw: validation failed for firmware \"%s\"\n",
  1970. fw_name);
  1971. goto out;
  1972. } else {
  1973. new_fw++;
  1974. }
  1975. }
  1976. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", new_chip_name);
  1977. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1978. if (err) {
  1979. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1980. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1981. if (err)
  1982. goto out;
  1983. if (rdev->ce_fw->size != ce_req_size) {
  1984. printk(KERN_ERR
  1985. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1986. rdev->ce_fw->size, fw_name);
  1987. err = -EINVAL;
  1988. }
  1989. } else {
  1990. err = radeon_ucode_validate(rdev->ce_fw);
  1991. if (err) {
  1992. printk(KERN_ERR
  1993. "cik_fw: validation failed for firmware \"%s\"\n",
  1994. fw_name);
  1995. goto out;
  1996. } else {
  1997. new_fw++;
  1998. }
  1999. }
  2000. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", new_chip_name);
  2001. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2002. if (err) {
  2003. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  2004. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2005. if (err)
  2006. goto out;
  2007. if (rdev->mec_fw->size != mec_req_size) {
  2008. printk(KERN_ERR
  2009. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2010. rdev->mec_fw->size, fw_name);
  2011. err = -EINVAL;
  2012. }
  2013. } else {
  2014. err = radeon_ucode_validate(rdev->mec_fw);
  2015. if (err) {
  2016. printk(KERN_ERR
  2017. "cik_fw: validation failed for firmware \"%s\"\n",
  2018. fw_name);
  2019. goto out;
  2020. } else {
  2021. new_fw++;
  2022. }
  2023. }
  2024. if (rdev->family == CHIP_KAVERI) {
  2025. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", new_chip_name);
  2026. err = request_firmware(&rdev->mec2_fw, fw_name, rdev->dev);
  2027. if (err) {
  2028. goto out;
  2029. } else {
  2030. err = radeon_ucode_validate(rdev->mec2_fw);
  2031. if (err) {
  2032. goto out;
  2033. } else {
  2034. new_fw++;
  2035. }
  2036. }
  2037. }
  2038. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", new_chip_name);
  2039. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2040. if (err) {
  2041. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  2042. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2043. if (err)
  2044. goto out;
  2045. if (rdev->rlc_fw->size != rlc_req_size) {
  2046. printk(KERN_ERR
  2047. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  2048. rdev->rlc_fw->size, fw_name);
  2049. err = -EINVAL;
  2050. }
  2051. } else {
  2052. err = radeon_ucode_validate(rdev->rlc_fw);
  2053. if (err) {
  2054. printk(KERN_ERR
  2055. "cik_fw: validation failed for firmware \"%s\"\n",
  2056. fw_name);
  2057. goto out;
  2058. } else {
  2059. new_fw++;
  2060. }
  2061. }
  2062. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", new_chip_name);
  2063. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2064. if (err) {
  2065. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  2066. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2067. if (err)
  2068. goto out;
  2069. if (rdev->sdma_fw->size != sdma_req_size) {
  2070. printk(KERN_ERR
  2071. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  2072. rdev->sdma_fw->size, fw_name);
  2073. err = -EINVAL;
  2074. }
  2075. } else {
  2076. err = radeon_ucode_validate(rdev->sdma_fw);
  2077. if (err) {
  2078. printk(KERN_ERR
  2079. "cik_fw: validation failed for firmware \"%s\"\n",
  2080. fw_name);
  2081. goto out;
  2082. } else {
  2083. new_fw++;
  2084. }
  2085. }
  2086. /* No SMC, MC ucode on APUs */
  2087. if (!(rdev->flags & RADEON_IS_IGP)) {
  2088. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", new_chip_name);
  2089. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2090. if (err) {
  2091. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  2092. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2093. if (err) {
  2094. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  2095. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2096. if (err)
  2097. goto out;
  2098. }
  2099. if ((rdev->mc_fw->size != mc_req_size) &&
  2100. (rdev->mc_fw->size != mc2_req_size)){
  2101. printk(KERN_ERR
  2102. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  2103. rdev->mc_fw->size, fw_name);
  2104. err = -EINVAL;
  2105. }
  2106. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  2107. } else {
  2108. err = radeon_ucode_validate(rdev->mc_fw);
  2109. if (err) {
  2110. printk(KERN_ERR
  2111. "cik_fw: validation failed for firmware \"%s\"\n",
  2112. fw_name);
  2113. goto out;
  2114. } else {
  2115. new_fw++;
  2116. }
  2117. }
  2118. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", new_chip_name);
  2119. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2120. if (err) {
  2121. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  2122. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2123. if (err) {
  2124. printk(KERN_ERR
  2125. "smc: error loading firmware \"%s\"\n",
  2126. fw_name);
  2127. release_firmware(rdev->smc_fw);
  2128. rdev->smc_fw = NULL;
  2129. err = 0;
  2130. } else if (rdev->smc_fw->size != smc_req_size) {
  2131. printk(KERN_ERR
  2132. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  2133. rdev->smc_fw->size, fw_name);
  2134. err = -EINVAL;
  2135. }
  2136. } else {
  2137. err = radeon_ucode_validate(rdev->smc_fw);
  2138. if (err) {
  2139. printk(KERN_ERR
  2140. "cik_fw: validation failed for firmware \"%s\"\n",
  2141. fw_name);
  2142. goto out;
  2143. } else {
  2144. new_fw++;
  2145. }
  2146. }
  2147. }
  2148. if (new_fw == 0) {
  2149. rdev->new_fw = false;
  2150. } else if (new_fw < num_fw) {
  2151. printk(KERN_ERR "ci_fw: mixing new and old firmware!\n");
  2152. err = -EINVAL;
  2153. } else {
  2154. rdev->new_fw = true;
  2155. }
  2156. out:
  2157. if (err) {
  2158. if (err != -EINVAL)
  2159. printk(KERN_ERR
  2160. "cik_cp: Failed to load firmware \"%s\"\n",
  2161. fw_name);
  2162. release_firmware(rdev->pfp_fw);
  2163. rdev->pfp_fw = NULL;
  2164. release_firmware(rdev->me_fw);
  2165. rdev->me_fw = NULL;
  2166. release_firmware(rdev->ce_fw);
  2167. rdev->ce_fw = NULL;
  2168. release_firmware(rdev->mec_fw);
  2169. rdev->mec_fw = NULL;
  2170. release_firmware(rdev->mec2_fw);
  2171. rdev->mec2_fw = NULL;
  2172. release_firmware(rdev->rlc_fw);
  2173. rdev->rlc_fw = NULL;
  2174. release_firmware(rdev->sdma_fw);
  2175. rdev->sdma_fw = NULL;
  2176. release_firmware(rdev->mc_fw);
  2177. rdev->mc_fw = NULL;
  2178. release_firmware(rdev->smc_fw);
  2179. rdev->smc_fw = NULL;
  2180. }
  2181. return err;
  2182. }
  2183. /*
  2184. * Core functions
  2185. */
  2186. /**
  2187. * cik_tiling_mode_table_init - init the hw tiling table
  2188. *
  2189. * @rdev: radeon_device pointer
  2190. *
  2191. * Starting with SI, the tiling setup is done globally in a
  2192. * set of 32 tiling modes. Rather than selecting each set of
  2193. * parameters per surface as on older asics, we just select
  2194. * which index in the tiling table we want to use, and the
  2195. * surface uses those parameters (CIK).
  2196. */
  2197. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  2198. {
  2199. const u32 num_tile_mode_states = 32;
  2200. const u32 num_secondary_tile_mode_states = 16;
  2201. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  2202. u32 num_pipe_configs;
  2203. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  2204. rdev->config.cik.max_shader_engines;
  2205. switch (rdev->config.cik.mem_row_size_in_kb) {
  2206. case 1:
  2207. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2208. break;
  2209. case 2:
  2210. default:
  2211. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2212. break;
  2213. case 4:
  2214. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2215. break;
  2216. }
  2217. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  2218. if (num_pipe_configs > 8)
  2219. num_pipe_configs = 16;
  2220. if (num_pipe_configs == 16) {
  2221. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2222. switch (reg_offset) {
  2223. case 0:
  2224. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2225. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2228. break;
  2229. case 1:
  2230. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2234. break;
  2235. case 2:
  2236. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2238. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2240. break;
  2241. case 3:
  2242. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2244. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2246. break;
  2247. case 4:
  2248. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2250. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2251. TILE_SPLIT(split_equal_to_row_size));
  2252. break;
  2253. case 5:
  2254. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2256. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2257. break;
  2258. case 6:
  2259. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2261. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2262. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2263. break;
  2264. case 7:
  2265. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2266. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2267. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2268. TILE_SPLIT(split_equal_to_row_size));
  2269. break;
  2270. case 8:
  2271. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2272. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2273. break;
  2274. case 9:
  2275. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2276. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2278. break;
  2279. case 10:
  2280. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2281. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2283. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2284. break;
  2285. case 11:
  2286. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2288. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2290. break;
  2291. case 12:
  2292. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2296. break;
  2297. case 13:
  2298. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2299. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2301. break;
  2302. case 14:
  2303. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2305. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2307. break;
  2308. case 16:
  2309. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2310. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2311. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2313. break;
  2314. case 17:
  2315. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2317. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2319. break;
  2320. case 27:
  2321. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2322. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2324. break;
  2325. case 28:
  2326. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2328. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2330. break;
  2331. case 29:
  2332. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2334. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2336. break;
  2337. case 30:
  2338. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2339. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2340. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2342. break;
  2343. default:
  2344. gb_tile_moden = 0;
  2345. break;
  2346. }
  2347. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2348. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2349. }
  2350. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2351. switch (reg_offset) {
  2352. case 0:
  2353. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2356. NUM_BANKS(ADDR_SURF_16_BANK));
  2357. break;
  2358. case 1:
  2359. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2362. NUM_BANKS(ADDR_SURF_16_BANK));
  2363. break;
  2364. case 2:
  2365. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2368. NUM_BANKS(ADDR_SURF_16_BANK));
  2369. break;
  2370. case 3:
  2371. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2372. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2373. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2374. NUM_BANKS(ADDR_SURF_16_BANK));
  2375. break;
  2376. case 4:
  2377. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2380. NUM_BANKS(ADDR_SURF_8_BANK));
  2381. break;
  2382. case 5:
  2383. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2386. NUM_BANKS(ADDR_SURF_4_BANK));
  2387. break;
  2388. case 6:
  2389. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2392. NUM_BANKS(ADDR_SURF_2_BANK));
  2393. break;
  2394. case 8:
  2395. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2396. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2397. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2398. NUM_BANKS(ADDR_SURF_16_BANK));
  2399. break;
  2400. case 9:
  2401. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2404. NUM_BANKS(ADDR_SURF_16_BANK));
  2405. break;
  2406. case 10:
  2407. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK));
  2411. break;
  2412. case 11:
  2413. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2414. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2415. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2416. NUM_BANKS(ADDR_SURF_8_BANK));
  2417. break;
  2418. case 12:
  2419. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2422. NUM_BANKS(ADDR_SURF_4_BANK));
  2423. break;
  2424. case 13:
  2425. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2428. NUM_BANKS(ADDR_SURF_2_BANK));
  2429. break;
  2430. case 14:
  2431. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2434. NUM_BANKS(ADDR_SURF_2_BANK));
  2435. break;
  2436. default:
  2437. gb_tile_moden = 0;
  2438. break;
  2439. }
  2440. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2441. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2442. }
  2443. } else if (num_pipe_configs == 8) {
  2444. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2445. switch (reg_offset) {
  2446. case 0:
  2447. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2449. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2450. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2451. break;
  2452. case 1:
  2453. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2455. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2456. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2457. break;
  2458. case 2:
  2459. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2461. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2462. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2463. break;
  2464. case 3:
  2465. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2467. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2468. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2469. break;
  2470. case 4:
  2471. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2473. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2474. TILE_SPLIT(split_equal_to_row_size));
  2475. break;
  2476. case 5:
  2477. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2478. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2479. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2480. break;
  2481. case 6:
  2482. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2483. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2484. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2485. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2486. break;
  2487. case 7:
  2488. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2490. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2491. TILE_SPLIT(split_equal_to_row_size));
  2492. break;
  2493. case 8:
  2494. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2495. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2496. break;
  2497. case 9:
  2498. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2499. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2501. break;
  2502. case 10:
  2503. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2505. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2506. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2507. break;
  2508. case 11:
  2509. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2511. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2512. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2513. break;
  2514. case 12:
  2515. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2517. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2518. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2519. break;
  2520. case 13:
  2521. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2522. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2524. break;
  2525. case 14:
  2526. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2528. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2530. break;
  2531. case 16:
  2532. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2534. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2535. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2536. break;
  2537. case 17:
  2538. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2540. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2542. break;
  2543. case 27:
  2544. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2545. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2546. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2547. break;
  2548. case 28:
  2549. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2550. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2551. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2553. break;
  2554. case 29:
  2555. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2557. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2559. break;
  2560. case 30:
  2561. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2562. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2563. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2565. break;
  2566. default:
  2567. gb_tile_moden = 0;
  2568. break;
  2569. }
  2570. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2571. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2572. }
  2573. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2574. switch (reg_offset) {
  2575. case 0:
  2576. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2577. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2578. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2579. NUM_BANKS(ADDR_SURF_16_BANK));
  2580. break;
  2581. case 1:
  2582. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2583. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2584. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2585. NUM_BANKS(ADDR_SURF_16_BANK));
  2586. break;
  2587. case 2:
  2588. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2589. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2590. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2591. NUM_BANKS(ADDR_SURF_16_BANK));
  2592. break;
  2593. case 3:
  2594. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2595. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2596. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2597. NUM_BANKS(ADDR_SURF_16_BANK));
  2598. break;
  2599. case 4:
  2600. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2601. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2602. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2603. NUM_BANKS(ADDR_SURF_8_BANK));
  2604. break;
  2605. case 5:
  2606. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2607. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2608. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2609. NUM_BANKS(ADDR_SURF_4_BANK));
  2610. break;
  2611. case 6:
  2612. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2613. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2614. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2615. NUM_BANKS(ADDR_SURF_2_BANK));
  2616. break;
  2617. case 8:
  2618. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2619. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2620. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2621. NUM_BANKS(ADDR_SURF_16_BANK));
  2622. break;
  2623. case 9:
  2624. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2625. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2626. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2627. NUM_BANKS(ADDR_SURF_16_BANK));
  2628. break;
  2629. case 10:
  2630. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2633. NUM_BANKS(ADDR_SURF_16_BANK));
  2634. break;
  2635. case 11:
  2636. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2637. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2638. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2639. NUM_BANKS(ADDR_SURF_16_BANK));
  2640. break;
  2641. case 12:
  2642. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2645. NUM_BANKS(ADDR_SURF_8_BANK));
  2646. break;
  2647. case 13:
  2648. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2649. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2650. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2651. NUM_BANKS(ADDR_SURF_4_BANK));
  2652. break;
  2653. case 14:
  2654. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2657. NUM_BANKS(ADDR_SURF_2_BANK));
  2658. break;
  2659. default:
  2660. gb_tile_moden = 0;
  2661. break;
  2662. }
  2663. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2664. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2665. }
  2666. } else if (num_pipe_configs == 4) {
  2667. if (num_rbs == 4) {
  2668. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2669. switch (reg_offset) {
  2670. case 0:
  2671. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2672. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2673. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2674. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2675. break;
  2676. case 1:
  2677. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2678. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2679. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2681. break;
  2682. case 2:
  2683. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2685. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2686. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2687. break;
  2688. case 3:
  2689. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2690. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2691. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2693. break;
  2694. case 4:
  2695. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2697. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2698. TILE_SPLIT(split_equal_to_row_size));
  2699. break;
  2700. case 5:
  2701. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2702. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2703. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2704. break;
  2705. case 6:
  2706. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2707. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2708. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2710. break;
  2711. case 7:
  2712. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2713. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2714. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2715. TILE_SPLIT(split_equal_to_row_size));
  2716. break;
  2717. case 8:
  2718. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2719. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2720. break;
  2721. case 9:
  2722. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2723. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2725. break;
  2726. case 10:
  2727. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2729. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2730. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2731. break;
  2732. case 11:
  2733. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2735. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2736. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2737. break;
  2738. case 12:
  2739. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2741. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2742. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2743. break;
  2744. case 13:
  2745. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2746. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2747. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2748. break;
  2749. case 14:
  2750. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2751. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2752. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2754. break;
  2755. case 16:
  2756. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2758. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2760. break;
  2761. case 17:
  2762. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2763. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2764. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2766. break;
  2767. case 27:
  2768. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2771. break;
  2772. case 28:
  2773. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2775. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2776. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2777. break;
  2778. case 29:
  2779. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2781. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2783. break;
  2784. case 30:
  2785. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2789. break;
  2790. default:
  2791. gb_tile_moden = 0;
  2792. break;
  2793. }
  2794. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2795. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2796. }
  2797. } else if (num_rbs < 4) {
  2798. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2799. switch (reg_offset) {
  2800. case 0:
  2801. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2802. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2803. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2804. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2805. break;
  2806. case 1:
  2807. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2809. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2811. break;
  2812. case 2:
  2813. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2814. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2815. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2816. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2817. break;
  2818. case 3:
  2819. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2820. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2821. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2822. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2823. break;
  2824. case 4:
  2825. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2826. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2827. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2828. TILE_SPLIT(split_equal_to_row_size));
  2829. break;
  2830. case 5:
  2831. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2832. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2833. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2834. break;
  2835. case 6:
  2836. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2837. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2838. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2839. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2840. break;
  2841. case 7:
  2842. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2844. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2845. TILE_SPLIT(split_equal_to_row_size));
  2846. break;
  2847. case 8:
  2848. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2849. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2850. break;
  2851. case 9:
  2852. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2853. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2854. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2855. break;
  2856. case 10:
  2857. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2859. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2861. break;
  2862. case 11:
  2863. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2865. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2866. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2867. break;
  2868. case 12:
  2869. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2871. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2872. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2873. break;
  2874. case 13:
  2875. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2878. break;
  2879. case 14:
  2880. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2882. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2883. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2884. break;
  2885. case 16:
  2886. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2888. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2889. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2890. break;
  2891. case 17:
  2892. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2894. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2896. break;
  2897. case 27:
  2898. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2899. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2900. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2901. break;
  2902. case 28:
  2903. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2904. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2905. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2907. break;
  2908. case 29:
  2909. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2911. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2913. break;
  2914. case 30:
  2915. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2916. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2917. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2919. break;
  2920. default:
  2921. gb_tile_moden = 0;
  2922. break;
  2923. }
  2924. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2925. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2926. }
  2927. }
  2928. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2929. switch (reg_offset) {
  2930. case 0:
  2931. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2932. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2933. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2934. NUM_BANKS(ADDR_SURF_16_BANK));
  2935. break;
  2936. case 1:
  2937. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2938. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2939. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2940. NUM_BANKS(ADDR_SURF_16_BANK));
  2941. break;
  2942. case 2:
  2943. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2944. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2945. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2946. NUM_BANKS(ADDR_SURF_16_BANK));
  2947. break;
  2948. case 3:
  2949. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2950. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2951. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2952. NUM_BANKS(ADDR_SURF_16_BANK));
  2953. break;
  2954. case 4:
  2955. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2956. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2957. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2958. NUM_BANKS(ADDR_SURF_16_BANK));
  2959. break;
  2960. case 5:
  2961. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. break;
  2966. case 6:
  2967. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2968. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2969. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2970. NUM_BANKS(ADDR_SURF_4_BANK));
  2971. break;
  2972. case 8:
  2973. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2976. NUM_BANKS(ADDR_SURF_16_BANK));
  2977. break;
  2978. case 9:
  2979. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2982. NUM_BANKS(ADDR_SURF_16_BANK));
  2983. break;
  2984. case 10:
  2985. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. break;
  2990. case 11:
  2991. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2994. NUM_BANKS(ADDR_SURF_16_BANK));
  2995. break;
  2996. case 12:
  2997. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. break;
  3002. case 13:
  3003. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3004. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3005. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3006. NUM_BANKS(ADDR_SURF_8_BANK));
  3007. break;
  3008. case 14:
  3009. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3012. NUM_BANKS(ADDR_SURF_4_BANK));
  3013. break;
  3014. default:
  3015. gb_tile_moden = 0;
  3016. break;
  3017. }
  3018. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  3019. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3020. }
  3021. } else if (num_pipe_configs == 2) {
  3022. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  3023. switch (reg_offset) {
  3024. case 0:
  3025. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3026. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  3029. break;
  3030. case 1:
  3031. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3033. PIPE_CONFIG(ADDR_SURF_P2) |
  3034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  3035. break;
  3036. case 2:
  3037. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3038. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  3041. break;
  3042. case 3:
  3043. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3045. PIPE_CONFIG(ADDR_SURF_P2) |
  3046. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  3047. break;
  3048. case 4:
  3049. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3050. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(split_equal_to_row_size));
  3053. break;
  3054. case 5:
  3055. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3056. PIPE_CONFIG(ADDR_SURF_P2) |
  3057. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3058. break;
  3059. case 6:
  3060. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3061. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3062. PIPE_CONFIG(ADDR_SURF_P2) |
  3063. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  3064. break;
  3065. case 7:
  3066. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3067. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3068. PIPE_CONFIG(ADDR_SURF_P2) |
  3069. TILE_SPLIT(split_equal_to_row_size));
  3070. break;
  3071. case 8:
  3072. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3073. PIPE_CONFIG(ADDR_SURF_P2);
  3074. break;
  3075. case 9:
  3076. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3078. PIPE_CONFIG(ADDR_SURF_P2));
  3079. break;
  3080. case 10:
  3081. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3083. PIPE_CONFIG(ADDR_SURF_P2) |
  3084. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3085. break;
  3086. case 11:
  3087. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3088. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3091. break;
  3092. case 12:
  3093. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3097. break;
  3098. case 13:
  3099. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3100. PIPE_CONFIG(ADDR_SURF_P2) |
  3101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  3102. break;
  3103. case 14:
  3104. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3106. PIPE_CONFIG(ADDR_SURF_P2) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3108. break;
  3109. case 16:
  3110. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3111. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3114. break;
  3115. case 17:
  3116. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3118. PIPE_CONFIG(ADDR_SURF_P2) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. break;
  3121. case 27:
  3122. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3123. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3124. PIPE_CONFIG(ADDR_SURF_P2));
  3125. break;
  3126. case 28:
  3127. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3128. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3129. PIPE_CONFIG(ADDR_SURF_P2) |
  3130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3131. break;
  3132. case 29:
  3133. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3134. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3135. PIPE_CONFIG(ADDR_SURF_P2) |
  3136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3137. break;
  3138. case 30:
  3139. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3140. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3141. PIPE_CONFIG(ADDR_SURF_P2) |
  3142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3143. break;
  3144. default:
  3145. gb_tile_moden = 0;
  3146. break;
  3147. }
  3148. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  3149. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3150. }
  3151. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  3152. switch (reg_offset) {
  3153. case 0:
  3154. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3157. NUM_BANKS(ADDR_SURF_16_BANK));
  3158. break;
  3159. case 1:
  3160. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. break;
  3165. case 2:
  3166. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3169. NUM_BANKS(ADDR_SURF_16_BANK));
  3170. break;
  3171. case 3:
  3172. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. break;
  3177. case 4:
  3178. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3181. NUM_BANKS(ADDR_SURF_16_BANK));
  3182. break;
  3183. case 5:
  3184. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3187. NUM_BANKS(ADDR_SURF_16_BANK));
  3188. break;
  3189. case 6:
  3190. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3193. NUM_BANKS(ADDR_SURF_8_BANK));
  3194. break;
  3195. case 8:
  3196. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3199. NUM_BANKS(ADDR_SURF_16_BANK));
  3200. break;
  3201. case 9:
  3202. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3205. NUM_BANKS(ADDR_SURF_16_BANK));
  3206. break;
  3207. case 10:
  3208. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3211. NUM_BANKS(ADDR_SURF_16_BANK));
  3212. break;
  3213. case 11:
  3214. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3217. NUM_BANKS(ADDR_SURF_16_BANK));
  3218. break;
  3219. case 12:
  3220. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3223. NUM_BANKS(ADDR_SURF_16_BANK));
  3224. break;
  3225. case 13:
  3226. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3229. NUM_BANKS(ADDR_SURF_16_BANK));
  3230. break;
  3231. case 14:
  3232. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3235. NUM_BANKS(ADDR_SURF_8_BANK));
  3236. break;
  3237. default:
  3238. gb_tile_moden = 0;
  3239. break;
  3240. }
  3241. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  3242. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3243. }
  3244. } else
  3245. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  3246. }
  3247. /**
  3248. * cik_select_se_sh - select which SE, SH to address
  3249. *
  3250. * @rdev: radeon_device pointer
  3251. * @se_num: shader engine to address
  3252. * @sh_num: sh block to address
  3253. *
  3254. * Select which SE, SH combinations to address. Certain
  3255. * registers are instanced per SE or SH. 0xffffffff means
  3256. * broadcast to all SEs or SHs (CIK).
  3257. */
  3258. static void cik_select_se_sh(struct radeon_device *rdev,
  3259. u32 se_num, u32 sh_num)
  3260. {
  3261. u32 data = INSTANCE_BROADCAST_WRITES;
  3262. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  3263. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  3264. else if (se_num == 0xffffffff)
  3265. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  3266. else if (sh_num == 0xffffffff)
  3267. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  3268. else
  3269. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  3270. WREG32(GRBM_GFX_INDEX, data);
  3271. }
  3272. /**
  3273. * cik_create_bitmask - create a bitmask
  3274. *
  3275. * @bit_width: length of the mask
  3276. *
  3277. * create a variable length bit mask (CIK).
  3278. * Returns the bitmask.
  3279. */
  3280. static u32 cik_create_bitmask(u32 bit_width)
  3281. {
  3282. u32 i, mask = 0;
  3283. for (i = 0; i < bit_width; i++) {
  3284. mask <<= 1;
  3285. mask |= 1;
  3286. }
  3287. return mask;
  3288. }
  3289. /**
  3290. * cik_get_rb_disabled - computes the mask of disabled RBs
  3291. *
  3292. * @rdev: radeon_device pointer
  3293. * @max_rb_num: max RBs (render backends) for the asic
  3294. * @se_num: number of SEs (shader engines) for the asic
  3295. * @sh_per_se: number of SH blocks per SE for the asic
  3296. *
  3297. * Calculates the bitmask of disabled RBs (CIK).
  3298. * Returns the disabled RB bitmask.
  3299. */
  3300. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  3301. u32 max_rb_num_per_se,
  3302. u32 sh_per_se)
  3303. {
  3304. u32 data, mask;
  3305. data = RREG32(CC_RB_BACKEND_DISABLE);
  3306. if (data & 1)
  3307. data &= BACKEND_DISABLE_MASK;
  3308. else
  3309. data = 0;
  3310. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  3311. data >>= BACKEND_DISABLE_SHIFT;
  3312. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  3313. return data & mask;
  3314. }
  3315. /**
  3316. * cik_setup_rb - setup the RBs on the asic
  3317. *
  3318. * @rdev: radeon_device pointer
  3319. * @se_num: number of SEs (shader engines) for the asic
  3320. * @sh_per_se: number of SH blocks per SE for the asic
  3321. * @max_rb_num: max RBs (render backends) for the asic
  3322. *
  3323. * Configures per-SE/SH RB registers (CIK).
  3324. */
  3325. static void cik_setup_rb(struct radeon_device *rdev,
  3326. u32 se_num, u32 sh_per_se,
  3327. u32 max_rb_num_per_se)
  3328. {
  3329. int i, j;
  3330. u32 data, mask;
  3331. u32 disabled_rbs = 0;
  3332. u32 enabled_rbs = 0;
  3333. mutex_lock(&rdev->grbm_idx_mutex);
  3334. for (i = 0; i < se_num; i++) {
  3335. for (j = 0; j < sh_per_se; j++) {
  3336. cik_select_se_sh(rdev, i, j);
  3337. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3338. if (rdev->family == CHIP_HAWAII)
  3339. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3340. else
  3341. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3342. }
  3343. }
  3344. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3345. mutex_unlock(&rdev->grbm_idx_mutex);
  3346. mask = 1;
  3347. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3348. if (!(disabled_rbs & mask))
  3349. enabled_rbs |= mask;
  3350. mask <<= 1;
  3351. }
  3352. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3353. mutex_lock(&rdev->grbm_idx_mutex);
  3354. for (i = 0; i < se_num; i++) {
  3355. cik_select_se_sh(rdev, i, 0xffffffff);
  3356. data = 0;
  3357. for (j = 0; j < sh_per_se; j++) {
  3358. switch (enabled_rbs & 3) {
  3359. case 0:
  3360. if (j == 0)
  3361. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3362. else
  3363. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3364. break;
  3365. case 1:
  3366. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3367. break;
  3368. case 2:
  3369. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3370. break;
  3371. case 3:
  3372. default:
  3373. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3374. break;
  3375. }
  3376. enabled_rbs >>= 2;
  3377. }
  3378. WREG32(PA_SC_RASTER_CONFIG, data);
  3379. }
  3380. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3381. mutex_unlock(&rdev->grbm_idx_mutex);
  3382. }
  3383. /**
  3384. * cik_gpu_init - setup the 3D engine
  3385. *
  3386. * @rdev: radeon_device pointer
  3387. *
  3388. * Configures the 3D engine and tiling configuration
  3389. * registers so that the 3D engine is usable.
  3390. */
  3391. static void cik_gpu_init(struct radeon_device *rdev)
  3392. {
  3393. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3394. u32 mc_shared_chmap, mc_arb_ramcfg;
  3395. u32 hdp_host_path_cntl;
  3396. u32 tmp;
  3397. int i, j;
  3398. switch (rdev->family) {
  3399. case CHIP_BONAIRE:
  3400. rdev->config.cik.max_shader_engines = 2;
  3401. rdev->config.cik.max_tile_pipes = 4;
  3402. rdev->config.cik.max_cu_per_sh = 7;
  3403. rdev->config.cik.max_sh_per_se = 1;
  3404. rdev->config.cik.max_backends_per_se = 2;
  3405. rdev->config.cik.max_texture_channel_caches = 4;
  3406. rdev->config.cik.max_gprs = 256;
  3407. rdev->config.cik.max_gs_threads = 32;
  3408. rdev->config.cik.max_hw_contexts = 8;
  3409. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3410. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3411. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3412. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3413. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3414. break;
  3415. case CHIP_HAWAII:
  3416. rdev->config.cik.max_shader_engines = 4;
  3417. rdev->config.cik.max_tile_pipes = 16;
  3418. rdev->config.cik.max_cu_per_sh = 11;
  3419. rdev->config.cik.max_sh_per_se = 1;
  3420. rdev->config.cik.max_backends_per_se = 4;
  3421. rdev->config.cik.max_texture_channel_caches = 16;
  3422. rdev->config.cik.max_gprs = 256;
  3423. rdev->config.cik.max_gs_threads = 32;
  3424. rdev->config.cik.max_hw_contexts = 8;
  3425. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3426. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3427. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3428. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3429. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3430. break;
  3431. case CHIP_KAVERI:
  3432. rdev->config.cik.max_shader_engines = 1;
  3433. rdev->config.cik.max_tile_pipes = 4;
  3434. if ((rdev->pdev->device == 0x1304) ||
  3435. (rdev->pdev->device == 0x1305) ||
  3436. (rdev->pdev->device == 0x130C) ||
  3437. (rdev->pdev->device == 0x130F) ||
  3438. (rdev->pdev->device == 0x1310) ||
  3439. (rdev->pdev->device == 0x1311) ||
  3440. (rdev->pdev->device == 0x131C)) {
  3441. rdev->config.cik.max_cu_per_sh = 8;
  3442. rdev->config.cik.max_backends_per_se = 2;
  3443. } else if ((rdev->pdev->device == 0x1309) ||
  3444. (rdev->pdev->device == 0x130A) ||
  3445. (rdev->pdev->device == 0x130D) ||
  3446. (rdev->pdev->device == 0x1313) ||
  3447. (rdev->pdev->device == 0x131D)) {
  3448. rdev->config.cik.max_cu_per_sh = 6;
  3449. rdev->config.cik.max_backends_per_se = 2;
  3450. } else if ((rdev->pdev->device == 0x1306) ||
  3451. (rdev->pdev->device == 0x1307) ||
  3452. (rdev->pdev->device == 0x130B) ||
  3453. (rdev->pdev->device == 0x130E) ||
  3454. (rdev->pdev->device == 0x1315) ||
  3455. (rdev->pdev->device == 0x1318) ||
  3456. (rdev->pdev->device == 0x131B)) {
  3457. rdev->config.cik.max_cu_per_sh = 4;
  3458. rdev->config.cik.max_backends_per_se = 1;
  3459. } else {
  3460. rdev->config.cik.max_cu_per_sh = 3;
  3461. rdev->config.cik.max_backends_per_se = 1;
  3462. }
  3463. rdev->config.cik.max_sh_per_se = 1;
  3464. rdev->config.cik.max_texture_channel_caches = 4;
  3465. rdev->config.cik.max_gprs = 256;
  3466. rdev->config.cik.max_gs_threads = 16;
  3467. rdev->config.cik.max_hw_contexts = 8;
  3468. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3469. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3470. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3471. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3472. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3473. break;
  3474. case CHIP_KABINI:
  3475. case CHIP_MULLINS:
  3476. default:
  3477. rdev->config.cik.max_shader_engines = 1;
  3478. rdev->config.cik.max_tile_pipes = 2;
  3479. rdev->config.cik.max_cu_per_sh = 2;
  3480. rdev->config.cik.max_sh_per_se = 1;
  3481. rdev->config.cik.max_backends_per_se = 1;
  3482. rdev->config.cik.max_texture_channel_caches = 2;
  3483. rdev->config.cik.max_gprs = 256;
  3484. rdev->config.cik.max_gs_threads = 16;
  3485. rdev->config.cik.max_hw_contexts = 8;
  3486. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3487. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3488. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3489. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3490. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3491. break;
  3492. }
  3493. /* Initialize HDP */
  3494. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3495. WREG32((0x2c14 + j), 0x00000000);
  3496. WREG32((0x2c18 + j), 0x00000000);
  3497. WREG32((0x2c1c + j), 0x00000000);
  3498. WREG32((0x2c20 + j), 0x00000000);
  3499. WREG32((0x2c24 + j), 0x00000000);
  3500. }
  3501. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3502. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3503. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3504. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3505. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3506. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3507. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3508. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3509. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3510. rdev->config.cik.mem_row_size_in_kb = 4;
  3511. /* XXX use MC settings? */
  3512. rdev->config.cik.shader_engine_tile_size = 32;
  3513. rdev->config.cik.num_gpus = 1;
  3514. rdev->config.cik.multi_gpu_tile_size = 64;
  3515. /* fix up row size */
  3516. gb_addr_config &= ~ROW_SIZE_MASK;
  3517. switch (rdev->config.cik.mem_row_size_in_kb) {
  3518. case 1:
  3519. default:
  3520. gb_addr_config |= ROW_SIZE(0);
  3521. break;
  3522. case 2:
  3523. gb_addr_config |= ROW_SIZE(1);
  3524. break;
  3525. case 4:
  3526. gb_addr_config |= ROW_SIZE(2);
  3527. break;
  3528. }
  3529. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3530. * not have bank info, so create a custom tiling dword.
  3531. * bits 3:0 num_pipes
  3532. * bits 7:4 num_banks
  3533. * bits 11:8 group_size
  3534. * bits 15:12 row_size
  3535. */
  3536. rdev->config.cik.tile_config = 0;
  3537. switch (rdev->config.cik.num_tile_pipes) {
  3538. case 1:
  3539. rdev->config.cik.tile_config |= (0 << 0);
  3540. break;
  3541. case 2:
  3542. rdev->config.cik.tile_config |= (1 << 0);
  3543. break;
  3544. case 4:
  3545. rdev->config.cik.tile_config |= (2 << 0);
  3546. break;
  3547. case 8:
  3548. default:
  3549. /* XXX what about 12? */
  3550. rdev->config.cik.tile_config |= (3 << 0);
  3551. break;
  3552. }
  3553. rdev->config.cik.tile_config |=
  3554. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3555. rdev->config.cik.tile_config |=
  3556. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3557. rdev->config.cik.tile_config |=
  3558. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3559. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3560. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3561. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3562. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3563. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3564. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3565. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3566. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3567. cik_tiling_mode_table_init(rdev);
  3568. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3569. rdev->config.cik.max_sh_per_se,
  3570. rdev->config.cik.max_backends_per_se);
  3571. rdev->config.cik.active_cus = 0;
  3572. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3573. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3574. rdev->config.cik.active_cus +=
  3575. hweight32(cik_get_cu_active_bitmap(rdev, i, j));
  3576. }
  3577. }
  3578. /* set HW defaults for 3D engine */
  3579. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3580. mutex_lock(&rdev->grbm_idx_mutex);
  3581. /*
  3582. * making sure that the following register writes will be broadcasted
  3583. * to all the shaders
  3584. */
  3585. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3586. WREG32(SX_DEBUG_1, 0x20);
  3587. WREG32(TA_CNTL_AUX, 0x00010000);
  3588. tmp = RREG32(SPI_CONFIG_CNTL);
  3589. tmp |= 0x03000000;
  3590. WREG32(SPI_CONFIG_CNTL, tmp);
  3591. WREG32(SQ_CONFIG, 1);
  3592. WREG32(DB_DEBUG, 0);
  3593. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3594. tmp |= 0x00000400;
  3595. WREG32(DB_DEBUG2, tmp);
  3596. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3597. tmp |= 0x00020200;
  3598. WREG32(DB_DEBUG3, tmp);
  3599. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3600. tmp |= 0x00018208;
  3601. WREG32(CB_HW_CONTROL, tmp);
  3602. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3603. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3604. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3605. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3606. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3607. WREG32(VGT_NUM_INSTANCES, 1);
  3608. WREG32(CP_PERFMON_CNTL, 0);
  3609. WREG32(SQ_CONFIG, 0);
  3610. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3611. FORCE_EOV_MAX_REZ_CNT(255)));
  3612. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3613. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3614. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3615. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3616. tmp = RREG32(HDP_MISC_CNTL);
  3617. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3618. WREG32(HDP_MISC_CNTL, tmp);
  3619. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3620. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3621. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3622. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3623. mutex_unlock(&rdev->grbm_idx_mutex);
  3624. udelay(50);
  3625. }
  3626. /*
  3627. * GPU scratch registers helpers function.
  3628. */
  3629. /**
  3630. * cik_scratch_init - setup driver info for CP scratch regs
  3631. *
  3632. * @rdev: radeon_device pointer
  3633. *
  3634. * Set up the number and offset of the CP scratch registers.
  3635. * NOTE: use of CP scratch registers is a legacy inferface and
  3636. * is not used by default on newer asics (r6xx+). On newer asics,
  3637. * memory buffers are used for fences rather than scratch regs.
  3638. */
  3639. static void cik_scratch_init(struct radeon_device *rdev)
  3640. {
  3641. int i;
  3642. rdev->scratch.num_reg = 7;
  3643. rdev->scratch.reg_base = SCRATCH_REG0;
  3644. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3645. rdev->scratch.free[i] = true;
  3646. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3647. }
  3648. }
  3649. /**
  3650. * cik_ring_test - basic gfx ring test
  3651. *
  3652. * @rdev: radeon_device pointer
  3653. * @ring: radeon_ring structure holding ring information
  3654. *
  3655. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3656. * Provides a basic gfx ring test to verify that the ring is working.
  3657. * Used by cik_cp_gfx_resume();
  3658. * Returns 0 on success, error on failure.
  3659. */
  3660. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3661. {
  3662. uint32_t scratch;
  3663. uint32_t tmp = 0;
  3664. unsigned i;
  3665. int r;
  3666. r = radeon_scratch_get(rdev, &scratch);
  3667. if (r) {
  3668. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3669. return r;
  3670. }
  3671. WREG32(scratch, 0xCAFEDEAD);
  3672. r = radeon_ring_lock(rdev, ring, 3);
  3673. if (r) {
  3674. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3675. radeon_scratch_free(rdev, scratch);
  3676. return r;
  3677. }
  3678. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3679. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3680. radeon_ring_write(ring, 0xDEADBEEF);
  3681. radeon_ring_unlock_commit(rdev, ring, false);
  3682. for (i = 0; i < rdev->usec_timeout; i++) {
  3683. tmp = RREG32(scratch);
  3684. if (tmp == 0xDEADBEEF)
  3685. break;
  3686. DRM_UDELAY(1);
  3687. }
  3688. if (i < rdev->usec_timeout) {
  3689. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3690. } else {
  3691. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3692. ring->idx, scratch, tmp);
  3693. r = -EINVAL;
  3694. }
  3695. radeon_scratch_free(rdev, scratch);
  3696. return r;
  3697. }
  3698. /**
  3699. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3700. *
  3701. * @rdev: radeon_device pointer
  3702. * @ridx: radeon ring index
  3703. *
  3704. * Emits an hdp flush on the cp.
  3705. */
  3706. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3707. int ridx)
  3708. {
  3709. struct radeon_ring *ring = &rdev->ring[ridx];
  3710. u32 ref_and_mask;
  3711. switch (ring->idx) {
  3712. case CAYMAN_RING_TYPE_CP1_INDEX:
  3713. case CAYMAN_RING_TYPE_CP2_INDEX:
  3714. default:
  3715. switch (ring->me) {
  3716. case 0:
  3717. ref_and_mask = CP2 << ring->pipe;
  3718. break;
  3719. case 1:
  3720. ref_and_mask = CP6 << ring->pipe;
  3721. break;
  3722. default:
  3723. return;
  3724. }
  3725. break;
  3726. case RADEON_RING_TYPE_GFX_INDEX:
  3727. ref_and_mask = CP0;
  3728. break;
  3729. }
  3730. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3731. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3732. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3733. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3734. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3735. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3736. radeon_ring_write(ring, ref_and_mask);
  3737. radeon_ring_write(ring, ref_and_mask);
  3738. radeon_ring_write(ring, 0x20); /* poll interval */
  3739. }
  3740. /**
  3741. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3742. *
  3743. * @rdev: radeon_device pointer
  3744. * @fence: radeon fence object
  3745. *
  3746. * Emits a fence sequnce number on the gfx ring and flushes
  3747. * GPU caches.
  3748. */
  3749. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3750. struct radeon_fence *fence)
  3751. {
  3752. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3753. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3754. /* EVENT_WRITE_EOP - flush caches, send int */
  3755. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3756. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3757. EOP_TC_ACTION_EN |
  3758. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3759. EVENT_INDEX(5)));
  3760. radeon_ring_write(ring, addr & 0xfffffffc);
  3761. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3762. radeon_ring_write(ring, fence->seq);
  3763. radeon_ring_write(ring, 0);
  3764. }
  3765. /**
  3766. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3767. *
  3768. * @rdev: radeon_device pointer
  3769. * @fence: radeon fence object
  3770. *
  3771. * Emits a fence sequnce number on the compute ring and flushes
  3772. * GPU caches.
  3773. */
  3774. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3775. struct radeon_fence *fence)
  3776. {
  3777. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3778. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3779. /* RELEASE_MEM - flush caches, send int */
  3780. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3781. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3782. EOP_TC_ACTION_EN |
  3783. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3784. EVENT_INDEX(5)));
  3785. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3786. radeon_ring_write(ring, addr & 0xfffffffc);
  3787. radeon_ring_write(ring, upper_32_bits(addr));
  3788. radeon_ring_write(ring, fence->seq);
  3789. radeon_ring_write(ring, 0);
  3790. }
  3791. /**
  3792. * cik_semaphore_ring_emit - emit a semaphore on the CP ring
  3793. *
  3794. * @rdev: radeon_device pointer
  3795. * @ring: radeon ring buffer object
  3796. * @semaphore: radeon semaphore object
  3797. * @emit_wait: Is this a sempahore wait?
  3798. *
  3799. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3800. * from running ahead of semaphore waits.
  3801. */
  3802. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3803. struct radeon_ring *ring,
  3804. struct radeon_semaphore *semaphore,
  3805. bool emit_wait)
  3806. {
  3807. uint64_t addr = semaphore->gpu_addr;
  3808. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3809. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3810. radeon_ring_write(ring, lower_32_bits(addr));
  3811. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3812. if (emit_wait && ring->idx == RADEON_RING_TYPE_GFX_INDEX) {
  3813. /* Prevent the PFP from running ahead of the semaphore wait */
  3814. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3815. radeon_ring_write(ring, 0x0);
  3816. }
  3817. return true;
  3818. }
  3819. /**
  3820. * cik_copy_cpdma - copy pages using the CP DMA engine
  3821. *
  3822. * @rdev: radeon_device pointer
  3823. * @src_offset: src GPU address
  3824. * @dst_offset: dst GPU address
  3825. * @num_gpu_pages: number of GPU pages to xfer
  3826. * @resv: reservation object to sync to
  3827. *
  3828. * Copy GPU paging using the CP DMA engine (CIK+).
  3829. * Used by the radeon ttm implementation to move pages if
  3830. * registered as the asic copy callback.
  3831. */
  3832. struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
  3833. uint64_t src_offset, uint64_t dst_offset,
  3834. unsigned num_gpu_pages,
  3835. struct reservation_object *resv)
  3836. {
  3837. struct radeon_fence *fence;
  3838. struct radeon_sync sync;
  3839. int ring_index = rdev->asic->copy.blit_ring_index;
  3840. struct radeon_ring *ring = &rdev->ring[ring_index];
  3841. u32 size_in_bytes, cur_size_in_bytes, control;
  3842. int i, num_loops;
  3843. int r = 0;
  3844. radeon_sync_create(&sync);
  3845. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3846. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3847. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3848. if (r) {
  3849. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3850. radeon_sync_free(rdev, &sync, NULL);
  3851. return ERR_PTR(r);
  3852. }
  3853. radeon_sync_resv(rdev, &sync, resv, false);
  3854. radeon_sync_rings(rdev, &sync, ring->idx);
  3855. for (i = 0; i < num_loops; i++) {
  3856. cur_size_in_bytes = size_in_bytes;
  3857. if (cur_size_in_bytes > 0x1fffff)
  3858. cur_size_in_bytes = 0x1fffff;
  3859. size_in_bytes -= cur_size_in_bytes;
  3860. control = 0;
  3861. if (size_in_bytes == 0)
  3862. control |= PACKET3_DMA_DATA_CP_SYNC;
  3863. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3864. radeon_ring_write(ring, control);
  3865. radeon_ring_write(ring, lower_32_bits(src_offset));
  3866. radeon_ring_write(ring, upper_32_bits(src_offset));
  3867. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3868. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3869. radeon_ring_write(ring, cur_size_in_bytes);
  3870. src_offset += cur_size_in_bytes;
  3871. dst_offset += cur_size_in_bytes;
  3872. }
  3873. r = radeon_fence_emit(rdev, &fence, ring->idx);
  3874. if (r) {
  3875. radeon_ring_unlock_undo(rdev, ring);
  3876. radeon_sync_free(rdev, &sync, NULL);
  3877. return ERR_PTR(r);
  3878. }
  3879. radeon_ring_unlock_commit(rdev, ring, false);
  3880. radeon_sync_free(rdev, &sync, fence);
  3881. return fence;
  3882. }
  3883. /*
  3884. * IB stuff
  3885. */
  3886. /**
  3887. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3888. *
  3889. * @rdev: radeon_device pointer
  3890. * @ib: radeon indirect buffer object
  3891. *
  3892. * Emits an DE (drawing engine) or CE (constant engine) IB
  3893. * on the gfx ring. IBs are usually generated by userspace
  3894. * acceleration drivers and submitted to the kernel for
  3895. * sheduling on the ring. This function schedules the IB
  3896. * on the gfx ring for execution by the GPU.
  3897. */
  3898. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3899. {
  3900. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3901. unsigned vm_id = ib->vm ? ib->vm->ids[ib->ring].id : 0;
  3902. u32 header, control = INDIRECT_BUFFER_VALID;
  3903. if (ib->is_const_ib) {
  3904. /* set switch buffer packet before const IB */
  3905. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3906. radeon_ring_write(ring, 0);
  3907. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3908. } else {
  3909. u32 next_rptr;
  3910. if (ring->rptr_save_reg) {
  3911. next_rptr = ring->wptr + 3 + 4;
  3912. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3913. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3914. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3915. radeon_ring_write(ring, next_rptr);
  3916. } else if (rdev->wb.enabled) {
  3917. next_rptr = ring->wptr + 5 + 4;
  3918. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3919. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3920. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3921. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3922. radeon_ring_write(ring, next_rptr);
  3923. }
  3924. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3925. }
  3926. control |= ib->length_dw | (vm_id << 24);
  3927. radeon_ring_write(ring, header);
  3928. radeon_ring_write(ring,
  3929. #ifdef __BIG_ENDIAN
  3930. (2 << 0) |
  3931. #endif
  3932. (ib->gpu_addr & 0xFFFFFFFC));
  3933. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3934. radeon_ring_write(ring, control);
  3935. }
  3936. /**
  3937. * cik_ib_test - basic gfx ring IB test
  3938. *
  3939. * @rdev: radeon_device pointer
  3940. * @ring: radeon_ring structure holding ring information
  3941. *
  3942. * Allocate an IB and execute it on the gfx ring (CIK).
  3943. * Provides a basic gfx ring test to verify that IBs are working.
  3944. * Returns 0 on success, error on failure.
  3945. */
  3946. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3947. {
  3948. struct radeon_ib ib;
  3949. uint32_t scratch;
  3950. uint32_t tmp = 0;
  3951. unsigned i;
  3952. int r;
  3953. r = radeon_scratch_get(rdev, &scratch);
  3954. if (r) {
  3955. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3956. return r;
  3957. }
  3958. WREG32(scratch, 0xCAFEDEAD);
  3959. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3960. if (r) {
  3961. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3962. radeon_scratch_free(rdev, scratch);
  3963. return r;
  3964. }
  3965. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3966. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3967. ib.ptr[2] = 0xDEADBEEF;
  3968. ib.length_dw = 3;
  3969. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3970. if (r) {
  3971. radeon_scratch_free(rdev, scratch);
  3972. radeon_ib_free(rdev, &ib);
  3973. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3974. return r;
  3975. }
  3976. r = radeon_fence_wait(ib.fence, false);
  3977. if (r) {
  3978. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3979. radeon_scratch_free(rdev, scratch);
  3980. radeon_ib_free(rdev, &ib);
  3981. return r;
  3982. }
  3983. for (i = 0; i < rdev->usec_timeout; i++) {
  3984. tmp = RREG32(scratch);
  3985. if (tmp == 0xDEADBEEF)
  3986. break;
  3987. DRM_UDELAY(1);
  3988. }
  3989. if (i < rdev->usec_timeout) {
  3990. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3991. } else {
  3992. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3993. scratch, tmp);
  3994. r = -EINVAL;
  3995. }
  3996. radeon_scratch_free(rdev, scratch);
  3997. radeon_ib_free(rdev, &ib);
  3998. return r;
  3999. }
  4000. /*
  4001. * CP.
  4002. * On CIK, gfx and compute now have independant command processors.
  4003. *
  4004. * GFX
  4005. * Gfx consists of a single ring and can process both gfx jobs and
  4006. * compute jobs. The gfx CP consists of three microengines (ME):
  4007. * PFP - Pre-Fetch Parser
  4008. * ME - Micro Engine
  4009. * CE - Constant Engine
  4010. * The PFP and ME make up what is considered the Drawing Engine (DE).
  4011. * The CE is an asynchronous engine used for updating buffer desciptors
  4012. * used by the DE so that they can be loaded into cache in parallel
  4013. * while the DE is processing state update packets.
  4014. *
  4015. * Compute
  4016. * The compute CP consists of two microengines (ME):
  4017. * MEC1 - Compute MicroEngine 1
  4018. * MEC2 - Compute MicroEngine 2
  4019. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  4020. * The queues are exposed to userspace and are programmed directly
  4021. * by the compute runtime.
  4022. */
  4023. /**
  4024. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  4025. *
  4026. * @rdev: radeon_device pointer
  4027. * @enable: enable or disable the MEs
  4028. *
  4029. * Halts or unhalts the gfx MEs.
  4030. */
  4031. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  4032. {
  4033. if (enable)
  4034. WREG32(CP_ME_CNTL, 0);
  4035. else {
  4036. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  4037. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  4038. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  4039. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  4040. }
  4041. udelay(50);
  4042. }
  4043. /**
  4044. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  4045. *
  4046. * @rdev: radeon_device pointer
  4047. *
  4048. * Loads the gfx PFP, ME, and CE ucode.
  4049. * Returns 0 for success, -EINVAL if the ucode is not available.
  4050. */
  4051. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  4052. {
  4053. int i;
  4054. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  4055. return -EINVAL;
  4056. cik_cp_gfx_enable(rdev, false);
  4057. if (rdev->new_fw) {
  4058. const struct gfx_firmware_header_v1_0 *pfp_hdr =
  4059. (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  4060. const struct gfx_firmware_header_v1_0 *ce_hdr =
  4061. (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  4062. const struct gfx_firmware_header_v1_0 *me_hdr =
  4063. (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  4064. const __le32 *fw_data;
  4065. u32 fw_size;
  4066. radeon_ucode_print_gfx_hdr(&pfp_hdr->header);
  4067. radeon_ucode_print_gfx_hdr(&ce_hdr->header);
  4068. radeon_ucode_print_gfx_hdr(&me_hdr->header);
  4069. /* PFP */
  4070. fw_data = (const __le32 *)
  4071. (rdev->pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  4072. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  4073. WREG32(CP_PFP_UCODE_ADDR, 0);
  4074. for (i = 0; i < fw_size; i++)
  4075. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  4076. WREG32(CP_PFP_UCODE_ADDR, le32_to_cpu(pfp_hdr->header.ucode_version));
  4077. /* CE */
  4078. fw_data = (const __le32 *)
  4079. (rdev->ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  4080. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  4081. WREG32(CP_CE_UCODE_ADDR, 0);
  4082. for (i = 0; i < fw_size; i++)
  4083. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  4084. WREG32(CP_CE_UCODE_ADDR, le32_to_cpu(ce_hdr->header.ucode_version));
  4085. /* ME */
  4086. fw_data = (const __be32 *)
  4087. (rdev->me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  4088. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  4089. WREG32(CP_ME_RAM_WADDR, 0);
  4090. for (i = 0; i < fw_size; i++)
  4091. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  4092. WREG32(CP_ME_RAM_WADDR, le32_to_cpu(me_hdr->header.ucode_version));
  4093. WREG32(CP_ME_RAM_RADDR, le32_to_cpu(me_hdr->header.ucode_version));
  4094. } else {
  4095. const __be32 *fw_data;
  4096. /* PFP */
  4097. fw_data = (const __be32 *)rdev->pfp_fw->data;
  4098. WREG32(CP_PFP_UCODE_ADDR, 0);
  4099. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  4100. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  4101. WREG32(CP_PFP_UCODE_ADDR, 0);
  4102. /* CE */
  4103. fw_data = (const __be32 *)rdev->ce_fw->data;
  4104. WREG32(CP_CE_UCODE_ADDR, 0);
  4105. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  4106. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  4107. WREG32(CP_CE_UCODE_ADDR, 0);
  4108. /* ME */
  4109. fw_data = (const __be32 *)rdev->me_fw->data;
  4110. WREG32(CP_ME_RAM_WADDR, 0);
  4111. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  4112. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  4113. WREG32(CP_ME_RAM_WADDR, 0);
  4114. }
  4115. return 0;
  4116. }
  4117. /**
  4118. * cik_cp_gfx_start - start the gfx ring
  4119. *
  4120. * @rdev: radeon_device pointer
  4121. *
  4122. * Enables the ring and loads the clear state context and other
  4123. * packets required to init the ring.
  4124. * Returns 0 for success, error for failure.
  4125. */
  4126. static int cik_cp_gfx_start(struct radeon_device *rdev)
  4127. {
  4128. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4129. int r, i;
  4130. /* init the CP */
  4131. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  4132. WREG32(CP_ENDIAN_SWAP, 0);
  4133. WREG32(CP_DEVICE_ID, 1);
  4134. cik_cp_gfx_enable(rdev, true);
  4135. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  4136. if (r) {
  4137. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  4138. return r;
  4139. }
  4140. /* init the CE partitions. CE only used for gfx on CIK */
  4141. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4142. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4143. radeon_ring_write(ring, 0x8000);
  4144. radeon_ring_write(ring, 0x8000);
  4145. /* setup clear context state */
  4146. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4147. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4148. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4149. radeon_ring_write(ring, 0x80000000);
  4150. radeon_ring_write(ring, 0x80000000);
  4151. for (i = 0; i < cik_default_size; i++)
  4152. radeon_ring_write(ring, cik_default_state[i]);
  4153. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4154. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4155. /* set clear context state */
  4156. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4157. radeon_ring_write(ring, 0);
  4158. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4159. radeon_ring_write(ring, 0x00000316);
  4160. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  4161. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  4162. radeon_ring_unlock_commit(rdev, ring, false);
  4163. return 0;
  4164. }
  4165. /**
  4166. * cik_cp_gfx_fini - stop the gfx ring
  4167. *
  4168. * @rdev: radeon_device pointer
  4169. *
  4170. * Stop the gfx ring and tear down the driver ring
  4171. * info.
  4172. */
  4173. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  4174. {
  4175. cik_cp_gfx_enable(rdev, false);
  4176. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  4177. }
  4178. /**
  4179. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  4180. *
  4181. * @rdev: radeon_device pointer
  4182. *
  4183. * Program the location and size of the gfx ring buffer
  4184. * and test it to make sure it's working.
  4185. * Returns 0 for success, error for failure.
  4186. */
  4187. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  4188. {
  4189. struct radeon_ring *ring;
  4190. u32 tmp;
  4191. u32 rb_bufsz;
  4192. u64 rb_addr;
  4193. int r;
  4194. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  4195. if (rdev->family != CHIP_HAWAII)
  4196. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  4197. /* Set the write pointer delay */
  4198. WREG32(CP_RB_WPTR_DELAY, 0);
  4199. /* set the RB to use vmid 0 */
  4200. WREG32(CP_RB_VMID, 0);
  4201. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  4202. /* ring 0 - compute and gfx */
  4203. /* Set ring buffer size */
  4204. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4205. rb_bufsz = order_base_2(ring->ring_size / 8);
  4206. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  4207. #ifdef __BIG_ENDIAN
  4208. tmp |= BUF_SWAP_32BIT;
  4209. #endif
  4210. WREG32(CP_RB0_CNTL, tmp);
  4211. /* Initialize the ring buffer's read and write pointers */
  4212. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  4213. ring->wptr = 0;
  4214. WREG32(CP_RB0_WPTR, ring->wptr);
  4215. /* set the wb address wether it's enabled or not */
  4216. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  4217. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  4218. /* scratch register shadowing is no longer supported */
  4219. WREG32(SCRATCH_UMSK, 0);
  4220. if (!rdev->wb.enabled)
  4221. tmp |= RB_NO_UPDATE;
  4222. mdelay(1);
  4223. WREG32(CP_RB0_CNTL, tmp);
  4224. rb_addr = ring->gpu_addr >> 8;
  4225. WREG32(CP_RB0_BASE, rb_addr);
  4226. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4227. /* start the ring */
  4228. cik_cp_gfx_start(rdev);
  4229. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  4230. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  4231. if (r) {
  4232. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  4233. return r;
  4234. }
  4235. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  4236. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  4237. return 0;
  4238. }
  4239. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  4240. struct radeon_ring *ring)
  4241. {
  4242. u32 rptr;
  4243. if (rdev->wb.enabled)
  4244. rptr = rdev->wb.wb[ring->rptr_offs/4];
  4245. else
  4246. rptr = RREG32(CP_RB0_RPTR);
  4247. return rptr;
  4248. }
  4249. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  4250. struct radeon_ring *ring)
  4251. {
  4252. u32 wptr;
  4253. wptr = RREG32(CP_RB0_WPTR);
  4254. return wptr;
  4255. }
  4256. void cik_gfx_set_wptr(struct radeon_device *rdev,
  4257. struct radeon_ring *ring)
  4258. {
  4259. WREG32(CP_RB0_WPTR, ring->wptr);
  4260. (void)RREG32(CP_RB0_WPTR);
  4261. }
  4262. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  4263. struct radeon_ring *ring)
  4264. {
  4265. u32 rptr;
  4266. if (rdev->wb.enabled) {
  4267. rptr = rdev->wb.wb[ring->rptr_offs/4];
  4268. } else {
  4269. mutex_lock(&rdev->srbm_mutex);
  4270. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4271. rptr = RREG32(CP_HQD_PQ_RPTR);
  4272. cik_srbm_select(rdev, 0, 0, 0, 0);
  4273. mutex_unlock(&rdev->srbm_mutex);
  4274. }
  4275. return rptr;
  4276. }
  4277. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  4278. struct radeon_ring *ring)
  4279. {
  4280. u32 wptr;
  4281. if (rdev->wb.enabled) {
  4282. /* XXX check if swapping is necessary on BE */
  4283. wptr = rdev->wb.wb[ring->wptr_offs/4];
  4284. } else {
  4285. mutex_lock(&rdev->srbm_mutex);
  4286. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4287. wptr = RREG32(CP_HQD_PQ_WPTR);
  4288. cik_srbm_select(rdev, 0, 0, 0, 0);
  4289. mutex_unlock(&rdev->srbm_mutex);
  4290. }
  4291. return wptr;
  4292. }
  4293. void cik_compute_set_wptr(struct radeon_device *rdev,
  4294. struct radeon_ring *ring)
  4295. {
  4296. /* XXX check if swapping is necessary on BE */
  4297. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  4298. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4299. }
  4300. /**
  4301. * cik_cp_compute_enable - enable/disable the compute CP MEs
  4302. *
  4303. * @rdev: radeon_device pointer
  4304. * @enable: enable or disable the MEs
  4305. *
  4306. * Halts or unhalts the compute MEs.
  4307. */
  4308. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  4309. {
  4310. if (enable)
  4311. WREG32(CP_MEC_CNTL, 0);
  4312. else {
  4313. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  4314. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  4315. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  4316. }
  4317. udelay(50);
  4318. }
  4319. /**
  4320. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  4321. *
  4322. * @rdev: radeon_device pointer
  4323. *
  4324. * Loads the compute MEC1&2 ucode.
  4325. * Returns 0 for success, -EINVAL if the ucode is not available.
  4326. */
  4327. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  4328. {
  4329. int i;
  4330. if (!rdev->mec_fw)
  4331. return -EINVAL;
  4332. cik_cp_compute_enable(rdev, false);
  4333. if (rdev->new_fw) {
  4334. const struct gfx_firmware_header_v1_0 *mec_hdr =
  4335. (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  4336. const __le32 *fw_data;
  4337. u32 fw_size;
  4338. radeon_ucode_print_gfx_hdr(&mec_hdr->header);
  4339. /* MEC1 */
  4340. fw_data = (const __le32 *)
  4341. (rdev->mec_fw->data + le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4342. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4343. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4344. for (i = 0; i < fw_size; i++)
  4345. WREG32(CP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  4346. WREG32(CP_MEC_ME1_UCODE_ADDR, le32_to_cpu(mec_hdr->header.ucode_version));
  4347. /* MEC2 */
  4348. if (rdev->family == CHIP_KAVERI) {
  4349. const struct gfx_firmware_header_v1_0 *mec2_hdr =
  4350. (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  4351. fw_data = (const __le32 *)
  4352. (rdev->mec2_fw->data +
  4353. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4354. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4355. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4356. for (i = 0; i < fw_size; i++)
  4357. WREG32(CP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  4358. WREG32(CP_MEC_ME2_UCODE_ADDR, le32_to_cpu(mec2_hdr->header.ucode_version));
  4359. }
  4360. } else {
  4361. const __be32 *fw_data;
  4362. /* MEC1 */
  4363. fw_data = (const __be32 *)rdev->mec_fw->data;
  4364. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4365. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4366. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  4367. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4368. if (rdev->family == CHIP_KAVERI) {
  4369. /* MEC2 */
  4370. fw_data = (const __be32 *)rdev->mec_fw->data;
  4371. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4372. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4373. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  4374. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4375. }
  4376. }
  4377. return 0;
  4378. }
  4379. /**
  4380. * cik_cp_compute_start - start the compute queues
  4381. *
  4382. * @rdev: radeon_device pointer
  4383. *
  4384. * Enable the compute queues.
  4385. * Returns 0 for success, error for failure.
  4386. */
  4387. static int cik_cp_compute_start(struct radeon_device *rdev)
  4388. {
  4389. cik_cp_compute_enable(rdev, true);
  4390. return 0;
  4391. }
  4392. /**
  4393. * cik_cp_compute_fini - stop the compute queues
  4394. *
  4395. * @rdev: radeon_device pointer
  4396. *
  4397. * Stop the compute queues and tear down the driver queue
  4398. * info.
  4399. */
  4400. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4401. {
  4402. int i, idx, r;
  4403. cik_cp_compute_enable(rdev, false);
  4404. for (i = 0; i < 2; i++) {
  4405. if (i == 0)
  4406. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4407. else
  4408. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4409. if (rdev->ring[idx].mqd_obj) {
  4410. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4411. if (unlikely(r != 0))
  4412. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4413. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4414. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4415. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4416. rdev->ring[idx].mqd_obj = NULL;
  4417. }
  4418. }
  4419. }
  4420. static void cik_mec_fini(struct radeon_device *rdev)
  4421. {
  4422. int r;
  4423. if (rdev->mec.hpd_eop_obj) {
  4424. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4425. if (unlikely(r != 0))
  4426. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4427. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4428. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4429. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4430. rdev->mec.hpd_eop_obj = NULL;
  4431. }
  4432. }
  4433. #define MEC_HPD_SIZE 2048
  4434. static int cik_mec_init(struct radeon_device *rdev)
  4435. {
  4436. int r;
  4437. u32 *hpd;
  4438. /*
  4439. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4440. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4441. * Nonetheless, we assign only 1 pipe because all other pipes will
  4442. * be handled by KFD
  4443. */
  4444. rdev->mec.num_mec = 1;
  4445. rdev->mec.num_pipe = 1;
  4446. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4447. if (rdev->mec.hpd_eop_obj == NULL) {
  4448. r = radeon_bo_create(rdev,
  4449. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4450. PAGE_SIZE, true,
  4451. RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
  4452. &rdev->mec.hpd_eop_obj);
  4453. if (r) {
  4454. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4455. return r;
  4456. }
  4457. }
  4458. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4459. if (unlikely(r != 0)) {
  4460. cik_mec_fini(rdev);
  4461. return r;
  4462. }
  4463. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4464. &rdev->mec.hpd_eop_gpu_addr);
  4465. if (r) {
  4466. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4467. cik_mec_fini(rdev);
  4468. return r;
  4469. }
  4470. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4471. if (r) {
  4472. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4473. cik_mec_fini(rdev);
  4474. return r;
  4475. }
  4476. /* clear memory. Not sure if this is required or not */
  4477. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4478. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4479. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4480. return 0;
  4481. }
  4482. struct hqd_registers
  4483. {
  4484. u32 cp_mqd_base_addr;
  4485. u32 cp_mqd_base_addr_hi;
  4486. u32 cp_hqd_active;
  4487. u32 cp_hqd_vmid;
  4488. u32 cp_hqd_persistent_state;
  4489. u32 cp_hqd_pipe_priority;
  4490. u32 cp_hqd_queue_priority;
  4491. u32 cp_hqd_quantum;
  4492. u32 cp_hqd_pq_base;
  4493. u32 cp_hqd_pq_base_hi;
  4494. u32 cp_hqd_pq_rptr;
  4495. u32 cp_hqd_pq_rptr_report_addr;
  4496. u32 cp_hqd_pq_rptr_report_addr_hi;
  4497. u32 cp_hqd_pq_wptr_poll_addr;
  4498. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4499. u32 cp_hqd_pq_doorbell_control;
  4500. u32 cp_hqd_pq_wptr;
  4501. u32 cp_hqd_pq_control;
  4502. u32 cp_hqd_ib_base_addr;
  4503. u32 cp_hqd_ib_base_addr_hi;
  4504. u32 cp_hqd_ib_rptr;
  4505. u32 cp_hqd_ib_control;
  4506. u32 cp_hqd_iq_timer;
  4507. u32 cp_hqd_iq_rptr;
  4508. u32 cp_hqd_dequeue_request;
  4509. u32 cp_hqd_dma_offload;
  4510. u32 cp_hqd_sema_cmd;
  4511. u32 cp_hqd_msg_type;
  4512. u32 cp_hqd_atomic0_preop_lo;
  4513. u32 cp_hqd_atomic0_preop_hi;
  4514. u32 cp_hqd_atomic1_preop_lo;
  4515. u32 cp_hqd_atomic1_preop_hi;
  4516. u32 cp_hqd_hq_scheduler0;
  4517. u32 cp_hqd_hq_scheduler1;
  4518. u32 cp_mqd_control;
  4519. };
  4520. struct bonaire_mqd
  4521. {
  4522. u32 header;
  4523. u32 dispatch_initiator;
  4524. u32 dimensions[3];
  4525. u32 start_idx[3];
  4526. u32 num_threads[3];
  4527. u32 pipeline_stat_enable;
  4528. u32 perf_counter_enable;
  4529. u32 pgm[2];
  4530. u32 tba[2];
  4531. u32 tma[2];
  4532. u32 pgm_rsrc[2];
  4533. u32 vmid;
  4534. u32 resource_limits;
  4535. u32 static_thread_mgmt01[2];
  4536. u32 tmp_ring_size;
  4537. u32 static_thread_mgmt23[2];
  4538. u32 restart[3];
  4539. u32 thread_trace_enable;
  4540. u32 reserved1;
  4541. u32 user_data[16];
  4542. u32 vgtcs_invoke_count[2];
  4543. struct hqd_registers queue_state;
  4544. u32 dequeue_cntr;
  4545. u32 interrupt_queue[64];
  4546. };
  4547. /**
  4548. * cik_cp_compute_resume - setup the compute queue registers
  4549. *
  4550. * @rdev: radeon_device pointer
  4551. *
  4552. * Program the compute queues and test them to make sure they
  4553. * are working.
  4554. * Returns 0 for success, error for failure.
  4555. */
  4556. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4557. {
  4558. int r, i, j, idx;
  4559. u32 tmp;
  4560. bool use_doorbell = true;
  4561. u64 hqd_gpu_addr;
  4562. u64 mqd_gpu_addr;
  4563. u64 eop_gpu_addr;
  4564. u64 wb_gpu_addr;
  4565. u32 *buf;
  4566. struct bonaire_mqd *mqd;
  4567. r = cik_cp_compute_start(rdev);
  4568. if (r)
  4569. return r;
  4570. /* fix up chicken bits */
  4571. tmp = RREG32(CP_CPF_DEBUG);
  4572. tmp |= (1 << 23);
  4573. WREG32(CP_CPF_DEBUG, tmp);
  4574. /* init the pipes */
  4575. mutex_lock(&rdev->srbm_mutex);
  4576. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr;
  4577. cik_srbm_select(rdev, 0, 0, 0, 0);
  4578. /* write the EOP addr */
  4579. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4580. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4581. /* set the VMID assigned */
  4582. WREG32(CP_HPD_EOP_VMID, 0);
  4583. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4584. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4585. tmp &= ~EOP_SIZE_MASK;
  4586. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4587. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4588. mutex_unlock(&rdev->srbm_mutex);
  4589. /* init the queues. Just two for now. */
  4590. for (i = 0; i < 2; i++) {
  4591. if (i == 0)
  4592. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4593. else
  4594. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4595. if (rdev->ring[idx].mqd_obj == NULL) {
  4596. r = radeon_bo_create(rdev,
  4597. sizeof(struct bonaire_mqd),
  4598. PAGE_SIZE, true,
  4599. RADEON_GEM_DOMAIN_GTT, 0, NULL,
  4600. NULL, &rdev->ring[idx].mqd_obj);
  4601. if (r) {
  4602. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4603. return r;
  4604. }
  4605. }
  4606. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4607. if (unlikely(r != 0)) {
  4608. cik_cp_compute_fini(rdev);
  4609. return r;
  4610. }
  4611. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4612. &mqd_gpu_addr);
  4613. if (r) {
  4614. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4615. cik_cp_compute_fini(rdev);
  4616. return r;
  4617. }
  4618. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4619. if (r) {
  4620. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4621. cik_cp_compute_fini(rdev);
  4622. return r;
  4623. }
  4624. /* init the mqd struct */
  4625. memset(buf, 0, sizeof(struct bonaire_mqd));
  4626. mqd = (struct bonaire_mqd *)buf;
  4627. mqd->header = 0xC0310800;
  4628. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4629. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4630. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4631. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4632. mutex_lock(&rdev->srbm_mutex);
  4633. cik_srbm_select(rdev, rdev->ring[idx].me,
  4634. rdev->ring[idx].pipe,
  4635. rdev->ring[idx].queue, 0);
  4636. /* disable wptr polling */
  4637. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4638. tmp &= ~WPTR_POLL_EN;
  4639. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4640. /* enable doorbell? */
  4641. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4642. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4643. if (use_doorbell)
  4644. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4645. else
  4646. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4647. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4648. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4649. /* disable the queue if it's active */
  4650. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4651. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4652. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4653. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4654. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4655. for (j = 0; j < rdev->usec_timeout; j++) {
  4656. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4657. break;
  4658. udelay(1);
  4659. }
  4660. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4661. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4662. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4663. }
  4664. /* set the pointer to the MQD */
  4665. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4666. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4667. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4668. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4669. /* set MQD vmid to 0 */
  4670. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4671. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4672. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4673. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4674. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4675. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4676. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4677. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4678. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4679. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4680. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4681. mqd->queue_state.cp_hqd_pq_control &=
  4682. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4683. mqd->queue_state.cp_hqd_pq_control |=
  4684. order_base_2(rdev->ring[idx].ring_size / 8);
  4685. mqd->queue_state.cp_hqd_pq_control |=
  4686. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4687. #ifdef __BIG_ENDIAN
  4688. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4689. #endif
  4690. mqd->queue_state.cp_hqd_pq_control &=
  4691. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4692. mqd->queue_state.cp_hqd_pq_control |=
  4693. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4694. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4695. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4696. if (i == 0)
  4697. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4698. else
  4699. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4700. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4701. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4702. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4703. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4704. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4705. /* set the wb address wether it's enabled or not */
  4706. if (i == 0)
  4707. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4708. else
  4709. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4710. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4711. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4712. upper_32_bits(wb_gpu_addr) & 0xffff;
  4713. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4714. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4715. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4716. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4717. /* enable the doorbell if requested */
  4718. if (use_doorbell) {
  4719. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4720. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4721. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4722. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4723. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4724. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4725. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4726. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4727. } else {
  4728. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4729. }
  4730. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4731. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4732. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4733. rdev->ring[idx].wptr = 0;
  4734. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4735. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4736. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4737. /* set the vmid for the queue */
  4738. mqd->queue_state.cp_hqd_vmid = 0;
  4739. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4740. /* activate the queue */
  4741. mqd->queue_state.cp_hqd_active = 1;
  4742. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4743. cik_srbm_select(rdev, 0, 0, 0, 0);
  4744. mutex_unlock(&rdev->srbm_mutex);
  4745. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4746. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4747. rdev->ring[idx].ready = true;
  4748. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4749. if (r)
  4750. rdev->ring[idx].ready = false;
  4751. }
  4752. return 0;
  4753. }
  4754. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4755. {
  4756. cik_cp_gfx_enable(rdev, enable);
  4757. cik_cp_compute_enable(rdev, enable);
  4758. }
  4759. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4760. {
  4761. int r;
  4762. r = cik_cp_gfx_load_microcode(rdev);
  4763. if (r)
  4764. return r;
  4765. r = cik_cp_compute_load_microcode(rdev);
  4766. if (r)
  4767. return r;
  4768. return 0;
  4769. }
  4770. static void cik_cp_fini(struct radeon_device *rdev)
  4771. {
  4772. cik_cp_gfx_fini(rdev);
  4773. cik_cp_compute_fini(rdev);
  4774. }
  4775. static int cik_cp_resume(struct radeon_device *rdev)
  4776. {
  4777. int r;
  4778. cik_enable_gui_idle_interrupt(rdev, false);
  4779. r = cik_cp_load_microcode(rdev);
  4780. if (r)
  4781. return r;
  4782. r = cik_cp_gfx_resume(rdev);
  4783. if (r)
  4784. return r;
  4785. r = cik_cp_compute_resume(rdev);
  4786. if (r)
  4787. return r;
  4788. cik_enable_gui_idle_interrupt(rdev, true);
  4789. return 0;
  4790. }
  4791. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4792. {
  4793. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4794. RREG32(GRBM_STATUS));
  4795. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4796. RREG32(GRBM_STATUS2));
  4797. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4798. RREG32(GRBM_STATUS_SE0));
  4799. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4800. RREG32(GRBM_STATUS_SE1));
  4801. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4802. RREG32(GRBM_STATUS_SE2));
  4803. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4804. RREG32(GRBM_STATUS_SE3));
  4805. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4806. RREG32(SRBM_STATUS));
  4807. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4808. RREG32(SRBM_STATUS2));
  4809. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4810. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4811. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4812. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4813. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4814. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4815. RREG32(CP_STALLED_STAT1));
  4816. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4817. RREG32(CP_STALLED_STAT2));
  4818. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4819. RREG32(CP_STALLED_STAT3));
  4820. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4821. RREG32(CP_CPF_BUSY_STAT));
  4822. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4823. RREG32(CP_CPF_STALLED_STAT1));
  4824. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4825. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4826. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4827. RREG32(CP_CPC_STALLED_STAT1));
  4828. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4829. }
  4830. /**
  4831. * cik_gpu_check_soft_reset - check which blocks are busy
  4832. *
  4833. * @rdev: radeon_device pointer
  4834. *
  4835. * Check which blocks are busy and return the relevant reset
  4836. * mask to be used by cik_gpu_soft_reset().
  4837. * Returns a mask of the blocks to be reset.
  4838. */
  4839. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4840. {
  4841. u32 reset_mask = 0;
  4842. u32 tmp;
  4843. /* GRBM_STATUS */
  4844. tmp = RREG32(GRBM_STATUS);
  4845. if (tmp & (PA_BUSY | SC_BUSY |
  4846. BCI_BUSY | SX_BUSY |
  4847. TA_BUSY | VGT_BUSY |
  4848. DB_BUSY | CB_BUSY |
  4849. GDS_BUSY | SPI_BUSY |
  4850. IA_BUSY | IA_BUSY_NO_DMA))
  4851. reset_mask |= RADEON_RESET_GFX;
  4852. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4853. reset_mask |= RADEON_RESET_CP;
  4854. /* GRBM_STATUS2 */
  4855. tmp = RREG32(GRBM_STATUS2);
  4856. if (tmp & RLC_BUSY)
  4857. reset_mask |= RADEON_RESET_RLC;
  4858. /* SDMA0_STATUS_REG */
  4859. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4860. if (!(tmp & SDMA_IDLE))
  4861. reset_mask |= RADEON_RESET_DMA;
  4862. /* SDMA1_STATUS_REG */
  4863. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4864. if (!(tmp & SDMA_IDLE))
  4865. reset_mask |= RADEON_RESET_DMA1;
  4866. /* SRBM_STATUS2 */
  4867. tmp = RREG32(SRBM_STATUS2);
  4868. if (tmp & SDMA_BUSY)
  4869. reset_mask |= RADEON_RESET_DMA;
  4870. if (tmp & SDMA1_BUSY)
  4871. reset_mask |= RADEON_RESET_DMA1;
  4872. /* SRBM_STATUS */
  4873. tmp = RREG32(SRBM_STATUS);
  4874. if (tmp & IH_BUSY)
  4875. reset_mask |= RADEON_RESET_IH;
  4876. if (tmp & SEM_BUSY)
  4877. reset_mask |= RADEON_RESET_SEM;
  4878. if (tmp & GRBM_RQ_PENDING)
  4879. reset_mask |= RADEON_RESET_GRBM;
  4880. if (tmp & VMC_BUSY)
  4881. reset_mask |= RADEON_RESET_VMC;
  4882. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4883. MCC_BUSY | MCD_BUSY))
  4884. reset_mask |= RADEON_RESET_MC;
  4885. if (evergreen_is_display_hung(rdev))
  4886. reset_mask |= RADEON_RESET_DISPLAY;
  4887. /* Skip MC reset as it's mostly likely not hung, just busy */
  4888. if (reset_mask & RADEON_RESET_MC) {
  4889. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4890. reset_mask &= ~RADEON_RESET_MC;
  4891. }
  4892. return reset_mask;
  4893. }
  4894. /**
  4895. * cik_gpu_soft_reset - soft reset GPU
  4896. *
  4897. * @rdev: radeon_device pointer
  4898. * @reset_mask: mask of which blocks to reset
  4899. *
  4900. * Soft reset the blocks specified in @reset_mask.
  4901. */
  4902. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4903. {
  4904. struct evergreen_mc_save save;
  4905. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4906. u32 tmp;
  4907. if (reset_mask == 0)
  4908. return;
  4909. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4910. cik_print_gpu_status_regs(rdev);
  4911. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4912. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4913. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4914. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4915. /* disable CG/PG */
  4916. cik_fini_pg(rdev);
  4917. cik_fini_cg(rdev);
  4918. /* stop the rlc */
  4919. cik_rlc_stop(rdev);
  4920. /* Disable GFX parsing/prefetching */
  4921. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4922. /* Disable MEC parsing/prefetching */
  4923. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4924. if (reset_mask & RADEON_RESET_DMA) {
  4925. /* sdma0 */
  4926. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4927. tmp |= SDMA_HALT;
  4928. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4929. }
  4930. if (reset_mask & RADEON_RESET_DMA1) {
  4931. /* sdma1 */
  4932. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4933. tmp |= SDMA_HALT;
  4934. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4935. }
  4936. evergreen_mc_stop(rdev, &save);
  4937. if (evergreen_mc_wait_for_idle(rdev)) {
  4938. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4939. }
  4940. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4941. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4942. if (reset_mask & RADEON_RESET_CP) {
  4943. grbm_soft_reset |= SOFT_RESET_CP;
  4944. srbm_soft_reset |= SOFT_RESET_GRBM;
  4945. }
  4946. if (reset_mask & RADEON_RESET_DMA)
  4947. srbm_soft_reset |= SOFT_RESET_SDMA;
  4948. if (reset_mask & RADEON_RESET_DMA1)
  4949. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4950. if (reset_mask & RADEON_RESET_DISPLAY)
  4951. srbm_soft_reset |= SOFT_RESET_DC;
  4952. if (reset_mask & RADEON_RESET_RLC)
  4953. grbm_soft_reset |= SOFT_RESET_RLC;
  4954. if (reset_mask & RADEON_RESET_SEM)
  4955. srbm_soft_reset |= SOFT_RESET_SEM;
  4956. if (reset_mask & RADEON_RESET_IH)
  4957. srbm_soft_reset |= SOFT_RESET_IH;
  4958. if (reset_mask & RADEON_RESET_GRBM)
  4959. srbm_soft_reset |= SOFT_RESET_GRBM;
  4960. if (reset_mask & RADEON_RESET_VMC)
  4961. srbm_soft_reset |= SOFT_RESET_VMC;
  4962. if (!(rdev->flags & RADEON_IS_IGP)) {
  4963. if (reset_mask & RADEON_RESET_MC)
  4964. srbm_soft_reset |= SOFT_RESET_MC;
  4965. }
  4966. if (grbm_soft_reset) {
  4967. tmp = RREG32(GRBM_SOFT_RESET);
  4968. tmp |= grbm_soft_reset;
  4969. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4970. WREG32(GRBM_SOFT_RESET, tmp);
  4971. tmp = RREG32(GRBM_SOFT_RESET);
  4972. udelay(50);
  4973. tmp &= ~grbm_soft_reset;
  4974. WREG32(GRBM_SOFT_RESET, tmp);
  4975. tmp = RREG32(GRBM_SOFT_RESET);
  4976. }
  4977. if (srbm_soft_reset) {
  4978. tmp = RREG32(SRBM_SOFT_RESET);
  4979. tmp |= srbm_soft_reset;
  4980. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4981. WREG32(SRBM_SOFT_RESET, tmp);
  4982. tmp = RREG32(SRBM_SOFT_RESET);
  4983. udelay(50);
  4984. tmp &= ~srbm_soft_reset;
  4985. WREG32(SRBM_SOFT_RESET, tmp);
  4986. tmp = RREG32(SRBM_SOFT_RESET);
  4987. }
  4988. /* Wait a little for things to settle down */
  4989. udelay(50);
  4990. evergreen_mc_resume(rdev, &save);
  4991. udelay(50);
  4992. cik_print_gpu_status_regs(rdev);
  4993. }
  4994. struct kv_reset_save_regs {
  4995. u32 gmcon_reng_execute;
  4996. u32 gmcon_misc;
  4997. u32 gmcon_misc3;
  4998. };
  4999. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  5000. struct kv_reset_save_regs *save)
  5001. {
  5002. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  5003. save->gmcon_misc = RREG32(GMCON_MISC);
  5004. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  5005. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  5006. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  5007. STCTRL_STUTTER_EN));
  5008. }
  5009. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  5010. struct kv_reset_save_regs *save)
  5011. {
  5012. int i;
  5013. WREG32(GMCON_PGFSM_WRITE, 0);
  5014. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  5015. for (i = 0; i < 5; i++)
  5016. WREG32(GMCON_PGFSM_WRITE, 0);
  5017. WREG32(GMCON_PGFSM_WRITE, 0);
  5018. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  5019. for (i = 0; i < 5; i++)
  5020. WREG32(GMCON_PGFSM_WRITE, 0);
  5021. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  5022. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  5023. for (i = 0; i < 5; i++)
  5024. WREG32(GMCON_PGFSM_WRITE, 0);
  5025. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  5026. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  5027. for (i = 0; i < 5; i++)
  5028. WREG32(GMCON_PGFSM_WRITE, 0);
  5029. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  5030. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  5031. for (i = 0; i < 5; i++)
  5032. WREG32(GMCON_PGFSM_WRITE, 0);
  5033. WREG32(GMCON_PGFSM_WRITE, 0);
  5034. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  5035. for (i = 0; i < 5; i++)
  5036. WREG32(GMCON_PGFSM_WRITE, 0);
  5037. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  5038. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  5039. for (i = 0; i < 5; i++)
  5040. WREG32(GMCON_PGFSM_WRITE, 0);
  5041. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  5042. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  5043. for (i = 0; i < 5; i++)
  5044. WREG32(GMCON_PGFSM_WRITE, 0);
  5045. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  5046. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  5047. for (i = 0; i < 5; i++)
  5048. WREG32(GMCON_PGFSM_WRITE, 0);
  5049. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  5050. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  5051. for (i = 0; i < 5; i++)
  5052. WREG32(GMCON_PGFSM_WRITE, 0);
  5053. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  5054. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  5055. WREG32(GMCON_MISC3, save->gmcon_misc3);
  5056. WREG32(GMCON_MISC, save->gmcon_misc);
  5057. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  5058. }
  5059. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  5060. {
  5061. struct evergreen_mc_save save;
  5062. struct kv_reset_save_regs kv_save = { 0 };
  5063. u32 tmp, i;
  5064. dev_info(rdev->dev, "GPU pci config reset\n");
  5065. /* disable dpm? */
  5066. /* disable cg/pg */
  5067. cik_fini_pg(rdev);
  5068. cik_fini_cg(rdev);
  5069. /* Disable GFX parsing/prefetching */
  5070. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  5071. /* Disable MEC parsing/prefetching */
  5072. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  5073. /* sdma0 */
  5074. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  5075. tmp |= SDMA_HALT;
  5076. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5077. /* sdma1 */
  5078. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  5079. tmp |= SDMA_HALT;
  5080. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5081. /* XXX other engines? */
  5082. /* halt the rlc, disable cp internal ints */
  5083. cik_rlc_stop(rdev);
  5084. udelay(50);
  5085. /* disable mem access */
  5086. evergreen_mc_stop(rdev, &save);
  5087. if (evergreen_mc_wait_for_idle(rdev)) {
  5088. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  5089. }
  5090. if (rdev->flags & RADEON_IS_IGP)
  5091. kv_save_regs_for_reset(rdev, &kv_save);
  5092. /* disable BM */
  5093. pci_clear_master(rdev->pdev);
  5094. /* reset */
  5095. radeon_pci_config_reset(rdev);
  5096. udelay(100);
  5097. /* wait for asic to come out of reset */
  5098. for (i = 0; i < rdev->usec_timeout; i++) {
  5099. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  5100. break;
  5101. udelay(1);
  5102. }
  5103. /* does asic init need to be run first??? */
  5104. if (rdev->flags & RADEON_IS_IGP)
  5105. kv_restore_regs_for_reset(rdev, &kv_save);
  5106. }
  5107. /**
  5108. * cik_asic_reset - soft reset GPU
  5109. *
  5110. * @rdev: radeon_device pointer
  5111. *
  5112. * Look up which blocks are hung and attempt
  5113. * to reset them.
  5114. * Returns 0 for success.
  5115. */
  5116. int cik_asic_reset(struct radeon_device *rdev)
  5117. {
  5118. u32 reset_mask;
  5119. reset_mask = cik_gpu_check_soft_reset(rdev);
  5120. if (reset_mask)
  5121. r600_set_bios_scratch_engine_hung(rdev, true);
  5122. /* try soft reset */
  5123. cik_gpu_soft_reset(rdev, reset_mask);
  5124. reset_mask = cik_gpu_check_soft_reset(rdev);
  5125. /* try pci config reset */
  5126. if (reset_mask && radeon_hard_reset)
  5127. cik_gpu_pci_config_reset(rdev);
  5128. reset_mask = cik_gpu_check_soft_reset(rdev);
  5129. if (!reset_mask)
  5130. r600_set_bios_scratch_engine_hung(rdev, false);
  5131. return 0;
  5132. }
  5133. /**
  5134. * cik_gfx_is_lockup - check if the 3D engine is locked up
  5135. *
  5136. * @rdev: radeon_device pointer
  5137. * @ring: radeon_ring structure holding ring information
  5138. *
  5139. * Check if the 3D engine is locked up (CIK).
  5140. * Returns true if the engine is locked, false if not.
  5141. */
  5142. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  5143. {
  5144. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  5145. if (!(reset_mask & (RADEON_RESET_GFX |
  5146. RADEON_RESET_COMPUTE |
  5147. RADEON_RESET_CP))) {
  5148. radeon_ring_lockup_update(rdev, ring);
  5149. return false;
  5150. }
  5151. return radeon_ring_test_lockup(rdev, ring);
  5152. }
  5153. /* MC */
  5154. /**
  5155. * cik_mc_program - program the GPU memory controller
  5156. *
  5157. * @rdev: radeon_device pointer
  5158. *
  5159. * Set the location of vram, gart, and AGP in the GPU's
  5160. * physical address space (CIK).
  5161. */
  5162. static void cik_mc_program(struct radeon_device *rdev)
  5163. {
  5164. struct evergreen_mc_save save;
  5165. u32 tmp;
  5166. int i, j;
  5167. /* Initialize HDP */
  5168. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  5169. WREG32((0x2c14 + j), 0x00000000);
  5170. WREG32((0x2c18 + j), 0x00000000);
  5171. WREG32((0x2c1c + j), 0x00000000);
  5172. WREG32((0x2c20 + j), 0x00000000);
  5173. WREG32((0x2c24 + j), 0x00000000);
  5174. }
  5175. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  5176. evergreen_mc_stop(rdev, &save);
  5177. if (radeon_mc_wait_for_idle(rdev)) {
  5178. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  5179. }
  5180. /* Lockout access through VGA aperture*/
  5181. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  5182. /* Update configuration */
  5183. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  5184. rdev->mc.vram_start >> 12);
  5185. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  5186. rdev->mc.vram_end >> 12);
  5187. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  5188. rdev->vram_scratch.gpu_addr >> 12);
  5189. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  5190. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  5191. WREG32(MC_VM_FB_LOCATION, tmp);
  5192. /* XXX double check these! */
  5193. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  5194. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  5195. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  5196. WREG32(MC_VM_AGP_BASE, 0);
  5197. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  5198. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  5199. if (radeon_mc_wait_for_idle(rdev)) {
  5200. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  5201. }
  5202. evergreen_mc_resume(rdev, &save);
  5203. /* we need to own VRAM, so turn off the VGA renderer here
  5204. * to stop it overwriting our objects */
  5205. rv515_vga_render_disable(rdev);
  5206. }
  5207. /**
  5208. * cik_mc_init - initialize the memory controller driver params
  5209. *
  5210. * @rdev: radeon_device pointer
  5211. *
  5212. * Look up the amount of vram, vram width, and decide how to place
  5213. * vram and gart within the GPU's physical address space (CIK).
  5214. * Returns 0 for success.
  5215. */
  5216. static int cik_mc_init(struct radeon_device *rdev)
  5217. {
  5218. u32 tmp;
  5219. int chansize, numchan;
  5220. /* Get VRAM informations */
  5221. rdev->mc.vram_is_ddr = true;
  5222. tmp = RREG32(MC_ARB_RAMCFG);
  5223. if (tmp & CHANSIZE_MASK) {
  5224. chansize = 64;
  5225. } else {
  5226. chansize = 32;
  5227. }
  5228. tmp = RREG32(MC_SHARED_CHMAP);
  5229. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  5230. case 0:
  5231. default:
  5232. numchan = 1;
  5233. break;
  5234. case 1:
  5235. numchan = 2;
  5236. break;
  5237. case 2:
  5238. numchan = 4;
  5239. break;
  5240. case 3:
  5241. numchan = 8;
  5242. break;
  5243. case 4:
  5244. numchan = 3;
  5245. break;
  5246. case 5:
  5247. numchan = 6;
  5248. break;
  5249. case 6:
  5250. numchan = 10;
  5251. break;
  5252. case 7:
  5253. numchan = 12;
  5254. break;
  5255. case 8:
  5256. numchan = 16;
  5257. break;
  5258. }
  5259. rdev->mc.vram_width = numchan * chansize;
  5260. /* Could aper size report 0 ? */
  5261. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  5262. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  5263. /* size in MB on si */
  5264. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5265. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5266. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  5267. si_vram_gtt_location(rdev, &rdev->mc);
  5268. radeon_update_bandwidth_info(rdev);
  5269. return 0;
  5270. }
  5271. /*
  5272. * GART
  5273. * VMID 0 is the physical GPU addresses as used by the kernel.
  5274. * VMIDs 1-15 are used for userspace clients and are handled
  5275. * by the radeon vm/hsa code.
  5276. */
  5277. /**
  5278. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  5279. *
  5280. * @rdev: radeon_device pointer
  5281. *
  5282. * Flush the TLB for the VMID 0 page table (CIK).
  5283. */
  5284. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  5285. {
  5286. /* flush hdp cache */
  5287. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  5288. /* bits 0-15 are the VM contexts0-15 */
  5289. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  5290. }
  5291. /**
  5292. * cik_pcie_gart_enable - gart enable
  5293. *
  5294. * @rdev: radeon_device pointer
  5295. *
  5296. * This sets up the TLBs, programs the page tables for VMID0,
  5297. * sets up the hw for VMIDs 1-15 which are allocated on
  5298. * demand, and sets up the global locations for the LDS, GDS,
  5299. * and GPUVM for FSA64 clients (CIK).
  5300. * Returns 0 for success, errors for failure.
  5301. */
  5302. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  5303. {
  5304. int r, i;
  5305. if (rdev->gart.robj == NULL) {
  5306. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  5307. return -EINVAL;
  5308. }
  5309. r = radeon_gart_table_vram_pin(rdev);
  5310. if (r)
  5311. return r;
  5312. /* Setup TLB control */
  5313. WREG32(MC_VM_MX_L1_TLB_CNTL,
  5314. (0xA << 7) |
  5315. ENABLE_L1_TLB |
  5316. ENABLE_L1_FRAGMENT_PROCESSING |
  5317. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5318. ENABLE_ADVANCED_DRIVER_MODEL |
  5319. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5320. /* Setup L2 cache */
  5321. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  5322. ENABLE_L2_FRAGMENT_PROCESSING |
  5323. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5324. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5325. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5326. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5327. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  5328. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5329. BANK_SELECT(4) |
  5330. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  5331. /* setup context0 */
  5332. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  5333. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  5334. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  5335. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  5336. (u32)(rdev->dummy_page.addr >> 12));
  5337. WREG32(VM_CONTEXT0_CNTL2, 0);
  5338. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  5339. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  5340. WREG32(0x15D4, 0);
  5341. WREG32(0x15D8, 0);
  5342. WREG32(0x15DC, 0);
  5343. /* restore context1-15 */
  5344. /* set vm size, must be a multiple of 4 */
  5345. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  5346. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  5347. for (i = 1; i < 16; i++) {
  5348. if (i < 8)
  5349. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  5350. rdev->vm_manager.saved_table_addr[i]);
  5351. else
  5352. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  5353. rdev->vm_manager.saved_table_addr[i]);
  5354. }
  5355. /* enable context1-15 */
  5356. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  5357. (u32)(rdev->dummy_page.addr >> 12));
  5358. WREG32(VM_CONTEXT1_CNTL2, 4);
  5359. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  5360. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  5361. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5362. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5363. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5364. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5365. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5366. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  5367. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5368. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  5369. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5370. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  5371. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5372. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  5373. if (rdev->family == CHIP_KAVERI) {
  5374. u32 tmp = RREG32(CHUB_CONTROL);
  5375. tmp &= ~BYPASS_VM;
  5376. WREG32(CHUB_CONTROL, tmp);
  5377. }
  5378. /* XXX SH_MEM regs */
  5379. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5380. mutex_lock(&rdev->srbm_mutex);
  5381. for (i = 0; i < 16; i++) {
  5382. cik_srbm_select(rdev, 0, 0, 0, i);
  5383. /* CP and shaders */
  5384. WREG32(SH_MEM_CONFIG, 0);
  5385. WREG32(SH_MEM_APE1_BASE, 1);
  5386. WREG32(SH_MEM_APE1_LIMIT, 0);
  5387. WREG32(SH_MEM_BASES, 0);
  5388. /* SDMA GFX */
  5389. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5390. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5391. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5392. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5393. /* XXX SDMA RLC - todo */
  5394. }
  5395. cik_srbm_select(rdev, 0, 0, 0, 0);
  5396. mutex_unlock(&rdev->srbm_mutex);
  5397. cik_pcie_gart_tlb_flush(rdev);
  5398. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5399. (unsigned)(rdev->mc.gtt_size >> 20),
  5400. (unsigned long long)rdev->gart.table_addr);
  5401. rdev->gart.ready = true;
  5402. return 0;
  5403. }
  5404. /**
  5405. * cik_pcie_gart_disable - gart disable
  5406. *
  5407. * @rdev: radeon_device pointer
  5408. *
  5409. * This disables all VM page table (CIK).
  5410. */
  5411. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5412. {
  5413. unsigned i;
  5414. for (i = 1; i < 16; ++i) {
  5415. uint32_t reg;
  5416. if (i < 8)
  5417. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2);
  5418. else
  5419. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2);
  5420. rdev->vm_manager.saved_table_addr[i] = RREG32(reg);
  5421. }
  5422. /* Disable all tables */
  5423. WREG32(VM_CONTEXT0_CNTL, 0);
  5424. WREG32(VM_CONTEXT1_CNTL, 0);
  5425. /* Setup TLB control */
  5426. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5427. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5428. /* Setup L2 cache */
  5429. WREG32(VM_L2_CNTL,
  5430. ENABLE_L2_FRAGMENT_PROCESSING |
  5431. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5432. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5433. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5434. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5435. WREG32(VM_L2_CNTL2, 0);
  5436. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5437. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5438. radeon_gart_table_vram_unpin(rdev);
  5439. }
  5440. /**
  5441. * cik_pcie_gart_fini - vm fini callback
  5442. *
  5443. * @rdev: radeon_device pointer
  5444. *
  5445. * Tears down the driver GART/VM setup (CIK).
  5446. */
  5447. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5448. {
  5449. cik_pcie_gart_disable(rdev);
  5450. radeon_gart_table_vram_free(rdev);
  5451. radeon_gart_fini(rdev);
  5452. }
  5453. /* vm parser */
  5454. /**
  5455. * cik_ib_parse - vm ib_parse callback
  5456. *
  5457. * @rdev: radeon_device pointer
  5458. * @ib: indirect buffer pointer
  5459. *
  5460. * CIK uses hw IB checking so this is a nop (CIK).
  5461. */
  5462. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5463. {
  5464. return 0;
  5465. }
  5466. /*
  5467. * vm
  5468. * VMID 0 is the physical GPU addresses as used by the kernel.
  5469. * VMIDs 1-15 are used for userspace clients and are handled
  5470. * by the radeon vm/hsa code.
  5471. */
  5472. /**
  5473. * cik_vm_init - cik vm init callback
  5474. *
  5475. * @rdev: radeon_device pointer
  5476. *
  5477. * Inits cik specific vm parameters (number of VMs, base of vram for
  5478. * VMIDs 1-15) (CIK).
  5479. * Returns 0 for success.
  5480. */
  5481. int cik_vm_init(struct radeon_device *rdev)
  5482. {
  5483. /*
  5484. * number of VMs
  5485. * VMID 0 is reserved for System
  5486. * radeon graphics/compute will use VMIDs 1-7
  5487. * amdkfd will use VMIDs 8-15
  5488. */
  5489. rdev->vm_manager.nvm = RADEON_NUM_OF_VMIDS;
  5490. /* base offset of vram pages */
  5491. if (rdev->flags & RADEON_IS_IGP) {
  5492. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5493. tmp <<= 22;
  5494. rdev->vm_manager.vram_base_offset = tmp;
  5495. } else
  5496. rdev->vm_manager.vram_base_offset = 0;
  5497. return 0;
  5498. }
  5499. /**
  5500. * cik_vm_fini - cik vm fini callback
  5501. *
  5502. * @rdev: radeon_device pointer
  5503. *
  5504. * Tear down any asic specific VM setup (CIK).
  5505. */
  5506. void cik_vm_fini(struct radeon_device *rdev)
  5507. {
  5508. }
  5509. /**
  5510. * cik_vm_decode_fault - print human readable fault info
  5511. *
  5512. * @rdev: radeon_device pointer
  5513. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5514. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5515. *
  5516. * Print human readable fault information (CIK).
  5517. */
  5518. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5519. u32 status, u32 addr, u32 mc_client)
  5520. {
  5521. u32 mc_id;
  5522. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5523. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5524. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5525. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5526. if (rdev->family == CHIP_HAWAII)
  5527. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5528. else
  5529. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5530. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5531. protections, vmid, addr,
  5532. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5533. block, mc_client, mc_id);
  5534. }
  5535. /**
  5536. * cik_vm_flush - cik vm flush using the CP
  5537. *
  5538. * @rdev: radeon_device pointer
  5539. *
  5540. * Update the page table base and flush the VM TLB
  5541. * using the CP (CIK).
  5542. */
  5543. void cik_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
  5544. unsigned vm_id, uint64_t pd_addr)
  5545. {
  5546. int usepfp = (ring->idx == RADEON_RING_TYPE_GFX_INDEX);
  5547. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5548. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5549. WRITE_DATA_DST_SEL(0)));
  5550. if (vm_id < 8) {
  5551. radeon_ring_write(ring,
  5552. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2)) >> 2);
  5553. } else {
  5554. radeon_ring_write(ring,
  5555. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm_id - 8) << 2)) >> 2);
  5556. }
  5557. radeon_ring_write(ring, 0);
  5558. radeon_ring_write(ring, pd_addr >> 12);
  5559. /* update SH_MEM_* regs */
  5560. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5561. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5562. WRITE_DATA_DST_SEL(0)));
  5563. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5564. radeon_ring_write(ring, 0);
  5565. radeon_ring_write(ring, VMID(vm_id));
  5566. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5567. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5568. WRITE_DATA_DST_SEL(0)));
  5569. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5570. radeon_ring_write(ring, 0);
  5571. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5572. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5573. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5574. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5575. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5576. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5577. WRITE_DATA_DST_SEL(0)));
  5578. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5579. radeon_ring_write(ring, 0);
  5580. radeon_ring_write(ring, VMID(0));
  5581. /* HDP flush */
  5582. cik_hdp_flush_cp_ring_emit(rdev, ring->idx);
  5583. /* bits 0-15 are the VM contexts0-15 */
  5584. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5585. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5586. WRITE_DATA_DST_SEL(0)));
  5587. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5588. radeon_ring_write(ring, 0);
  5589. radeon_ring_write(ring, 1 << vm_id);
  5590. /* compute doesn't have PFP */
  5591. if (usepfp) {
  5592. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5593. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5594. radeon_ring_write(ring, 0x0);
  5595. }
  5596. }
  5597. /*
  5598. * RLC
  5599. * The RLC is a multi-purpose microengine that handles a
  5600. * variety of functions, the most important of which is
  5601. * the interrupt controller.
  5602. */
  5603. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5604. bool enable)
  5605. {
  5606. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5607. if (enable)
  5608. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5609. else
  5610. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5611. WREG32(CP_INT_CNTL_RING0, tmp);
  5612. }
  5613. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5614. {
  5615. u32 tmp;
  5616. tmp = RREG32(RLC_LB_CNTL);
  5617. if (enable)
  5618. tmp |= LOAD_BALANCE_ENABLE;
  5619. else
  5620. tmp &= ~LOAD_BALANCE_ENABLE;
  5621. WREG32(RLC_LB_CNTL, tmp);
  5622. }
  5623. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5624. {
  5625. u32 i, j, k;
  5626. u32 mask;
  5627. mutex_lock(&rdev->grbm_idx_mutex);
  5628. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5629. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5630. cik_select_se_sh(rdev, i, j);
  5631. for (k = 0; k < rdev->usec_timeout; k++) {
  5632. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5633. break;
  5634. udelay(1);
  5635. }
  5636. }
  5637. }
  5638. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5639. mutex_unlock(&rdev->grbm_idx_mutex);
  5640. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5641. for (k = 0; k < rdev->usec_timeout; k++) {
  5642. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5643. break;
  5644. udelay(1);
  5645. }
  5646. }
  5647. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5648. {
  5649. u32 tmp;
  5650. tmp = RREG32(RLC_CNTL);
  5651. if (tmp != rlc)
  5652. WREG32(RLC_CNTL, rlc);
  5653. }
  5654. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5655. {
  5656. u32 data, orig;
  5657. orig = data = RREG32(RLC_CNTL);
  5658. if (data & RLC_ENABLE) {
  5659. u32 i;
  5660. data &= ~RLC_ENABLE;
  5661. WREG32(RLC_CNTL, data);
  5662. for (i = 0; i < rdev->usec_timeout; i++) {
  5663. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5664. break;
  5665. udelay(1);
  5666. }
  5667. cik_wait_for_rlc_serdes(rdev);
  5668. }
  5669. return orig;
  5670. }
  5671. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5672. {
  5673. u32 tmp, i, mask;
  5674. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5675. WREG32(RLC_GPR_REG2, tmp);
  5676. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5677. for (i = 0; i < rdev->usec_timeout; i++) {
  5678. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5679. break;
  5680. udelay(1);
  5681. }
  5682. for (i = 0; i < rdev->usec_timeout; i++) {
  5683. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5684. break;
  5685. udelay(1);
  5686. }
  5687. }
  5688. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5689. {
  5690. u32 tmp;
  5691. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5692. WREG32(RLC_GPR_REG2, tmp);
  5693. }
  5694. /**
  5695. * cik_rlc_stop - stop the RLC ME
  5696. *
  5697. * @rdev: radeon_device pointer
  5698. *
  5699. * Halt the RLC ME (MicroEngine) (CIK).
  5700. */
  5701. static void cik_rlc_stop(struct radeon_device *rdev)
  5702. {
  5703. WREG32(RLC_CNTL, 0);
  5704. cik_enable_gui_idle_interrupt(rdev, false);
  5705. cik_wait_for_rlc_serdes(rdev);
  5706. }
  5707. /**
  5708. * cik_rlc_start - start the RLC ME
  5709. *
  5710. * @rdev: radeon_device pointer
  5711. *
  5712. * Unhalt the RLC ME (MicroEngine) (CIK).
  5713. */
  5714. static void cik_rlc_start(struct radeon_device *rdev)
  5715. {
  5716. WREG32(RLC_CNTL, RLC_ENABLE);
  5717. cik_enable_gui_idle_interrupt(rdev, true);
  5718. udelay(50);
  5719. }
  5720. /**
  5721. * cik_rlc_resume - setup the RLC hw
  5722. *
  5723. * @rdev: radeon_device pointer
  5724. *
  5725. * Initialize the RLC registers, load the ucode,
  5726. * and start the RLC (CIK).
  5727. * Returns 0 for success, -EINVAL if the ucode is not available.
  5728. */
  5729. static int cik_rlc_resume(struct radeon_device *rdev)
  5730. {
  5731. u32 i, size, tmp;
  5732. if (!rdev->rlc_fw)
  5733. return -EINVAL;
  5734. cik_rlc_stop(rdev);
  5735. /* disable CG */
  5736. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5737. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5738. si_rlc_reset(rdev);
  5739. cik_init_pg(rdev);
  5740. cik_init_cg(rdev);
  5741. WREG32(RLC_LB_CNTR_INIT, 0);
  5742. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5743. mutex_lock(&rdev->grbm_idx_mutex);
  5744. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5745. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5746. WREG32(RLC_LB_PARAMS, 0x00600408);
  5747. WREG32(RLC_LB_CNTL, 0x80000004);
  5748. mutex_unlock(&rdev->grbm_idx_mutex);
  5749. WREG32(RLC_MC_CNTL, 0);
  5750. WREG32(RLC_UCODE_CNTL, 0);
  5751. if (rdev->new_fw) {
  5752. const struct rlc_firmware_header_v1_0 *hdr =
  5753. (const struct rlc_firmware_header_v1_0 *)rdev->rlc_fw->data;
  5754. const __le32 *fw_data = (const __le32 *)
  5755. (rdev->rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5756. radeon_ucode_print_rlc_hdr(&hdr->header);
  5757. size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  5758. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5759. for (i = 0; i < size; i++)
  5760. WREG32(RLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  5761. WREG32(RLC_GPM_UCODE_ADDR, le32_to_cpu(hdr->header.ucode_version));
  5762. } else {
  5763. const __be32 *fw_data;
  5764. switch (rdev->family) {
  5765. case CHIP_BONAIRE:
  5766. case CHIP_HAWAII:
  5767. default:
  5768. size = BONAIRE_RLC_UCODE_SIZE;
  5769. break;
  5770. case CHIP_KAVERI:
  5771. size = KV_RLC_UCODE_SIZE;
  5772. break;
  5773. case CHIP_KABINI:
  5774. size = KB_RLC_UCODE_SIZE;
  5775. break;
  5776. case CHIP_MULLINS:
  5777. size = ML_RLC_UCODE_SIZE;
  5778. break;
  5779. }
  5780. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5781. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5782. for (i = 0; i < size; i++)
  5783. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5784. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5785. }
  5786. /* XXX - find out what chips support lbpw */
  5787. cik_enable_lbpw(rdev, false);
  5788. if (rdev->family == CHIP_BONAIRE)
  5789. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5790. cik_rlc_start(rdev);
  5791. return 0;
  5792. }
  5793. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5794. {
  5795. u32 data, orig, tmp, tmp2;
  5796. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5797. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5798. cik_enable_gui_idle_interrupt(rdev, true);
  5799. tmp = cik_halt_rlc(rdev);
  5800. mutex_lock(&rdev->grbm_idx_mutex);
  5801. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5802. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5803. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5804. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5805. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5806. mutex_unlock(&rdev->grbm_idx_mutex);
  5807. cik_update_rlc(rdev, tmp);
  5808. data |= CGCG_EN | CGLS_EN;
  5809. } else {
  5810. cik_enable_gui_idle_interrupt(rdev, false);
  5811. RREG32(CB_CGTT_SCLK_CTRL);
  5812. RREG32(CB_CGTT_SCLK_CTRL);
  5813. RREG32(CB_CGTT_SCLK_CTRL);
  5814. RREG32(CB_CGTT_SCLK_CTRL);
  5815. data &= ~(CGCG_EN | CGLS_EN);
  5816. }
  5817. if (orig != data)
  5818. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5819. }
  5820. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5821. {
  5822. u32 data, orig, tmp = 0;
  5823. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5824. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5825. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5826. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5827. data |= CP_MEM_LS_EN;
  5828. if (orig != data)
  5829. WREG32(CP_MEM_SLP_CNTL, data);
  5830. }
  5831. }
  5832. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5833. data |= 0x00000001;
  5834. data &= 0xfffffffd;
  5835. if (orig != data)
  5836. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5837. tmp = cik_halt_rlc(rdev);
  5838. mutex_lock(&rdev->grbm_idx_mutex);
  5839. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5840. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5841. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5842. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5843. WREG32(RLC_SERDES_WR_CTRL, data);
  5844. mutex_unlock(&rdev->grbm_idx_mutex);
  5845. cik_update_rlc(rdev, tmp);
  5846. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5847. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5848. data &= ~SM_MODE_MASK;
  5849. data |= SM_MODE(0x2);
  5850. data |= SM_MODE_ENABLE;
  5851. data &= ~CGTS_OVERRIDE;
  5852. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5853. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5854. data &= ~CGTS_LS_OVERRIDE;
  5855. data &= ~ON_MONITOR_ADD_MASK;
  5856. data |= ON_MONITOR_ADD_EN;
  5857. data |= ON_MONITOR_ADD(0x96);
  5858. if (orig != data)
  5859. WREG32(CGTS_SM_CTRL_REG, data);
  5860. }
  5861. } else {
  5862. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5863. data |= 0x00000003;
  5864. if (orig != data)
  5865. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5866. data = RREG32(RLC_MEM_SLP_CNTL);
  5867. if (data & RLC_MEM_LS_EN) {
  5868. data &= ~RLC_MEM_LS_EN;
  5869. WREG32(RLC_MEM_SLP_CNTL, data);
  5870. }
  5871. data = RREG32(CP_MEM_SLP_CNTL);
  5872. if (data & CP_MEM_LS_EN) {
  5873. data &= ~CP_MEM_LS_EN;
  5874. WREG32(CP_MEM_SLP_CNTL, data);
  5875. }
  5876. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5877. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5878. if (orig != data)
  5879. WREG32(CGTS_SM_CTRL_REG, data);
  5880. tmp = cik_halt_rlc(rdev);
  5881. mutex_lock(&rdev->grbm_idx_mutex);
  5882. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5883. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5884. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5885. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5886. WREG32(RLC_SERDES_WR_CTRL, data);
  5887. mutex_unlock(&rdev->grbm_idx_mutex);
  5888. cik_update_rlc(rdev, tmp);
  5889. }
  5890. }
  5891. static const u32 mc_cg_registers[] =
  5892. {
  5893. MC_HUB_MISC_HUB_CG,
  5894. MC_HUB_MISC_SIP_CG,
  5895. MC_HUB_MISC_VM_CG,
  5896. MC_XPB_CLK_GAT,
  5897. ATC_MISC_CG,
  5898. MC_CITF_MISC_WR_CG,
  5899. MC_CITF_MISC_RD_CG,
  5900. MC_CITF_MISC_VM_CG,
  5901. VM_L2_CG,
  5902. };
  5903. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5904. bool enable)
  5905. {
  5906. int i;
  5907. u32 orig, data;
  5908. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5909. orig = data = RREG32(mc_cg_registers[i]);
  5910. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5911. data |= MC_LS_ENABLE;
  5912. else
  5913. data &= ~MC_LS_ENABLE;
  5914. if (data != orig)
  5915. WREG32(mc_cg_registers[i], data);
  5916. }
  5917. }
  5918. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5919. bool enable)
  5920. {
  5921. int i;
  5922. u32 orig, data;
  5923. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5924. orig = data = RREG32(mc_cg_registers[i]);
  5925. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5926. data |= MC_CG_ENABLE;
  5927. else
  5928. data &= ~MC_CG_ENABLE;
  5929. if (data != orig)
  5930. WREG32(mc_cg_registers[i], data);
  5931. }
  5932. }
  5933. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5934. bool enable)
  5935. {
  5936. u32 orig, data;
  5937. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5938. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5939. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5940. } else {
  5941. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5942. data |= 0xff000000;
  5943. if (data != orig)
  5944. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5945. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5946. data |= 0xff000000;
  5947. if (data != orig)
  5948. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5949. }
  5950. }
  5951. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5952. bool enable)
  5953. {
  5954. u32 orig, data;
  5955. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5956. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5957. data |= 0x100;
  5958. if (orig != data)
  5959. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5960. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5961. data |= 0x100;
  5962. if (orig != data)
  5963. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5964. } else {
  5965. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5966. data &= ~0x100;
  5967. if (orig != data)
  5968. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5969. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5970. data &= ~0x100;
  5971. if (orig != data)
  5972. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5973. }
  5974. }
  5975. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5976. bool enable)
  5977. {
  5978. u32 orig, data;
  5979. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5980. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5981. data = 0xfff;
  5982. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5983. orig = data = RREG32(UVD_CGC_CTRL);
  5984. data |= DCM;
  5985. if (orig != data)
  5986. WREG32(UVD_CGC_CTRL, data);
  5987. } else {
  5988. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5989. data &= ~0xfff;
  5990. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5991. orig = data = RREG32(UVD_CGC_CTRL);
  5992. data &= ~DCM;
  5993. if (orig != data)
  5994. WREG32(UVD_CGC_CTRL, data);
  5995. }
  5996. }
  5997. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5998. bool enable)
  5999. {
  6000. u32 orig, data;
  6001. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  6002. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  6003. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  6004. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  6005. else
  6006. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  6007. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  6008. if (orig != data)
  6009. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  6010. }
  6011. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  6012. bool enable)
  6013. {
  6014. u32 orig, data;
  6015. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  6016. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  6017. data &= ~CLOCK_GATING_DIS;
  6018. else
  6019. data |= CLOCK_GATING_DIS;
  6020. if (orig != data)
  6021. WREG32(HDP_HOST_PATH_CNTL, data);
  6022. }
  6023. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  6024. bool enable)
  6025. {
  6026. u32 orig, data;
  6027. orig = data = RREG32(HDP_MEM_POWER_LS);
  6028. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  6029. data |= HDP_LS_ENABLE;
  6030. else
  6031. data &= ~HDP_LS_ENABLE;
  6032. if (orig != data)
  6033. WREG32(HDP_MEM_POWER_LS, data);
  6034. }
  6035. void cik_update_cg(struct radeon_device *rdev,
  6036. u32 block, bool enable)
  6037. {
  6038. if (block & RADEON_CG_BLOCK_GFX) {
  6039. cik_enable_gui_idle_interrupt(rdev, false);
  6040. /* order matters! */
  6041. if (enable) {
  6042. cik_enable_mgcg(rdev, true);
  6043. cik_enable_cgcg(rdev, true);
  6044. } else {
  6045. cik_enable_cgcg(rdev, false);
  6046. cik_enable_mgcg(rdev, false);
  6047. }
  6048. cik_enable_gui_idle_interrupt(rdev, true);
  6049. }
  6050. if (block & RADEON_CG_BLOCK_MC) {
  6051. if (!(rdev->flags & RADEON_IS_IGP)) {
  6052. cik_enable_mc_mgcg(rdev, enable);
  6053. cik_enable_mc_ls(rdev, enable);
  6054. }
  6055. }
  6056. if (block & RADEON_CG_BLOCK_SDMA) {
  6057. cik_enable_sdma_mgcg(rdev, enable);
  6058. cik_enable_sdma_mgls(rdev, enable);
  6059. }
  6060. if (block & RADEON_CG_BLOCK_BIF) {
  6061. cik_enable_bif_mgls(rdev, enable);
  6062. }
  6063. if (block & RADEON_CG_BLOCK_UVD) {
  6064. if (rdev->has_uvd)
  6065. cik_enable_uvd_mgcg(rdev, enable);
  6066. }
  6067. if (block & RADEON_CG_BLOCK_HDP) {
  6068. cik_enable_hdp_mgcg(rdev, enable);
  6069. cik_enable_hdp_ls(rdev, enable);
  6070. }
  6071. if (block & RADEON_CG_BLOCK_VCE) {
  6072. vce_v2_0_enable_mgcg(rdev, enable);
  6073. }
  6074. }
  6075. static void cik_init_cg(struct radeon_device *rdev)
  6076. {
  6077. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  6078. if (rdev->has_uvd)
  6079. si_init_uvd_internal_cg(rdev);
  6080. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  6081. RADEON_CG_BLOCK_SDMA |
  6082. RADEON_CG_BLOCK_BIF |
  6083. RADEON_CG_BLOCK_UVD |
  6084. RADEON_CG_BLOCK_HDP), true);
  6085. }
  6086. static void cik_fini_cg(struct radeon_device *rdev)
  6087. {
  6088. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  6089. RADEON_CG_BLOCK_SDMA |
  6090. RADEON_CG_BLOCK_BIF |
  6091. RADEON_CG_BLOCK_UVD |
  6092. RADEON_CG_BLOCK_HDP), false);
  6093. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  6094. }
  6095. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  6096. bool enable)
  6097. {
  6098. u32 data, orig;
  6099. orig = data = RREG32(RLC_PG_CNTL);
  6100. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  6101. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  6102. else
  6103. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  6104. if (orig != data)
  6105. WREG32(RLC_PG_CNTL, data);
  6106. }
  6107. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  6108. bool enable)
  6109. {
  6110. u32 data, orig;
  6111. orig = data = RREG32(RLC_PG_CNTL);
  6112. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  6113. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  6114. else
  6115. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  6116. if (orig != data)
  6117. WREG32(RLC_PG_CNTL, data);
  6118. }
  6119. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  6120. {
  6121. u32 data, orig;
  6122. orig = data = RREG32(RLC_PG_CNTL);
  6123. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  6124. data &= ~DISABLE_CP_PG;
  6125. else
  6126. data |= DISABLE_CP_PG;
  6127. if (orig != data)
  6128. WREG32(RLC_PG_CNTL, data);
  6129. }
  6130. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  6131. {
  6132. u32 data, orig;
  6133. orig = data = RREG32(RLC_PG_CNTL);
  6134. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  6135. data &= ~DISABLE_GDS_PG;
  6136. else
  6137. data |= DISABLE_GDS_PG;
  6138. if (orig != data)
  6139. WREG32(RLC_PG_CNTL, data);
  6140. }
  6141. #define CP_ME_TABLE_SIZE 96
  6142. #define CP_ME_TABLE_OFFSET 2048
  6143. #define CP_MEC_TABLE_OFFSET 4096
  6144. void cik_init_cp_pg_table(struct radeon_device *rdev)
  6145. {
  6146. volatile u32 *dst_ptr;
  6147. int me, i, max_me = 4;
  6148. u32 bo_offset = 0;
  6149. u32 table_offset, table_size;
  6150. if (rdev->family == CHIP_KAVERI)
  6151. max_me = 5;
  6152. if (rdev->rlc.cp_table_ptr == NULL)
  6153. return;
  6154. /* write the cp table buffer */
  6155. dst_ptr = rdev->rlc.cp_table_ptr;
  6156. for (me = 0; me < max_me; me++) {
  6157. if (rdev->new_fw) {
  6158. const __le32 *fw_data;
  6159. const struct gfx_firmware_header_v1_0 *hdr;
  6160. if (me == 0) {
  6161. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  6162. fw_data = (const __le32 *)
  6163. (rdev->ce_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6164. table_offset = le32_to_cpu(hdr->jt_offset);
  6165. table_size = le32_to_cpu(hdr->jt_size);
  6166. } else if (me == 1) {
  6167. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  6168. fw_data = (const __le32 *)
  6169. (rdev->pfp_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6170. table_offset = le32_to_cpu(hdr->jt_offset);
  6171. table_size = le32_to_cpu(hdr->jt_size);
  6172. } else if (me == 2) {
  6173. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  6174. fw_data = (const __le32 *)
  6175. (rdev->me_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6176. table_offset = le32_to_cpu(hdr->jt_offset);
  6177. table_size = le32_to_cpu(hdr->jt_size);
  6178. } else if (me == 3) {
  6179. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  6180. fw_data = (const __le32 *)
  6181. (rdev->mec_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6182. table_offset = le32_to_cpu(hdr->jt_offset);
  6183. table_size = le32_to_cpu(hdr->jt_size);
  6184. } else {
  6185. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  6186. fw_data = (const __le32 *)
  6187. (rdev->mec2_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6188. table_offset = le32_to_cpu(hdr->jt_offset);
  6189. table_size = le32_to_cpu(hdr->jt_size);
  6190. }
  6191. for (i = 0; i < table_size; i ++) {
  6192. dst_ptr[bo_offset + i] =
  6193. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  6194. }
  6195. bo_offset += table_size;
  6196. } else {
  6197. const __be32 *fw_data;
  6198. table_size = CP_ME_TABLE_SIZE;
  6199. if (me == 0) {
  6200. fw_data = (const __be32 *)rdev->ce_fw->data;
  6201. table_offset = CP_ME_TABLE_OFFSET;
  6202. } else if (me == 1) {
  6203. fw_data = (const __be32 *)rdev->pfp_fw->data;
  6204. table_offset = CP_ME_TABLE_OFFSET;
  6205. } else if (me == 2) {
  6206. fw_data = (const __be32 *)rdev->me_fw->data;
  6207. table_offset = CP_ME_TABLE_OFFSET;
  6208. } else {
  6209. fw_data = (const __be32 *)rdev->mec_fw->data;
  6210. table_offset = CP_MEC_TABLE_OFFSET;
  6211. }
  6212. for (i = 0; i < table_size; i ++) {
  6213. dst_ptr[bo_offset + i] =
  6214. cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  6215. }
  6216. bo_offset += table_size;
  6217. }
  6218. }
  6219. }
  6220. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  6221. bool enable)
  6222. {
  6223. u32 data, orig;
  6224. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  6225. orig = data = RREG32(RLC_PG_CNTL);
  6226. data |= GFX_PG_ENABLE;
  6227. if (orig != data)
  6228. WREG32(RLC_PG_CNTL, data);
  6229. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  6230. data |= AUTO_PG_EN;
  6231. if (orig != data)
  6232. WREG32(RLC_AUTO_PG_CTRL, data);
  6233. } else {
  6234. orig = data = RREG32(RLC_PG_CNTL);
  6235. data &= ~GFX_PG_ENABLE;
  6236. if (orig != data)
  6237. WREG32(RLC_PG_CNTL, data);
  6238. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  6239. data &= ~AUTO_PG_EN;
  6240. if (orig != data)
  6241. WREG32(RLC_AUTO_PG_CTRL, data);
  6242. data = RREG32(DB_RENDER_CONTROL);
  6243. }
  6244. }
  6245. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  6246. {
  6247. u32 mask = 0, tmp, tmp1;
  6248. int i;
  6249. mutex_lock(&rdev->grbm_idx_mutex);
  6250. cik_select_se_sh(rdev, se, sh);
  6251. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  6252. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  6253. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  6254. mutex_unlock(&rdev->grbm_idx_mutex);
  6255. tmp &= 0xffff0000;
  6256. tmp |= tmp1;
  6257. tmp >>= 16;
  6258. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  6259. mask <<= 1;
  6260. mask |= 1;
  6261. }
  6262. return (~tmp) & mask;
  6263. }
  6264. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  6265. {
  6266. u32 i, j, k, active_cu_number = 0;
  6267. u32 mask, counter, cu_bitmap;
  6268. u32 tmp = 0;
  6269. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  6270. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  6271. mask = 1;
  6272. cu_bitmap = 0;
  6273. counter = 0;
  6274. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  6275. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  6276. if (counter < 2)
  6277. cu_bitmap |= mask;
  6278. counter ++;
  6279. }
  6280. mask <<= 1;
  6281. }
  6282. active_cu_number += counter;
  6283. tmp |= (cu_bitmap << (i * 16 + j * 8));
  6284. }
  6285. }
  6286. WREG32(RLC_PG_AO_CU_MASK, tmp);
  6287. tmp = RREG32(RLC_MAX_PG_CU);
  6288. tmp &= ~MAX_PU_CU_MASK;
  6289. tmp |= MAX_PU_CU(active_cu_number);
  6290. WREG32(RLC_MAX_PG_CU, tmp);
  6291. }
  6292. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  6293. bool enable)
  6294. {
  6295. u32 data, orig;
  6296. orig = data = RREG32(RLC_PG_CNTL);
  6297. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  6298. data |= STATIC_PER_CU_PG_ENABLE;
  6299. else
  6300. data &= ~STATIC_PER_CU_PG_ENABLE;
  6301. if (orig != data)
  6302. WREG32(RLC_PG_CNTL, data);
  6303. }
  6304. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  6305. bool enable)
  6306. {
  6307. u32 data, orig;
  6308. orig = data = RREG32(RLC_PG_CNTL);
  6309. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  6310. data |= DYN_PER_CU_PG_ENABLE;
  6311. else
  6312. data &= ~DYN_PER_CU_PG_ENABLE;
  6313. if (orig != data)
  6314. WREG32(RLC_PG_CNTL, data);
  6315. }
  6316. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  6317. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  6318. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  6319. {
  6320. u32 data, orig;
  6321. u32 i;
  6322. if (rdev->rlc.cs_data) {
  6323. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6324. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  6325. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  6326. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  6327. } else {
  6328. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6329. for (i = 0; i < 3; i++)
  6330. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  6331. }
  6332. if (rdev->rlc.reg_list) {
  6333. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  6334. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  6335. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  6336. }
  6337. orig = data = RREG32(RLC_PG_CNTL);
  6338. data |= GFX_PG_SRC;
  6339. if (orig != data)
  6340. WREG32(RLC_PG_CNTL, data);
  6341. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  6342. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  6343. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  6344. data &= ~IDLE_POLL_COUNT_MASK;
  6345. data |= IDLE_POLL_COUNT(0x60);
  6346. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  6347. data = 0x10101010;
  6348. WREG32(RLC_PG_DELAY, data);
  6349. data = RREG32(RLC_PG_DELAY_2);
  6350. data &= ~0xff;
  6351. data |= 0x3;
  6352. WREG32(RLC_PG_DELAY_2, data);
  6353. data = RREG32(RLC_AUTO_PG_CTRL);
  6354. data &= ~GRBM_REG_SGIT_MASK;
  6355. data |= GRBM_REG_SGIT(0x700);
  6356. WREG32(RLC_AUTO_PG_CTRL, data);
  6357. }
  6358. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  6359. {
  6360. cik_enable_gfx_cgpg(rdev, enable);
  6361. cik_enable_gfx_static_mgpg(rdev, enable);
  6362. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  6363. }
  6364. u32 cik_get_csb_size(struct radeon_device *rdev)
  6365. {
  6366. u32 count = 0;
  6367. const struct cs_section_def *sect = NULL;
  6368. const struct cs_extent_def *ext = NULL;
  6369. if (rdev->rlc.cs_data == NULL)
  6370. return 0;
  6371. /* begin clear state */
  6372. count += 2;
  6373. /* context control state */
  6374. count += 3;
  6375. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6376. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6377. if (sect->id == SECT_CONTEXT)
  6378. count += 2 + ext->reg_count;
  6379. else
  6380. return 0;
  6381. }
  6382. }
  6383. /* pa_sc_raster_config/pa_sc_raster_config1 */
  6384. count += 4;
  6385. /* end clear state */
  6386. count += 2;
  6387. /* clear state */
  6388. count += 2;
  6389. return count;
  6390. }
  6391. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  6392. {
  6393. u32 count = 0, i;
  6394. const struct cs_section_def *sect = NULL;
  6395. const struct cs_extent_def *ext = NULL;
  6396. if (rdev->rlc.cs_data == NULL)
  6397. return;
  6398. if (buffer == NULL)
  6399. return;
  6400. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6401. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  6402. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  6403. buffer[count++] = cpu_to_le32(0x80000000);
  6404. buffer[count++] = cpu_to_le32(0x80000000);
  6405. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6406. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6407. if (sect->id == SECT_CONTEXT) {
  6408. buffer[count++] =
  6409. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  6410. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  6411. for (i = 0; i < ext->reg_count; i++)
  6412. buffer[count++] = cpu_to_le32(ext->extent[i]);
  6413. } else {
  6414. return;
  6415. }
  6416. }
  6417. }
  6418. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  6419. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  6420. switch (rdev->family) {
  6421. case CHIP_BONAIRE:
  6422. buffer[count++] = cpu_to_le32(0x16000012);
  6423. buffer[count++] = cpu_to_le32(0x00000000);
  6424. break;
  6425. case CHIP_KAVERI:
  6426. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6427. buffer[count++] = cpu_to_le32(0x00000000);
  6428. break;
  6429. case CHIP_KABINI:
  6430. case CHIP_MULLINS:
  6431. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6432. buffer[count++] = cpu_to_le32(0x00000000);
  6433. break;
  6434. case CHIP_HAWAII:
  6435. buffer[count++] = cpu_to_le32(0x3a00161a);
  6436. buffer[count++] = cpu_to_le32(0x0000002e);
  6437. break;
  6438. default:
  6439. buffer[count++] = cpu_to_le32(0x00000000);
  6440. buffer[count++] = cpu_to_le32(0x00000000);
  6441. break;
  6442. }
  6443. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6444. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  6445. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  6446. buffer[count++] = cpu_to_le32(0);
  6447. }
  6448. static void cik_init_pg(struct radeon_device *rdev)
  6449. {
  6450. if (rdev->pg_flags) {
  6451. cik_enable_sck_slowdown_on_pu(rdev, true);
  6452. cik_enable_sck_slowdown_on_pd(rdev, true);
  6453. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6454. cik_init_gfx_cgpg(rdev);
  6455. cik_enable_cp_pg(rdev, true);
  6456. cik_enable_gds_pg(rdev, true);
  6457. }
  6458. cik_init_ao_cu_mask(rdev);
  6459. cik_update_gfx_pg(rdev, true);
  6460. }
  6461. }
  6462. static void cik_fini_pg(struct radeon_device *rdev)
  6463. {
  6464. if (rdev->pg_flags) {
  6465. cik_update_gfx_pg(rdev, false);
  6466. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6467. cik_enable_cp_pg(rdev, false);
  6468. cik_enable_gds_pg(rdev, false);
  6469. }
  6470. }
  6471. }
  6472. /*
  6473. * Interrupts
  6474. * Starting with r6xx, interrupts are handled via a ring buffer.
  6475. * Ring buffers are areas of GPU accessible memory that the GPU
  6476. * writes interrupt vectors into and the host reads vectors out of.
  6477. * There is a rptr (read pointer) that determines where the
  6478. * host is currently reading, and a wptr (write pointer)
  6479. * which determines where the GPU has written. When the
  6480. * pointers are equal, the ring is idle. When the GPU
  6481. * writes vectors to the ring buffer, it increments the
  6482. * wptr. When there is an interrupt, the host then starts
  6483. * fetching commands and processing them until the pointers are
  6484. * equal again at which point it updates the rptr.
  6485. */
  6486. /**
  6487. * cik_enable_interrupts - Enable the interrupt ring buffer
  6488. *
  6489. * @rdev: radeon_device pointer
  6490. *
  6491. * Enable the interrupt ring buffer (CIK).
  6492. */
  6493. static void cik_enable_interrupts(struct radeon_device *rdev)
  6494. {
  6495. u32 ih_cntl = RREG32(IH_CNTL);
  6496. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6497. ih_cntl |= ENABLE_INTR;
  6498. ih_rb_cntl |= IH_RB_ENABLE;
  6499. WREG32(IH_CNTL, ih_cntl);
  6500. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6501. rdev->ih.enabled = true;
  6502. }
  6503. /**
  6504. * cik_disable_interrupts - Disable the interrupt ring buffer
  6505. *
  6506. * @rdev: radeon_device pointer
  6507. *
  6508. * Disable the interrupt ring buffer (CIK).
  6509. */
  6510. static void cik_disable_interrupts(struct radeon_device *rdev)
  6511. {
  6512. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6513. u32 ih_cntl = RREG32(IH_CNTL);
  6514. ih_rb_cntl &= ~IH_RB_ENABLE;
  6515. ih_cntl &= ~ENABLE_INTR;
  6516. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6517. WREG32(IH_CNTL, ih_cntl);
  6518. /* set rptr, wptr to 0 */
  6519. WREG32(IH_RB_RPTR, 0);
  6520. WREG32(IH_RB_WPTR, 0);
  6521. rdev->ih.enabled = false;
  6522. rdev->ih.rptr = 0;
  6523. }
  6524. /**
  6525. * cik_disable_interrupt_state - Disable all interrupt sources
  6526. *
  6527. * @rdev: radeon_device pointer
  6528. *
  6529. * Clear all interrupt enable bits used by the driver (CIK).
  6530. */
  6531. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6532. {
  6533. u32 tmp;
  6534. /* gfx ring */
  6535. tmp = RREG32(CP_INT_CNTL_RING0) &
  6536. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6537. WREG32(CP_INT_CNTL_RING0, tmp);
  6538. /* sdma */
  6539. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6540. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6541. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6542. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6543. /* compute queues */
  6544. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6545. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6546. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6547. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6548. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6549. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6550. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6551. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6552. /* grbm */
  6553. WREG32(GRBM_INT_CNTL, 0);
  6554. /* vline/vblank, etc. */
  6555. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6556. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6557. if (rdev->num_crtc >= 4) {
  6558. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6559. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6560. }
  6561. if (rdev->num_crtc >= 6) {
  6562. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6563. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6564. }
  6565. /* pflip */
  6566. if (rdev->num_crtc >= 2) {
  6567. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6568. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6569. }
  6570. if (rdev->num_crtc >= 4) {
  6571. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6572. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6573. }
  6574. if (rdev->num_crtc >= 6) {
  6575. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6576. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6577. }
  6578. /* dac hotplug */
  6579. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6580. /* digital hotplug */
  6581. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6582. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6583. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6584. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6585. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6586. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6587. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6588. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6589. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6590. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6591. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6592. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6593. }
  6594. /**
  6595. * cik_irq_init - init and enable the interrupt ring
  6596. *
  6597. * @rdev: radeon_device pointer
  6598. *
  6599. * Allocate a ring buffer for the interrupt controller,
  6600. * enable the RLC, disable interrupts, enable the IH
  6601. * ring buffer and enable it (CIK).
  6602. * Called at device load and reume.
  6603. * Returns 0 for success, errors for failure.
  6604. */
  6605. static int cik_irq_init(struct radeon_device *rdev)
  6606. {
  6607. int ret = 0;
  6608. int rb_bufsz;
  6609. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6610. /* allocate ring */
  6611. ret = r600_ih_ring_alloc(rdev);
  6612. if (ret)
  6613. return ret;
  6614. /* disable irqs */
  6615. cik_disable_interrupts(rdev);
  6616. /* init rlc */
  6617. ret = cik_rlc_resume(rdev);
  6618. if (ret) {
  6619. r600_ih_ring_fini(rdev);
  6620. return ret;
  6621. }
  6622. /* setup interrupt control */
  6623. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6624. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6625. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6626. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6627. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6628. */
  6629. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6630. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6631. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6632. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6633. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6634. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6635. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6636. IH_WPTR_OVERFLOW_CLEAR |
  6637. (rb_bufsz << 1));
  6638. if (rdev->wb.enabled)
  6639. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6640. /* set the writeback address whether it's enabled or not */
  6641. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6642. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6643. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6644. /* set rptr, wptr to 0 */
  6645. WREG32(IH_RB_RPTR, 0);
  6646. WREG32(IH_RB_WPTR, 0);
  6647. /* Default settings for IH_CNTL (disabled at first) */
  6648. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6649. /* RPTR_REARM only works if msi's are enabled */
  6650. if (rdev->msi_enabled)
  6651. ih_cntl |= RPTR_REARM;
  6652. WREG32(IH_CNTL, ih_cntl);
  6653. /* force the active interrupt state to all disabled */
  6654. cik_disable_interrupt_state(rdev);
  6655. pci_set_master(rdev->pdev);
  6656. /* enable irqs */
  6657. cik_enable_interrupts(rdev);
  6658. return ret;
  6659. }
  6660. /**
  6661. * cik_irq_set - enable/disable interrupt sources
  6662. *
  6663. * @rdev: radeon_device pointer
  6664. *
  6665. * Enable interrupt sources on the GPU (vblanks, hpd,
  6666. * etc.) (CIK).
  6667. * Returns 0 for success, errors for failure.
  6668. */
  6669. int cik_irq_set(struct radeon_device *rdev)
  6670. {
  6671. u32 cp_int_cntl;
  6672. u32 cp_m1p0;
  6673. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6674. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6675. u32 grbm_int_cntl = 0;
  6676. u32 dma_cntl, dma_cntl1;
  6677. u32 thermal_int;
  6678. if (!rdev->irq.installed) {
  6679. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6680. return -EINVAL;
  6681. }
  6682. /* don't enable anything if the ih is disabled */
  6683. if (!rdev->ih.enabled) {
  6684. cik_disable_interrupts(rdev);
  6685. /* force the active interrupt state to all disabled */
  6686. cik_disable_interrupt_state(rdev);
  6687. return 0;
  6688. }
  6689. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6690. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6691. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6692. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6693. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6694. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6695. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6696. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6697. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6698. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6699. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6700. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6701. if (rdev->flags & RADEON_IS_IGP)
  6702. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  6703. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  6704. else
  6705. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  6706. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  6707. /* enable CP interrupts on all rings */
  6708. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6709. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6710. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6711. }
  6712. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6713. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6714. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6715. if (ring->me == 1) {
  6716. switch (ring->pipe) {
  6717. case 0:
  6718. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6719. break;
  6720. default:
  6721. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6722. break;
  6723. }
  6724. } else {
  6725. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6726. }
  6727. }
  6728. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6729. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6730. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6731. if (ring->me == 1) {
  6732. switch (ring->pipe) {
  6733. case 0:
  6734. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6735. break;
  6736. default:
  6737. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6738. break;
  6739. }
  6740. } else {
  6741. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6742. }
  6743. }
  6744. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6745. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6746. dma_cntl |= TRAP_ENABLE;
  6747. }
  6748. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6749. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6750. dma_cntl1 |= TRAP_ENABLE;
  6751. }
  6752. if (rdev->irq.crtc_vblank_int[0] ||
  6753. atomic_read(&rdev->irq.pflip[0])) {
  6754. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6755. crtc1 |= VBLANK_INTERRUPT_MASK;
  6756. }
  6757. if (rdev->irq.crtc_vblank_int[1] ||
  6758. atomic_read(&rdev->irq.pflip[1])) {
  6759. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6760. crtc2 |= VBLANK_INTERRUPT_MASK;
  6761. }
  6762. if (rdev->irq.crtc_vblank_int[2] ||
  6763. atomic_read(&rdev->irq.pflip[2])) {
  6764. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6765. crtc3 |= VBLANK_INTERRUPT_MASK;
  6766. }
  6767. if (rdev->irq.crtc_vblank_int[3] ||
  6768. atomic_read(&rdev->irq.pflip[3])) {
  6769. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6770. crtc4 |= VBLANK_INTERRUPT_MASK;
  6771. }
  6772. if (rdev->irq.crtc_vblank_int[4] ||
  6773. atomic_read(&rdev->irq.pflip[4])) {
  6774. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6775. crtc5 |= VBLANK_INTERRUPT_MASK;
  6776. }
  6777. if (rdev->irq.crtc_vblank_int[5] ||
  6778. atomic_read(&rdev->irq.pflip[5])) {
  6779. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6780. crtc6 |= VBLANK_INTERRUPT_MASK;
  6781. }
  6782. if (rdev->irq.hpd[0]) {
  6783. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6784. hpd1 |= DC_HPDx_INT_EN;
  6785. }
  6786. if (rdev->irq.hpd[1]) {
  6787. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6788. hpd2 |= DC_HPDx_INT_EN;
  6789. }
  6790. if (rdev->irq.hpd[2]) {
  6791. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6792. hpd3 |= DC_HPDx_INT_EN;
  6793. }
  6794. if (rdev->irq.hpd[3]) {
  6795. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6796. hpd4 |= DC_HPDx_INT_EN;
  6797. }
  6798. if (rdev->irq.hpd[4]) {
  6799. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6800. hpd5 |= DC_HPDx_INT_EN;
  6801. }
  6802. if (rdev->irq.hpd[5]) {
  6803. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6804. hpd6 |= DC_HPDx_INT_EN;
  6805. }
  6806. if (rdev->irq.dpm_thermal) {
  6807. DRM_DEBUG("dpm thermal\n");
  6808. if (rdev->flags & RADEON_IS_IGP)
  6809. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  6810. else
  6811. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  6812. }
  6813. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6814. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6815. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6816. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6817. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6818. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6819. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6820. if (rdev->num_crtc >= 4) {
  6821. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6822. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6823. }
  6824. if (rdev->num_crtc >= 6) {
  6825. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6826. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6827. }
  6828. if (rdev->num_crtc >= 2) {
  6829. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6830. GRPH_PFLIP_INT_MASK);
  6831. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6832. GRPH_PFLIP_INT_MASK);
  6833. }
  6834. if (rdev->num_crtc >= 4) {
  6835. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6836. GRPH_PFLIP_INT_MASK);
  6837. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6838. GRPH_PFLIP_INT_MASK);
  6839. }
  6840. if (rdev->num_crtc >= 6) {
  6841. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6842. GRPH_PFLIP_INT_MASK);
  6843. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6844. GRPH_PFLIP_INT_MASK);
  6845. }
  6846. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6847. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6848. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6849. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6850. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6851. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6852. if (rdev->flags & RADEON_IS_IGP)
  6853. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  6854. else
  6855. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  6856. return 0;
  6857. }
  6858. /**
  6859. * cik_irq_ack - ack interrupt sources
  6860. *
  6861. * @rdev: radeon_device pointer
  6862. *
  6863. * Ack interrupt sources on the GPU (vblanks, hpd,
  6864. * etc.) (CIK). Certain interrupts sources are sw
  6865. * generated and do not require an explicit ack.
  6866. */
  6867. static inline void cik_irq_ack(struct radeon_device *rdev)
  6868. {
  6869. u32 tmp;
  6870. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6871. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6872. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6873. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6874. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6875. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6876. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6877. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6878. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6879. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6880. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6881. if (rdev->num_crtc >= 4) {
  6882. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6883. EVERGREEN_CRTC2_REGISTER_OFFSET);
  6884. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  6885. EVERGREEN_CRTC3_REGISTER_OFFSET);
  6886. }
  6887. if (rdev->num_crtc >= 6) {
  6888. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  6889. EVERGREEN_CRTC4_REGISTER_OFFSET);
  6890. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  6891. EVERGREEN_CRTC5_REGISTER_OFFSET);
  6892. }
  6893. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  6894. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6895. GRPH_PFLIP_INT_CLEAR);
  6896. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  6897. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6898. GRPH_PFLIP_INT_CLEAR);
  6899. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6900. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6901. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6902. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6903. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6904. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6905. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6906. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6907. if (rdev->num_crtc >= 4) {
  6908. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  6909. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6910. GRPH_PFLIP_INT_CLEAR);
  6911. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  6912. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6913. GRPH_PFLIP_INT_CLEAR);
  6914. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6915. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6916. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6917. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6918. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6919. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6920. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6921. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6922. }
  6923. if (rdev->num_crtc >= 6) {
  6924. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  6925. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6926. GRPH_PFLIP_INT_CLEAR);
  6927. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  6928. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6929. GRPH_PFLIP_INT_CLEAR);
  6930. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6931. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6932. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6933. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6934. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6935. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6936. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6937. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6938. }
  6939. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6940. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6941. tmp |= DC_HPDx_INT_ACK;
  6942. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6943. }
  6944. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6945. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6946. tmp |= DC_HPDx_INT_ACK;
  6947. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6948. }
  6949. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6950. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6951. tmp |= DC_HPDx_INT_ACK;
  6952. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6953. }
  6954. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6955. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6956. tmp |= DC_HPDx_INT_ACK;
  6957. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6958. }
  6959. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6960. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6961. tmp |= DC_HPDx_INT_ACK;
  6962. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6963. }
  6964. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6965. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6966. tmp |= DC_HPDx_INT_ACK;
  6967. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6968. }
  6969. }
  6970. /**
  6971. * cik_irq_disable - disable interrupts
  6972. *
  6973. * @rdev: radeon_device pointer
  6974. *
  6975. * Disable interrupts on the hw (CIK).
  6976. */
  6977. static void cik_irq_disable(struct radeon_device *rdev)
  6978. {
  6979. cik_disable_interrupts(rdev);
  6980. /* Wait and acknowledge irq */
  6981. mdelay(1);
  6982. cik_irq_ack(rdev);
  6983. cik_disable_interrupt_state(rdev);
  6984. }
  6985. /**
  6986. * cik_irq_disable - disable interrupts for suspend
  6987. *
  6988. * @rdev: radeon_device pointer
  6989. *
  6990. * Disable interrupts and stop the RLC (CIK).
  6991. * Used for suspend.
  6992. */
  6993. static void cik_irq_suspend(struct radeon_device *rdev)
  6994. {
  6995. cik_irq_disable(rdev);
  6996. cik_rlc_stop(rdev);
  6997. }
  6998. /**
  6999. * cik_irq_fini - tear down interrupt support
  7000. *
  7001. * @rdev: radeon_device pointer
  7002. *
  7003. * Disable interrupts on the hw and free the IH ring
  7004. * buffer (CIK).
  7005. * Used for driver unload.
  7006. */
  7007. static void cik_irq_fini(struct radeon_device *rdev)
  7008. {
  7009. cik_irq_suspend(rdev);
  7010. r600_ih_ring_fini(rdev);
  7011. }
  7012. /**
  7013. * cik_get_ih_wptr - get the IH ring buffer wptr
  7014. *
  7015. * @rdev: radeon_device pointer
  7016. *
  7017. * Get the IH ring buffer wptr from either the register
  7018. * or the writeback memory buffer (CIK). Also check for
  7019. * ring buffer overflow and deal with it.
  7020. * Used by cik_irq_process().
  7021. * Returns the value of the wptr.
  7022. */
  7023. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  7024. {
  7025. u32 wptr, tmp;
  7026. if (rdev->wb.enabled)
  7027. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  7028. else
  7029. wptr = RREG32(IH_RB_WPTR);
  7030. if (wptr & RB_OVERFLOW) {
  7031. wptr &= ~RB_OVERFLOW;
  7032. /* When a ring buffer overflow happen start parsing interrupt
  7033. * from the last not overwritten vector (wptr + 16). Hopefully
  7034. * this should allow us to catchup.
  7035. */
  7036. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  7037. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  7038. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  7039. tmp = RREG32(IH_RB_CNTL);
  7040. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  7041. WREG32(IH_RB_CNTL, tmp);
  7042. }
  7043. return (wptr & rdev->ih.ptr_mask);
  7044. }
  7045. /* CIK IV Ring
  7046. * Each IV ring entry is 128 bits:
  7047. * [7:0] - interrupt source id
  7048. * [31:8] - reserved
  7049. * [59:32] - interrupt source data
  7050. * [63:60] - reserved
  7051. * [71:64] - RINGID
  7052. * CP:
  7053. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  7054. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  7055. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  7056. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  7057. * PIPE_ID - ME0 0=3D
  7058. * - ME1&2 compute dispatcher (4 pipes each)
  7059. * SDMA:
  7060. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  7061. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  7062. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  7063. * [79:72] - VMID
  7064. * [95:80] - PASID
  7065. * [127:96] - reserved
  7066. */
  7067. /**
  7068. * cik_irq_process - interrupt handler
  7069. *
  7070. * @rdev: radeon_device pointer
  7071. *
  7072. * Interrupt hander (CIK). Walk the IH ring,
  7073. * ack interrupts and schedule work to handle
  7074. * interrupt events.
  7075. * Returns irq process return code.
  7076. */
  7077. int cik_irq_process(struct radeon_device *rdev)
  7078. {
  7079. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7080. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7081. u32 wptr;
  7082. u32 rptr;
  7083. u32 src_id, src_data, ring_id;
  7084. u8 me_id, pipe_id, queue_id;
  7085. u32 ring_index;
  7086. bool queue_hotplug = false;
  7087. bool queue_reset = false;
  7088. u32 addr, status, mc_client;
  7089. bool queue_thermal = false;
  7090. if (!rdev->ih.enabled || rdev->shutdown)
  7091. return IRQ_NONE;
  7092. wptr = cik_get_ih_wptr(rdev);
  7093. restart_ih:
  7094. /* is somebody else already processing irqs? */
  7095. if (atomic_xchg(&rdev->ih.lock, 1))
  7096. return IRQ_NONE;
  7097. rptr = rdev->ih.rptr;
  7098. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  7099. /* Order reading of wptr vs. reading of IH ring data */
  7100. rmb();
  7101. /* display interrupts */
  7102. cik_irq_ack(rdev);
  7103. while (rptr != wptr) {
  7104. /* wptr/rptr are in bytes! */
  7105. ring_index = rptr / 4;
  7106. radeon_kfd_interrupt(rdev,
  7107. (const void *) &rdev->ih.ring[ring_index]);
  7108. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  7109. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  7110. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  7111. switch (src_id) {
  7112. case 1: /* D1 vblank/vline */
  7113. switch (src_data) {
  7114. case 0: /* D1 vblank */
  7115. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  7116. if (rdev->irq.crtc_vblank_int[0]) {
  7117. drm_handle_vblank(rdev->ddev, 0);
  7118. rdev->pm.vblank_sync = true;
  7119. wake_up(&rdev->irq.vblank_queue);
  7120. }
  7121. if (atomic_read(&rdev->irq.pflip[0]))
  7122. radeon_crtc_handle_vblank(rdev, 0);
  7123. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  7124. DRM_DEBUG("IH: D1 vblank\n");
  7125. }
  7126. break;
  7127. case 1: /* D1 vline */
  7128. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  7129. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  7130. DRM_DEBUG("IH: D1 vline\n");
  7131. }
  7132. break;
  7133. default:
  7134. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7135. break;
  7136. }
  7137. break;
  7138. case 2: /* D2 vblank/vline */
  7139. switch (src_data) {
  7140. case 0: /* D2 vblank */
  7141. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  7142. if (rdev->irq.crtc_vblank_int[1]) {
  7143. drm_handle_vblank(rdev->ddev, 1);
  7144. rdev->pm.vblank_sync = true;
  7145. wake_up(&rdev->irq.vblank_queue);
  7146. }
  7147. if (atomic_read(&rdev->irq.pflip[1]))
  7148. radeon_crtc_handle_vblank(rdev, 1);
  7149. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  7150. DRM_DEBUG("IH: D2 vblank\n");
  7151. }
  7152. break;
  7153. case 1: /* D2 vline */
  7154. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  7155. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  7156. DRM_DEBUG("IH: D2 vline\n");
  7157. }
  7158. break;
  7159. default:
  7160. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7161. break;
  7162. }
  7163. break;
  7164. case 3: /* D3 vblank/vline */
  7165. switch (src_data) {
  7166. case 0: /* D3 vblank */
  7167. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  7168. if (rdev->irq.crtc_vblank_int[2]) {
  7169. drm_handle_vblank(rdev->ddev, 2);
  7170. rdev->pm.vblank_sync = true;
  7171. wake_up(&rdev->irq.vblank_queue);
  7172. }
  7173. if (atomic_read(&rdev->irq.pflip[2]))
  7174. radeon_crtc_handle_vblank(rdev, 2);
  7175. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  7176. DRM_DEBUG("IH: D3 vblank\n");
  7177. }
  7178. break;
  7179. case 1: /* D3 vline */
  7180. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  7181. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  7182. DRM_DEBUG("IH: D3 vline\n");
  7183. }
  7184. break;
  7185. default:
  7186. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7187. break;
  7188. }
  7189. break;
  7190. case 4: /* D4 vblank/vline */
  7191. switch (src_data) {
  7192. case 0: /* D4 vblank */
  7193. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  7194. if (rdev->irq.crtc_vblank_int[3]) {
  7195. drm_handle_vblank(rdev->ddev, 3);
  7196. rdev->pm.vblank_sync = true;
  7197. wake_up(&rdev->irq.vblank_queue);
  7198. }
  7199. if (atomic_read(&rdev->irq.pflip[3]))
  7200. radeon_crtc_handle_vblank(rdev, 3);
  7201. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  7202. DRM_DEBUG("IH: D4 vblank\n");
  7203. }
  7204. break;
  7205. case 1: /* D4 vline */
  7206. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  7207. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  7208. DRM_DEBUG("IH: D4 vline\n");
  7209. }
  7210. break;
  7211. default:
  7212. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7213. break;
  7214. }
  7215. break;
  7216. case 5: /* D5 vblank/vline */
  7217. switch (src_data) {
  7218. case 0: /* D5 vblank */
  7219. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  7220. if (rdev->irq.crtc_vblank_int[4]) {
  7221. drm_handle_vblank(rdev->ddev, 4);
  7222. rdev->pm.vblank_sync = true;
  7223. wake_up(&rdev->irq.vblank_queue);
  7224. }
  7225. if (atomic_read(&rdev->irq.pflip[4]))
  7226. radeon_crtc_handle_vblank(rdev, 4);
  7227. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  7228. DRM_DEBUG("IH: D5 vblank\n");
  7229. }
  7230. break;
  7231. case 1: /* D5 vline */
  7232. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  7233. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  7234. DRM_DEBUG("IH: D5 vline\n");
  7235. }
  7236. break;
  7237. default:
  7238. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7239. break;
  7240. }
  7241. break;
  7242. case 6: /* D6 vblank/vline */
  7243. switch (src_data) {
  7244. case 0: /* D6 vblank */
  7245. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  7246. if (rdev->irq.crtc_vblank_int[5]) {
  7247. drm_handle_vblank(rdev->ddev, 5);
  7248. rdev->pm.vblank_sync = true;
  7249. wake_up(&rdev->irq.vblank_queue);
  7250. }
  7251. if (atomic_read(&rdev->irq.pflip[5]))
  7252. radeon_crtc_handle_vblank(rdev, 5);
  7253. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  7254. DRM_DEBUG("IH: D6 vblank\n");
  7255. }
  7256. break;
  7257. case 1: /* D6 vline */
  7258. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  7259. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  7260. DRM_DEBUG("IH: D6 vline\n");
  7261. }
  7262. break;
  7263. default:
  7264. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7265. break;
  7266. }
  7267. break;
  7268. case 8: /* D1 page flip */
  7269. case 10: /* D2 page flip */
  7270. case 12: /* D3 page flip */
  7271. case 14: /* D4 page flip */
  7272. case 16: /* D5 page flip */
  7273. case 18: /* D6 page flip */
  7274. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  7275. if (radeon_use_pflipirq > 0)
  7276. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  7277. break;
  7278. case 42: /* HPD hotplug */
  7279. switch (src_data) {
  7280. case 0:
  7281. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  7282. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  7283. queue_hotplug = true;
  7284. DRM_DEBUG("IH: HPD1\n");
  7285. }
  7286. break;
  7287. case 1:
  7288. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  7289. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  7290. queue_hotplug = true;
  7291. DRM_DEBUG("IH: HPD2\n");
  7292. }
  7293. break;
  7294. case 2:
  7295. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  7296. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  7297. queue_hotplug = true;
  7298. DRM_DEBUG("IH: HPD3\n");
  7299. }
  7300. break;
  7301. case 3:
  7302. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  7303. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  7304. queue_hotplug = true;
  7305. DRM_DEBUG("IH: HPD4\n");
  7306. }
  7307. break;
  7308. case 4:
  7309. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  7310. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  7311. queue_hotplug = true;
  7312. DRM_DEBUG("IH: HPD5\n");
  7313. }
  7314. break;
  7315. case 5:
  7316. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  7317. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  7318. queue_hotplug = true;
  7319. DRM_DEBUG("IH: HPD6\n");
  7320. }
  7321. break;
  7322. default:
  7323. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7324. break;
  7325. }
  7326. break;
  7327. case 124: /* UVD */
  7328. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  7329. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  7330. break;
  7331. case 146:
  7332. case 147:
  7333. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  7334. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  7335. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  7336. /* reset addr and status */
  7337. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  7338. if (addr == 0x0 && status == 0x0)
  7339. break;
  7340. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  7341. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  7342. addr);
  7343. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  7344. status);
  7345. cik_vm_decode_fault(rdev, status, addr, mc_client);
  7346. break;
  7347. case 167: /* VCE */
  7348. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  7349. switch (src_data) {
  7350. case 0:
  7351. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  7352. break;
  7353. case 1:
  7354. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  7355. break;
  7356. default:
  7357. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  7358. break;
  7359. }
  7360. break;
  7361. case 176: /* GFX RB CP_INT */
  7362. case 177: /* GFX IB CP_INT */
  7363. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7364. break;
  7365. case 181: /* CP EOP event */
  7366. DRM_DEBUG("IH: CP EOP\n");
  7367. /* XXX check the bitfield order! */
  7368. me_id = (ring_id & 0x60) >> 5;
  7369. pipe_id = (ring_id & 0x18) >> 3;
  7370. queue_id = (ring_id & 0x7) >> 0;
  7371. switch (me_id) {
  7372. case 0:
  7373. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7374. break;
  7375. case 1:
  7376. case 2:
  7377. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  7378. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7379. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  7380. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7381. break;
  7382. }
  7383. break;
  7384. case 184: /* CP Privileged reg access */
  7385. DRM_ERROR("Illegal register access in command stream\n");
  7386. /* XXX check the bitfield order! */
  7387. me_id = (ring_id & 0x60) >> 5;
  7388. pipe_id = (ring_id & 0x18) >> 3;
  7389. queue_id = (ring_id & 0x7) >> 0;
  7390. switch (me_id) {
  7391. case 0:
  7392. /* This results in a full GPU reset, but all we need to do is soft
  7393. * reset the CP for gfx
  7394. */
  7395. queue_reset = true;
  7396. break;
  7397. case 1:
  7398. /* XXX compute */
  7399. queue_reset = true;
  7400. break;
  7401. case 2:
  7402. /* XXX compute */
  7403. queue_reset = true;
  7404. break;
  7405. }
  7406. break;
  7407. case 185: /* CP Privileged inst */
  7408. DRM_ERROR("Illegal instruction in command stream\n");
  7409. /* XXX check the bitfield order! */
  7410. me_id = (ring_id & 0x60) >> 5;
  7411. pipe_id = (ring_id & 0x18) >> 3;
  7412. queue_id = (ring_id & 0x7) >> 0;
  7413. switch (me_id) {
  7414. case 0:
  7415. /* This results in a full GPU reset, but all we need to do is soft
  7416. * reset the CP for gfx
  7417. */
  7418. queue_reset = true;
  7419. break;
  7420. case 1:
  7421. /* XXX compute */
  7422. queue_reset = true;
  7423. break;
  7424. case 2:
  7425. /* XXX compute */
  7426. queue_reset = true;
  7427. break;
  7428. }
  7429. break;
  7430. case 224: /* SDMA trap event */
  7431. /* XXX check the bitfield order! */
  7432. me_id = (ring_id & 0x3) >> 0;
  7433. queue_id = (ring_id & 0xc) >> 2;
  7434. DRM_DEBUG("IH: SDMA trap\n");
  7435. switch (me_id) {
  7436. case 0:
  7437. switch (queue_id) {
  7438. case 0:
  7439. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7440. break;
  7441. case 1:
  7442. /* XXX compute */
  7443. break;
  7444. case 2:
  7445. /* XXX compute */
  7446. break;
  7447. }
  7448. break;
  7449. case 1:
  7450. switch (queue_id) {
  7451. case 0:
  7452. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7453. break;
  7454. case 1:
  7455. /* XXX compute */
  7456. break;
  7457. case 2:
  7458. /* XXX compute */
  7459. break;
  7460. }
  7461. break;
  7462. }
  7463. break;
  7464. case 230: /* thermal low to high */
  7465. DRM_DEBUG("IH: thermal low to high\n");
  7466. rdev->pm.dpm.thermal.high_to_low = false;
  7467. queue_thermal = true;
  7468. break;
  7469. case 231: /* thermal high to low */
  7470. DRM_DEBUG("IH: thermal high to low\n");
  7471. rdev->pm.dpm.thermal.high_to_low = true;
  7472. queue_thermal = true;
  7473. break;
  7474. case 233: /* GUI IDLE */
  7475. DRM_DEBUG("IH: GUI idle\n");
  7476. break;
  7477. case 241: /* SDMA Privileged inst */
  7478. case 247: /* SDMA Privileged inst */
  7479. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7480. /* XXX check the bitfield order! */
  7481. me_id = (ring_id & 0x3) >> 0;
  7482. queue_id = (ring_id & 0xc) >> 2;
  7483. switch (me_id) {
  7484. case 0:
  7485. switch (queue_id) {
  7486. case 0:
  7487. queue_reset = true;
  7488. break;
  7489. case 1:
  7490. /* XXX compute */
  7491. queue_reset = true;
  7492. break;
  7493. case 2:
  7494. /* XXX compute */
  7495. queue_reset = true;
  7496. break;
  7497. }
  7498. break;
  7499. case 1:
  7500. switch (queue_id) {
  7501. case 0:
  7502. queue_reset = true;
  7503. break;
  7504. case 1:
  7505. /* XXX compute */
  7506. queue_reset = true;
  7507. break;
  7508. case 2:
  7509. /* XXX compute */
  7510. queue_reset = true;
  7511. break;
  7512. }
  7513. break;
  7514. }
  7515. break;
  7516. default:
  7517. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7518. break;
  7519. }
  7520. /* wptr/rptr are in bytes! */
  7521. rptr += 16;
  7522. rptr &= rdev->ih.ptr_mask;
  7523. WREG32(IH_RB_RPTR, rptr);
  7524. }
  7525. if (queue_hotplug)
  7526. schedule_work(&rdev->hotplug_work);
  7527. if (queue_reset) {
  7528. rdev->needs_reset = true;
  7529. wake_up_all(&rdev->fence_queue);
  7530. }
  7531. if (queue_thermal)
  7532. schedule_work(&rdev->pm.dpm.thermal.work);
  7533. rdev->ih.rptr = rptr;
  7534. atomic_set(&rdev->ih.lock, 0);
  7535. /* make sure wptr hasn't changed while processing */
  7536. wptr = cik_get_ih_wptr(rdev);
  7537. if (wptr != rptr)
  7538. goto restart_ih;
  7539. return IRQ_HANDLED;
  7540. }
  7541. /*
  7542. * startup/shutdown callbacks
  7543. */
  7544. /**
  7545. * cik_startup - program the asic to a functional state
  7546. *
  7547. * @rdev: radeon_device pointer
  7548. *
  7549. * Programs the asic to a functional state (CIK).
  7550. * Called by cik_init() and cik_resume().
  7551. * Returns 0 for success, error for failure.
  7552. */
  7553. static int cik_startup(struct radeon_device *rdev)
  7554. {
  7555. struct radeon_ring *ring;
  7556. u32 nop;
  7557. int r;
  7558. /* enable pcie gen2/3 link */
  7559. cik_pcie_gen3_enable(rdev);
  7560. /* enable aspm */
  7561. cik_program_aspm(rdev);
  7562. /* scratch needs to be initialized before MC */
  7563. r = r600_vram_scratch_init(rdev);
  7564. if (r)
  7565. return r;
  7566. cik_mc_program(rdev);
  7567. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7568. r = ci_mc_load_microcode(rdev);
  7569. if (r) {
  7570. DRM_ERROR("Failed to load MC firmware!\n");
  7571. return r;
  7572. }
  7573. }
  7574. r = cik_pcie_gart_enable(rdev);
  7575. if (r)
  7576. return r;
  7577. cik_gpu_init(rdev);
  7578. /* allocate rlc buffers */
  7579. if (rdev->flags & RADEON_IS_IGP) {
  7580. if (rdev->family == CHIP_KAVERI) {
  7581. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7582. rdev->rlc.reg_list_size =
  7583. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7584. } else {
  7585. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7586. rdev->rlc.reg_list_size =
  7587. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7588. }
  7589. }
  7590. rdev->rlc.cs_data = ci_cs_data;
  7591. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  7592. r = sumo_rlc_init(rdev);
  7593. if (r) {
  7594. DRM_ERROR("Failed to init rlc BOs!\n");
  7595. return r;
  7596. }
  7597. /* allocate wb buffer */
  7598. r = radeon_wb_init(rdev);
  7599. if (r)
  7600. return r;
  7601. /* allocate mec buffers */
  7602. r = cik_mec_init(rdev);
  7603. if (r) {
  7604. DRM_ERROR("Failed to init MEC BOs!\n");
  7605. return r;
  7606. }
  7607. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7608. if (r) {
  7609. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7610. return r;
  7611. }
  7612. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7613. if (r) {
  7614. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7615. return r;
  7616. }
  7617. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7618. if (r) {
  7619. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7620. return r;
  7621. }
  7622. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7623. if (r) {
  7624. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7625. return r;
  7626. }
  7627. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7628. if (r) {
  7629. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7630. return r;
  7631. }
  7632. r = radeon_uvd_resume(rdev);
  7633. if (!r) {
  7634. r = uvd_v4_2_resume(rdev);
  7635. if (!r) {
  7636. r = radeon_fence_driver_start_ring(rdev,
  7637. R600_RING_TYPE_UVD_INDEX);
  7638. if (r)
  7639. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  7640. }
  7641. }
  7642. if (r)
  7643. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7644. r = radeon_vce_resume(rdev);
  7645. if (!r) {
  7646. r = vce_v2_0_resume(rdev);
  7647. if (!r)
  7648. r = radeon_fence_driver_start_ring(rdev,
  7649. TN_RING_TYPE_VCE1_INDEX);
  7650. if (!r)
  7651. r = radeon_fence_driver_start_ring(rdev,
  7652. TN_RING_TYPE_VCE2_INDEX);
  7653. }
  7654. if (r) {
  7655. dev_err(rdev->dev, "VCE init error (%d).\n", r);
  7656. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7657. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7658. }
  7659. /* Enable IRQ */
  7660. if (!rdev->irq.installed) {
  7661. r = radeon_irq_kms_init(rdev);
  7662. if (r)
  7663. return r;
  7664. }
  7665. r = cik_irq_init(rdev);
  7666. if (r) {
  7667. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7668. radeon_irq_kms_fini(rdev);
  7669. return r;
  7670. }
  7671. cik_irq_set(rdev);
  7672. if (rdev->family == CHIP_HAWAII) {
  7673. if (rdev->new_fw)
  7674. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7675. else
  7676. nop = RADEON_CP_PACKET2;
  7677. } else {
  7678. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7679. }
  7680. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7681. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7682. nop);
  7683. if (r)
  7684. return r;
  7685. /* set up the compute queues */
  7686. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7687. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7688. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7689. nop);
  7690. if (r)
  7691. return r;
  7692. ring->me = 1; /* first MEC */
  7693. ring->pipe = 0; /* first pipe */
  7694. ring->queue = 0; /* first queue */
  7695. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7696. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7697. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7698. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7699. nop);
  7700. if (r)
  7701. return r;
  7702. /* dGPU only have 1 MEC */
  7703. ring->me = 1; /* first MEC */
  7704. ring->pipe = 0; /* first pipe */
  7705. ring->queue = 1; /* second queue */
  7706. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7707. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7708. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7709. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7710. if (r)
  7711. return r;
  7712. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7713. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7714. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7715. if (r)
  7716. return r;
  7717. r = cik_cp_resume(rdev);
  7718. if (r)
  7719. return r;
  7720. r = cik_sdma_resume(rdev);
  7721. if (r)
  7722. return r;
  7723. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7724. if (ring->ring_size) {
  7725. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7726. RADEON_CP_PACKET2);
  7727. if (!r)
  7728. r = uvd_v1_0_init(rdev);
  7729. if (r)
  7730. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  7731. }
  7732. r = -ENOENT;
  7733. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7734. if (ring->ring_size)
  7735. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7736. VCE_CMD_NO_OP);
  7737. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7738. if (ring->ring_size)
  7739. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7740. VCE_CMD_NO_OP);
  7741. if (!r)
  7742. r = vce_v1_0_init(rdev);
  7743. else if (r != -ENOENT)
  7744. DRM_ERROR("radeon: failed initializing VCE (%d).\n", r);
  7745. r = radeon_ib_pool_init(rdev);
  7746. if (r) {
  7747. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7748. return r;
  7749. }
  7750. r = radeon_vm_manager_init(rdev);
  7751. if (r) {
  7752. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7753. return r;
  7754. }
  7755. r = dce6_audio_init(rdev);
  7756. if (r)
  7757. return r;
  7758. r = radeon_kfd_resume(rdev);
  7759. if (r)
  7760. return r;
  7761. return 0;
  7762. }
  7763. /**
  7764. * cik_resume - resume the asic to a functional state
  7765. *
  7766. * @rdev: radeon_device pointer
  7767. *
  7768. * Programs the asic to a functional state (CIK).
  7769. * Called at resume.
  7770. * Returns 0 for success, error for failure.
  7771. */
  7772. int cik_resume(struct radeon_device *rdev)
  7773. {
  7774. int r;
  7775. /* post card */
  7776. atom_asic_init(rdev->mode_info.atom_context);
  7777. /* init golden registers */
  7778. cik_init_golden_registers(rdev);
  7779. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7780. radeon_pm_resume(rdev);
  7781. rdev->accel_working = true;
  7782. r = cik_startup(rdev);
  7783. if (r) {
  7784. DRM_ERROR("cik startup failed on resume\n");
  7785. rdev->accel_working = false;
  7786. return r;
  7787. }
  7788. return r;
  7789. }
  7790. /**
  7791. * cik_suspend - suspend the asic
  7792. *
  7793. * @rdev: radeon_device pointer
  7794. *
  7795. * Bring the chip into a state suitable for suspend (CIK).
  7796. * Called at suspend.
  7797. * Returns 0 for success.
  7798. */
  7799. int cik_suspend(struct radeon_device *rdev)
  7800. {
  7801. radeon_kfd_suspend(rdev);
  7802. radeon_pm_suspend(rdev);
  7803. dce6_audio_fini(rdev);
  7804. radeon_vm_manager_fini(rdev);
  7805. cik_cp_enable(rdev, false);
  7806. cik_sdma_enable(rdev, false);
  7807. uvd_v1_0_fini(rdev);
  7808. radeon_uvd_suspend(rdev);
  7809. radeon_vce_suspend(rdev);
  7810. cik_fini_pg(rdev);
  7811. cik_fini_cg(rdev);
  7812. cik_irq_suspend(rdev);
  7813. radeon_wb_disable(rdev);
  7814. cik_pcie_gart_disable(rdev);
  7815. return 0;
  7816. }
  7817. /* Plan is to move initialization in that function and use
  7818. * helper function so that radeon_device_init pretty much
  7819. * do nothing more than calling asic specific function. This
  7820. * should also allow to remove a bunch of callback function
  7821. * like vram_info.
  7822. */
  7823. /**
  7824. * cik_init - asic specific driver and hw init
  7825. *
  7826. * @rdev: radeon_device pointer
  7827. *
  7828. * Setup asic specific driver variables and program the hw
  7829. * to a functional state (CIK).
  7830. * Called at driver startup.
  7831. * Returns 0 for success, errors for failure.
  7832. */
  7833. int cik_init(struct radeon_device *rdev)
  7834. {
  7835. struct radeon_ring *ring;
  7836. int r;
  7837. /* Read BIOS */
  7838. if (!radeon_get_bios(rdev)) {
  7839. if (ASIC_IS_AVIVO(rdev))
  7840. return -EINVAL;
  7841. }
  7842. /* Must be an ATOMBIOS */
  7843. if (!rdev->is_atom_bios) {
  7844. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7845. return -EINVAL;
  7846. }
  7847. r = radeon_atombios_init(rdev);
  7848. if (r)
  7849. return r;
  7850. /* Post card if necessary */
  7851. if (!radeon_card_posted(rdev)) {
  7852. if (!rdev->bios) {
  7853. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7854. return -EINVAL;
  7855. }
  7856. DRM_INFO("GPU not posted. posting now...\n");
  7857. atom_asic_init(rdev->mode_info.atom_context);
  7858. }
  7859. /* init golden registers */
  7860. cik_init_golden_registers(rdev);
  7861. /* Initialize scratch registers */
  7862. cik_scratch_init(rdev);
  7863. /* Initialize surface registers */
  7864. radeon_surface_init(rdev);
  7865. /* Initialize clocks */
  7866. radeon_get_clock_info(rdev->ddev);
  7867. /* Fence driver */
  7868. r = radeon_fence_driver_init(rdev);
  7869. if (r)
  7870. return r;
  7871. /* initialize memory controller */
  7872. r = cik_mc_init(rdev);
  7873. if (r)
  7874. return r;
  7875. /* Memory manager */
  7876. r = radeon_bo_init(rdev);
  7877. if (r)
  7878. return r;
  7879. if (rdev->flags & RADEON_IS_IGP) {
  7880. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7881. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7882. r = cik_init_microcode(rdev);
  7883. if (r) {
  7884. DRM_ERROR("Failed to load firmware!\n");
  7885. return r;
  7886. }
  7887. }
  7888. } else {
  7889. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7890. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7891. !rdev->mc_fw) {
  7892. r = cik_init_microcode(rdev);
  7893. if (r) {
  7894. DRM_ERROR("Failed to load firmware!\n");
  7895. return r;
  7896. }
  7897. }
  7898. }
  7899. /* Initialize power management */
  7900. radeon_pm_init(rdev);
  7901. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7902. ring->ring_obj = NULL;
  7903. r600_ring_init(rdev, ring, 1024 * 1024);
  7904. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7905. ring->ring_obj = NULL;
  7906. r600_ring_init(rdev, ring, 1024 * 1024);
  7907. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7908. if (r)
  7909. return r;
  7910. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7911. ring->ring_obj = NULL;
  7912. r600_ring_init(rdev, ring, 1024 * 1024);
  7913. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7914. if (r)
  7915. return r;
  7916. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7917. ring->ring_obj = NULL;
  7918. r600_ring_init(rdev, ring, 256 * 1024);
  7919. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7920. ring->ring_obj = NULL;
  7921. r600_ring_init(rdev, ring, 256 * 1024);
  7922. r = radeon_uvd_init(rdev);
  7923. if (!r) {
  7924. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7925. ring->ring_obj = NULL;
  7926. r600_ring_init(rdev, ring, 4096);
  7927. }
  7928. r = radeon_vce_init(rdev);
  7929. if (!r) {
  7930. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7931. ring->ring_obj = NULL;
  7932. r600_ring_init(rdev, ring, 4096);
  7933. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7934. ring->ring_obj = NULL;
  7935. r600_ring_init(rdev, ring, 4096);
  7936. }
  7937. rdev->ih.ring_obj = NULL;
  7938. r600_ih_ring_init(rdev, 64 * 1024);
  7939. r = r600_pcie_gart_init(rdev);
  7940. if (r)
  7941. return r;
  7942. rdev->accel_working = true;
  7943. r = cik_startup(rdev);
  7944. if (r) {
  7945. dev_err(rdev->dev, "disabling GPU acceleration\n");
  7946. cik_cp_fini(rdev);
  7947. cik_sdma_fini(rdev);
  7948. cik_irq_fini(rdev);
  7949. sumo_rlc_fini(rdev);
  7950. cik_mec_fini(rdev);
  7951. radeon_wb_fini(rdev);
  7952. radeon_ib_pool_fini(rdev);
  7953. radeon_vm_manager_fini(rdev);
  7954. radeon_irq_kms_fini(rdev);
  7955. cik_pcie_gart_fini(rdev);
  7956. rdev->accel_working = false;
  7957. }
  7958. /* Don't start up if the MC ucode is missing.
  7959. * The default clocks and voltages before the MC ucode
  7960. * is loaded are not suffient for advanced operations.
  7961. */
  7962. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7963. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7964. return -EINVAL;
  7965. }
  7966. return 0;
  7967. }
  7968. /**
  7969. * cik_fini - asic specific driver and hw fini
  7970. *
  7971. * @rdev: radeon_device pointer
  7972. *
  7973. * Tear down the asic specific driver variables and program the hw
  7974. * to an idle state (CIK).
  7975. * Called at driver unload.
  7976. */
  7977. void cik_fini(struct radeon_device *rdev)
  7978. {
  7979. radeon_pm_fini(rdev);
  7980. cik_cp_fini(rdev);
  7981. cik_sdma_fini(rdev);
  7982. cik_fini_pg(rdev);
  7983. cik_fini_cg(rdev);
  7984. cik_irq_fini(rdev);
  7985. sumo_rlc_fini(rdev);
  7986. cik_mec_fini(rdev);
  7987. radeon_wb_fini(rdev);
  7988. radeon_vm_manager_fini(rdev);
  7989. radeon_ib_pool_fini(rdev);
  7990. radeon_irq_kms_fini(rdev);
  7991. uvd_v1_0_fini(rdev);
  7992. radeon_uvd_fini(rdev);
  7993. radeon_vce_fini(rdev);
  7994. cik_pcie_gart_fini(rdev);
  7995. r600_vram_scratch_fini(rdev);
  7996. radeon_gem_fini(rdev);
  7997. radeon_fence_driver_fini(rdev);
  7998. radeon_bo_fini(rdev);
  7999. radeon_atombios_fini(rdev);
  8000. kfree(rdev->bios);
  8001. rdev->bios = NULL;
  8002. }
  8003. void dce8_program_fmt(struct drm_encoder *encoder)
  8004. {
  8005. struct drm_device *dev = encoder->dev;
  8006. struct radeon_device *rdev = dev->dev_private;
  8007. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  8008. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  8009. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  8010. int bpc = 0;
  8011. u32 tmp = 0;
  8012. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  8013. if (connector) {
  8014. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  8015. bpc = radeon_get_monitor_bpc(connector);
  8016. dither = radeon_connector->dither;
  8017. }
  8018. /* LVDS/eDP FMT is set up by atom */
  8019. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  8020. return;
  8021. /* not needed for analog */
  8022. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  8023. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  8024. return;
  8025. if (bpc == 0)
  8026. return;
  8027. switch (bpc) {
  8028. case 6:
  8029. if (dither == RADEON_FMT_DITHER_ENABLE)
  8030. /* XXX sort out optimal dither settings */
  8031. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8032. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  8033. else
  8034. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  8035. break;
  8036. case 8:
  8037. if (dither == RADEON_FMT_DITHER_ENABLE)
  8038. /* XXX sort out optimal dither settings */
  8039. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8040. FMT_RGB_RANDOM_ENABLE |
  8041. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  8042. else
  8043. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  8044. break;
  8045. case 10:
  8046. if (dither == RADEON_FMT_DITHER_ENABLE)
  8047. /* XXX sort out optimal dither settings */
  8048. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8049. FMT_RGB_RANDOM_ENABLE |
  8050. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  8051. else
  8052. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  8053. break;
  8054. default:
  8055. /* not needed */
  8056. break;
  8057. }
  8058. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  8059. }
  8060. /* display watermark setup */
  8061. /**
  8062. * dce8_line_buffer_adjust - Set up the line buffer
  8063. *
  8064. * @rdev: radeon_device pointer
  8065. * @radeon_crtc: the selected display controller
  8066. * @mode: the current display mode on the selected display
  8067. * controller
  8068. *
  8069. * Setup up the line buffer allocation for
  8070. * the selected display controller (CIK).
  8071. * Returns the line buffer size in pixels.
  8072. */
  8073. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  8074. struct radeon_crtc *radeon_crtc,
  8075. struct drm_display_mode *mode)
  8076. {
  8077. u32 tmp, buffer_alloc, i;
  8078. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  8079. /*
  8080. * Line Buffer Setup
  8081. * There are 6 line buffers, one for each display controllers.
  8082. * There are 3 partitions per LB. Select the number of partitions
  8083. * to enable based on the display width. For display widths larger
  8084. * than 4096, you need use to use 2 display controllers and combine
  8085. * them using the stereo blender.
  8086. */
  8087. if (radeon_crtc->base.enabled && mode) {
  8088. if (mode->crtc_hdisplay < 1920) {
  8089. tmp = 1;
  8090. buffer_alloc = 2;
  8091. } else if (mode->crtc_hdisplay < 2560) {
  8092. tmp = 2;
  8093. buffer_alloc = 2;
  8094. } else if (mode->crtc_hdisplay < 4096) {
  8095. tmp = 0;
  8096. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8097. } else {
  8098. DRM_DEBUG_KMS("Mode too big for LB!\n");
  8099. tmp = 0;
  8100. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8101. }
  8102. } else {
  8103. tmp = 1;
  8104. buffer_alloc = 0;
  8105. }
  8106. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  8107. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  8108. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  8109. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  8110. for (i = 0; i < rdev->usec_timeout; i++) {
  8111. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  8112. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  8113. break;
  8114. udelay(1);
  8115. }
  8116. if (radeon_crtc->base.enabled && mode) {
  8117. switch (tmp) {
  8118. case 0:
  8119. default:
  8120. return 4096 * 2;
  8121. case 1:
  8122. return 1920 * 2;
  8123. case 2:
  8124. return 2560 * 2;
  8125. }
  8126. }
  8127. /* controller not enabled, so no lb used */
  8128. return 0;
  8129. }
  8130. /**
  8131. * cik_get_number_of_dram_channels - get the number of dram channels
  8132. *
  8133. * @rdev: radeon_device pointer
  8134. *
  8135. * Look up the number of video ram channels (CIK).
  8136. * Used for display watermark bandwidth calculations
  8137. * Returns the number of dram channels
  8138. */
  8139. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  8140. {
  8141. u32 tmp = RREG32(MC_SHARED_CHMAP);
  8142. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  8143. case 0:
  8144. default:
  8145. return 1;
  8146. case 1:
  8147. return 2;
  8148. case 2:
  8149. return 4;
  8150. case 3:
  8151. return 8;
  8152. case 4:
  8153. return 3;
  8154. case 5:
  8155. return 6;
  8156. case 6:
  8157. return 10;
  8158. case 7:
  8159. return 12;
  8160. case 8:
  8161. return 16;
  8162. }
  8163. }
  8164. struct dce8_wm_params {
  8165. u32 dram_channels; /* number of dram channels */
  8166. u32 yclk; /* bandwidth per dram data pin in kHz */
  8167. u32 sclk; /* engine clock in kHz */
  8168. u32 disp_clk; /* display clock in kHz */
  8169. u32 src_width; /* viewport width */
  8170. u32 active_time; /* active display time in ns */
  8171. u32 blank_time; /* blank time in ns */
  8172. bool interlaced; /* mode is interlaced */
  8173. fixed20_12 vsc; /* vertical scale ratio */
  8174. u32 num_heads; /* number of active crtcs */
  8175. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  8176. u32 lb_size; /* line buffer allocated to pipe */
  8177. u32 vtaps; /* vertical scaler taps */
  8178. };
  8179. /**
  8180. * dce8_dram_bandwidth - get the dram bandwidth
  8181. *
  8182. * @wm: watermark calculation data
  8183. *
  8184. * Calculate the raw dram bandwidth (CIK).
  8185. * Used for display watermark bandwidth calculations
  8186. * Returns the dram bandwidth in MBytes/s
  8187. */
  8188. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  8189. {
  8190. /* Calculate raw DRAM Bandwidth */
  8191. fixed20_12 dram_efficiency; /* 0.7 */
  8192. fixed20_12 yclk, dram_channels, bandwidth;
  8193. fixed20_12 a;
  8194. a.full = dfixed_const(1000);
  8195. yclk.full = dfixed_const(wm->yclk);
  8196. yclk.full = dfixed_div(yclk, a);
  8197. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8198. a.full = dfixed_const(10);
  8199. dram_efficiency.full = dfixed_const(7);
  8200. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  8201. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8202. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  8203. return dfixed_trunc(bandwidth);
  8204. }
  8205. /**
  8206. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  8207. *
  8208. * @wm: watermark calculation data
  8209. *
  8210. * Calculate the dram bandwidth used for display (CIK).
  8211. * Used for display watermark bandwidth calculations
  8212. * Returns the dram bandwidth for display in MBytes/s
  8213. */
  8214. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8215. {
  8216. /* Calculate DRAM Bandwidth and the part allocated to display. */
  8217. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  8218. fixed20_12 yclk, dram_channels, bandwidth;
  8219. fixed20_12 a;
  8220. a.full = dfixed_const(1000);
  8221. yclk.full = dfixed_const(wm->yclk);
  8222. yclk.full = dfixed_div(yclk, a);
  8223. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8224. a.full = dfixed_const(10);
  8225. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  8226. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  8227. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8228. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  8229. return dfixed_trunc(bandwidth);
  8230. }
  8231. /**
  8232. * dce8_data_return_bandwidth - get the data return bandwidth
  8233. *
  8234. * @wm: watermark calculation data
  8235. *
  8236. * Calculate the data return bandwidth used for display (CIK).
  8237. * Used for display watermark bandwidth calculations
  8238. * Returns the data return bandwidth in MBytes/s
  8239. */
  8240. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  8241. {
  8242. /* Calculate the display Data return Bandwidth */
  8243. fixed20_12 return_efficiency; /* 0.8 */
  8244. fixed20_12 sclk, bandwidth;
  8245. fixed20_12 a;
  8246. a.full = dfixed_const(1000);
  8247. sclk.full = dfixed_const(wm->sclk);
  8248. sclk.full = dfixed_div(sclk, a);
  8249. a.full = dfixed_const(10);
  8250. return_efficiency.full = dfixed_const(8);
  8251. return_efficiency.full = dfixed_div(return_efficiency, a);
  8252. a.full = dfixed_const(32);
  8253. bandwidth.full = dfixed_mul(a, sclk);
  8254. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  8255. return dfixed_trunc(bandwidth);
  8256. }
  8257. /**
  8258. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  8259. *
  8260. * @wm: watermark calculation data
  8261. *
  8262. * Calculate the dmif bandwidth used for display (CIK).
  8263. * Used for display watermark bandwidth calculations
  8264. * Returns the dmif bandwidth in MBytes/s
  8265. */
  8266. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  8267. {
  8268. /* Calculate the DMIF Request Bandwidth */
  8269. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  8270. fixed20_12 disp_clk, bandwidth;
  8271. fixed20_12 a, b;
  8272. a.full = dfixed_const(1000);
  8273. disp_clk.full = dfixed_const(wm->disp_clk);
  8274. disp_clk.full = dfixed_div(disp_clk, a);
  8275. a.full = dfixed_const(32);
  8276. b.full = dfixed_mul(a, disp_clk);
  8277. a.full = dfixed_const(10);
  8278. disp_clk_request_efficiency.full = dfixed_const(8);
  8279. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  8280. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  8281. return dfixed_trunc(bandwidth);
  8282. }
  8283. /**
  8284. * dce8_available_bandwidth - get the min available bandwidth
  8285. *
  8286. * @wm: watermark calculation data
  8287. *
  8288. * Calculate the min available bandwidth used for display (CIK).
  8289. * Used for display watermark bandwidth calculations
  8290. * Returns the min available bandwidth in MBytes/s
  8291. */
  8292. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  8293. {
  8294. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  8295. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  8296. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  8297. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  8298. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  8299. }
  8300. /**
  8301. * dce8_average_bandwidth - get the average available bandwidth
  8302. *
  8303. * @wm: watermark calculation data
  8304. *
  8305. * Calculate the average available bandwidth used for display (CIK).
  8306. * Used for display watermark bandwidth calculations
  8307. * Returns the average available bandwidth in MBytes/s
  8308. */
  8309. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  8310. {
  8311. /* Calculate the display mode Average Bandwidth
  8312. * DisplayMode should contain the source and destination dimensions,
  8313. * timing, etc.
  8314. */
  8315. fixed20_12 bpp;
  8316. fixed20_12 line_time;
  8317. fixed20_12 src_width;
  8318. fixed20_12 bandwidth;
  8319. fixed20_12 a;
  8320. a.full = dfixed_const(1000);
  8321. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  8322. line_time.full = dfixed_div(line_time, a);
  8323. bpp.full = dfixed_const(wm->bytes_per_pixel);
  8324. src_width.full = dfixed_const(wm->src_width);
  8325. bandwidth.full = dfixed_mul(src_width, bpp);
  8326. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  8327. bandwidth.full = dfixed_div(bandwidth, line_time);
  8328. return dfixed_trunc(bandwidth);
  8329. }
  8330. /**
  8331. * dce8_latency_watermark - get the latency watermark
  8332. *
  8333. * @wm: watermark calculation data
  8334. *
  8335. * Calculate the latency watermark (CIK).
  8336. * Used for display watermark bandwidth calculations
  8337. * Returns the latency watermark in ns
  8338. */
  8339. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  8340. {
  8341. /* First calculate the latency in ns */
  8342. u32 mc_latency = 2000; /* 2000 ns. */
  8343. u32 available_bandwidth = dce8_available_bandwidth(wm);
  8344. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  8345. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  8346. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  8347. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  8348. (wm->num_heads * cursor_line_pair_return_time);
  8349. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  8350. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  8351. u32 tmp, dmif_size = 12288;
  8352. fixed20_12 a, b, c;
  8353. if (wm->num_heads == 0)
  8354. return 0;
  8355. a.full = dfixed_const(2);
  8356. b.full = dfixed_const(1);
  8357. if ((wm->vsc.full > a.full) ||
  8358. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  8359. (wm->vtaps >= 5) ||
  8360. ((wm->vsc.full >= a.full) && wm->interlaced))
  8361. max_src_lines_per_dst_line = 4;
  8362. else
  8363. max_src_lines_per_dst_line = 2;
  8364. a.full = dfixed_const(available_bandwidth);
  8365. b.full = dfixed_const(wm->num_heads);
  8366. a.full = dfixed_div(a, b);
  8367. b.full = dfixed_const(mc_latency + 512);
  8368. c.full = dfixed_const(wm->disp_clk);
  8369. b.full = dfixed_div(b, c);
  8370. c.full = dfixed_const(dmif_size);
  8371. b.full = dfixed_div(c, b);
  8372. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  8373. b.full = dfixed_const(1000);
  8374. c.full = dfixed_const(wm->disp_clk);
  8375. b.full = dfixed_div(c, b);
  8376. c.full = dfixed_const(wm->bytes_per_pixel);
  8377. b.full = dfixed_mul(b, c);
  8378. lb_fill_bw = min(tmp, dfixed_trunc(b));
  8379. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  8380. b.full = dfixed_const(1000);
  8381. c.full = dfixed_const(lb_fill_bw);
  8382. b.full = dfixed_div(c, b);
  8383. a.full = dfixed_div(a, b);
  8384. line_fill_time = dfixed_trunc(a);
  8385. if (line_fill_time < wm->active_time)
  8386. return latency;
  8387. else
  8388. return latency + (line_fill_time - wm->active_time);
  8389. }
  8390. /**
  8391. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  8392. * average and available dram bandwidth
  8393. *
  8394. * @wm: watermark calculation data
  8395. *
  8396. * Check if the display average bandwidth fits in the display
  8397. * dram bandwidth (CIK).
  8398. * Used for display watermark bandwidth calculations
  8399. * Returns true if the display fits, false if not.
  8400. */
  8401. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8402. {
  8403. if (dce8_average_bandwidth(wm) <=
  8404. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  8405. return true;
  8406. else
  8407. return false;
  8408. }
  8409. /**
  8410. * dce8_average_bandwidth_vs_available_bandwidth - check
  8411. * average and available bandwidth
  8412. *
  8413. * @wm: watermark calculation data
  8414. *
  8415. * Check if the display average bandwidth fits in the display
  8416. * available bandwidth (CIK).
  8417. * Used for display watermark bandwidth calculations
  8418. * Returns true if the display fits, false if not.
  8419. */
  8420. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8421. {
  8422. if (dce8_average_bandwidth(wm) <=
  8423. (dce8_available_bandwidth(wm) / wm->num_heads))
  8424. return true;
  8425. else
  8426. return false;
  8427. }
  8428. /**
  8429. * dce8_check_latency_hiding - check latency hiding
  8430. *
  8431. * @wm: watermark calculation data
  8432. *
  8433. * Check latency hiding (CIK).
  8434. * Used for display watermark bandwidth calculations
  8435. * Returns true if the display fits, false if not.
  8436. */
  8437. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8438. {
  8439. u32 lb_partitions = wm->lb_size / wm->src_width;
  8440. u32 line_time = wm->active_time + wm->blank_time;
  8441. u32 latency_tolerant_lines;
  8442. u32 latency_hiding;
  8443. fixed20_12 a;
  8444. a.full = dfixed_const(1);
  8445. if (wm->vsc.full > a.full)
  8446. latency_tolerant_lines = 1;
  8447. else {
  8448. if (lb_partitions <= (wm->vtaps + 1))
  8449. latency_tolerant_lines = 1;
  8450. else
  8451. latency_tolerant_lines = 2;
  8452. }
  8453. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8454. if (dce8_latency_watermark(wm) <= latency_hiding)
  8455. return true;
  8456. else
  8457. return false;
  8458. }
  8459. /**
  8460. * dce8_program_watermarks - program display watermarks
  8461. *
  8462. * @rdev: radeon_device pointer
  8463. * @radeon_crtc: the selected display controller
  8464. * @lb_size: line buffer size
  8465. * @num_heads: number of display controllers in use
  8466. *
  8467. * Calculate and program the display watermarks for the
  8468. * selected display controller (CIK).
  8469. */
  8470. static void dce8_program_watermarks(struct radeon_device *rdev,
  8471. struct radeon_crtc *radeon_crtc,
  8472. u32 lb_size, u32 num_heads)
  8473. {
  8474. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8475. struct dce8_wm_params wm_low, wm_high;
  8476. u32 pixel_period;
  8477. u32 line_time = 0;
  8478. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8479. u32 tmp, wm_mask;
  8480. if (radeon_crtc->base.enabled && num_heads && mode) {
  8481. pixel_period = 1000000 / (u32)mode->clock;
  8482. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  8483. /* watermark for high clocks */
  8484. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8485. rdev->pm.dpm_enabled) {
  8486. wm_high.yclk =
  8487. radeon_dpm_get_mclk(rdev, false) * 10;
  8488. wm_high.sclk =
  8489. radeon_dpm_get_sclk(rdev, false) * 10;
  8490. } else {
  8491. wm_high.yclk = rdev->pm.current_mclk * 10;
  8492. wm_high.sclk = rdev->pm.current_sclk * 10;
  8493. }
  8494. wm_high.disp_clk = mode->clock;
  8495. wm_high.src_width = mode->crtc_hdisplay;
  8496. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  8497. wm_high.blank_time = line_time - wm_high.active_time;
  8498. wm_high.interlaced = false;
  8499. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8500. wm_high.interlaced = true;
  8501. wm_high.vsc = radeon_crtc->vsc;
  8502. wm_high.vtaps = 1;
  8503. if (radeon_crtc->rmx_type != RMX_OFF)
  8504. wm_high.vtaps = 2;
  8505. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8506. wm_high.lb_size = lb_size;
  8507. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8508. wm_high.num_heads = num_heads;
  8509. /* set for high clocks */
  8510. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8511. /* possibly force display priority to high */
  8512. /* should really do this at mode validation time... */
  8513. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8514. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8515. !dce8_check_latency_hiding(&wm_high) ||
  8516. (rdev->disp_priority == 2)) {
  8517. DRM_DEBUG_KMS("force priority to high\n");
  8518. }
  8519. /* watermark for low clocks */
  8520. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8521. rdev->pm.dpm_enabled) {
  8522. wm_low.yclk =
  8523. radeon_dpm_get_mclk(rdev, true) * 10;
  8524. wm_low.sclk =
  8525. radeon_dpm_get_sclk(rdev, true) * 10;
  8526. } else {
  8527. wm_low.yclk = rdev->pm.current_mclk * 10;
  8528. wm_low.sclk = rdev->pm.current_sclk * 10;
  8529. }
  8530. wm_low.disp_clk = mode->clock;
  8531. wm_low.src_width = mode->crtc_hdisplay;
  8532. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8533. wm_low.blank_time = line_time - wm_low.active_time;
  8534. wm_low.interlaced = false;
  8535. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8536. wm_low.interlaced = true;
  8537. wm_low.vsc = radeon_crtc->vsc;
  8538. wm_low.vtaps = 1;
  8539. if (radeon_crtc->rmx_type != RMX_OFF)
  8540. wm_low.vtaps = 2;
  8541. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8542. wm_low.lb_size = lb_size;
  8543. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8544. wm_low.num_heads = num_heads;
  8545. /* set for low clocks */
  8546. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8547. /* possibly force display priority to high */
  8548. /* should really do this at mode validation time... */
  8549. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8550. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8551. !dce8_check_latency_hiding(&wm_low) ||
  8552. (rdev->disp_priority == 2)) {
  8553. DRM_DEBUG_KMS("force priority to high\n");
  8554. }
  8555. }
  8556. /* select wm A */
  8557. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8558. tmp = wm_mask;
  8559. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8560. tmp |= LATENCY_WATERMARK_MASK(1);
  8561. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8562. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8563. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8564. LATENCY_HIGH_WATERMARK(line_time)));
  8565. /* select wm B */
  8566. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8567. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8568. tmp |= LATENCY_WATERMARK_MASK(2);
  8569. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8570. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8571. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8572. LATENCY_HIGH_WATERMARK(line_time)));
  8573. /* restore original selection */
  8574. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8575. /* save values for DPM */
  8576. radeon_crtc->line_time = line_time;
  8577. radeon_crtc->wm_high = latency_watermark_a;
  8578. radeon_crtc->wm_low = latency_watermark_b;
  8579. }
  8580. /**
  8581. * dce8_bandwidth_update - program display watermarks
  8582. *
  8583. * @rdev: radeon_device pointer
  8584. *
  8585. * Calculate and program the display watermarks and line
  8586. * buffer allocation (CIK).
  8587. */
  8588. void dce8_bandwidth_update(struct radeon_device *rdev)
  8589. {
  8590. struct drm_display_mode *mode = NULL;
  8591. u32 num_heads = 0, lb_size;
  8592. int i;
  8593. if (!rdev->mode_info.mode_config_initialized)
  8594. return;
  8595. radeon_update_display_priority(rdev);
  8596. for (i = 0; i < rdev->num_crtc; i++) {
  8597. if (rdev->mode_info.crtcs[i]->base.enabled)
  8598. num_heads++;
  8599. }
  8600. for (i = 0; i < rdev->num_crtc; i++) {
  8601. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8602. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8603. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8604. }
  8605. }
  8606. /**
  8607. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8608. *
  8609. * @rdev: radeon_device pointer
  8610. *
  8611. * Fetches a GPU clock counter snapshot (SI).
  8612. * Returns the 64 bit clock counter snapshot.
  8613. */
  8614. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8615. {
  8616. uint64_t clock;
  8617. mutex_lock(&rdev->gpu_clock_mutex);
  8618. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8619. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8620. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8621. mutex_unlock(&rdev->gpu_clock_mutex);
  8622. return clock;
  8623. }
  8624. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8625. u32 cntl_reg, u32 status_reg)
  8626. {
  8627. int r, i;
  8628. struct atom_clock_dividers dividers;
  8629. uint32_t tmp;
  8630. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8631. clock, false, &dividers);
  8632. if (r)
  8633. return r;
  8634. tmp = RREG32_SMC(cntl_reg);
  8635. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8636. tmp |= dividers.post_divider;
  8637. WREG32_SMC(cntl_reg, tmp);
  8638. for (i = 0; i < 100; i++) {
  8639. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8640. break;
  8641. mdelay(10);
  8642. }
  8643. if (i == 100)
  8644. return -ETIMEDOUT;
  8645. return 0;
  8646. }
  8647. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8648. {
  8649. int r = 0;
  8650. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8651. if (r)
  8652. return r;
  8653. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8654. return r;
  8655. }
  8656. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8657. {
  8658. int r, i;
  8659. struct atom_clock_dividers dividers;
  8660. u32 tmp;
  8661. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8662. ecclk, false, &dividers);
  8663. if (r)
  8664. return r;
  8665. for (i = 0; i < 100; i++) {
  8666. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8667. break;
  8668. mdelay(10);
  8669. }
  8670. if (i == 100)
  8671. return -ETIMEDOUT;
  8672. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8673. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8674. tmp |= dividers.post_divider;
  8675. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8676. for (i = 0; i < 100; i++) {
  8677. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8678. break;
  8679. mdelay(10);
  8680. }
  8681. if (i == 100)
  8682. return -ETIMEDOUT;
  8683. return 0;
  8684. }
  8685. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8686. {
  8687. struct pci_dev *root = rdev->pdev->bus->self;
  8688. int bridge_pos, gpu_pos;
  8689. u32 speed_cntl, mask, current_data_rate;
  8690. int ret, i;
  8691. u16 tmp16;
  8692. if (pci_is_root_bus(rdev->pdev->bus))
  8693. return;
  8694. if (radeon_pcie_gen2 == 0)
  8695. return;
  8696. if (rdev->flags & RADEON_IS_IGP)
  8697. return;
  8698. if (!(rdev->flags & RADEON_IS_PCIE))
  8699. return;
  8700. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8701. if (ret != 0)
  8702. return;
  8703. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8704. return;
  8705. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8706. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8707. LC_CURRENT_DATA_RATE_SHIFT;
  8708. if (mask & DRM_PCIE_SPEED_80) {
  8709. if (current_data_rate == 2) {
  8710. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8711. return;
  8712. }
  8713. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8714. } else if (mask & DRM_PCIE_SPEED_50) {
  8715. if (current_data_rate == 1) {
  8716. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8717. return;
  8718. }
  8719. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8720. }
  8721. bridge_pos = pci_pcie_cap(root);
  8722. if (!bridge_pos)
  8723. return;
  8724. gpu_pos = pci_pcie_cap(rdev->pdev);
  8725. if (!gpu_pos)
  8726. return;
  8727. if (mask & DRM_PCIE_SPEED_80) {
  8728. /* re-try equalization if gen3 is not already enabled */
  8729. if (current_data_rate != 2) {
  8730. u16 bridge_cfg, gpu_cfg;
  8731. u16 bridge_cfg2, gpu_cfg2;
  8732. u32 max_lw, current_lw, tmp;
  8733. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8734. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8735. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8736. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8737. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8738. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8739. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8740. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8741. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8742. if (current_lw < max_lw) {
  8743. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8744. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8745. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8746. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8747. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8748. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8749. }
  8750. }
  8751. for (i = 0; i < 10; i++) {
  8752. /* check status */
  8753. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8754. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8755. break;
  8756. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8757. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8758. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8759. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8760. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8761. tmp |= LC_SET_QUIESCE;
  8762. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8763. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8764. tmp |= LC_REDO_EQ;
  8765. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8766. mdelay(100);
  8767. /* linkctl */
  8768. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8769. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8770. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8771. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8772. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8773. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8774. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8775. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8776. /* linkctl2 */
  8777. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8778. tmp16 &= ~((1 << 4) | (7 << 9));
  8779. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8780. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8781. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8782. tmp16 &= ~((1 << 4) | (7 << 9));
  8783. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8784. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8785. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8786. tmp &= ~LC_SET_QUIESCE;
  8787. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8788. }
  8789. }
  8790. }
  8791. /* set the link speed */
  8792. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8793. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8794. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8795. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8796. tmp16 &= ~0xf;
  8797. if (mask & DRM_PCIE_SPEED_80)
  8798. tmp16 |= 3; /* gen3 */
  8799. else if (mask & DRM_PCIE_SPEED_50)
  8800. tmp16 |= 2; /* gen2 */
  8801. else
  8802. tmp16 |= 1; /* gen1 */
  8803. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8804. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8805. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8806. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8807. for (i = 0; i < rdev->usec_timeout; i++) {
  8808. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8809. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8810. break;
  8811. udelay(1);
  8812. }
  8813. }
  8814. static void cik_program_aspm(struct radeon_device *rdev)
  8815. {
  8816. u32 data, orig;
  8817. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8818. bool disable_clkreq = false;
  8819. if (radeon_aspm == 0)
  8820. return;
  8821. /* XXX double check IGPs */
  8822. if (rdev->flags & RADEON_IS_IGP)
  8823. return;
  8824. if (!(rdev->flags & RADEON_IS_PCIE))
  8825. return;
  8826. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8827. data &= ~LC_XMIT_N_FTS_MASK;
  8828. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8829. if (orig != data)
  8830. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8831. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8832. data |= LC_GO_TO_RECOVERY;
  8833. if (orig != data)
  8834. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8835. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8836. data |= P_IGNORE_EDB_ERR;
  8837. if (orig != data)
  8838. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8839. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8840. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8841. data |= LC_PMI_TO_L1_DIS;
  8842. if (!disable_l0s)
  8843. data |= LC_L0S_INACTIVITY(7);
  8844. if (!disable_l1) {
  8845. data |= LC_L1_INACTIVITY(7);
  8846. data &= ~LC_PMI_TO_L1_DIS;
  8847. if (orig != data)
  8848. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8849. if (!disable_plloff_in_l1) {
  8850. bool clk_req_support;
  8851. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8852. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8853. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8854. if (orig != data)
  8855. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8856. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8857. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8858. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8859. if (orig != data)
  8860. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8861. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8862. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8863. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8864. if (orig != data)
  8865. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8866. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8867. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8868. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8869. if (orig != data)
  8870. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8871. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8872. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8873. data |= LC_DYN_LANES_PWR_STATE(3);
  8874. if (orig != data)
  8875. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8876. if (!disable_clkreq &&
  8877. !pci_is_root_bus(rdev->pdev->bus)) {
  8878. struct pci_dev *root = rdev->pdev->bus->self;
  8879. u32 lnkcap;
  8880. clk_req_support = false;
  8881. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8882. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8883. clk_req_support = true;
  8884. } else {
  8885. clk_req_support = false;
  8886. }
  8887. if (clk_req_support) {
  8888. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8889. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8890. if (orig != data)
  8891. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8892. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8893. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8894. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8895. if (orig != data)
  8896. WREG32_SMC(THM_CLK_CNTL, data);
  8897. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8898. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8899. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8900. if (orig != data)
  8901. WREG32_SMC(MISC_CLK_CTRL, data);
  8902. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8903. data &= ~BCLK_AS_XCLK;
  8904. if (orig != data)
  8905. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8906. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8907. data &= ~FORCE_BIF_REFCLK_EN;
  8908. if (orig != data)
  8909. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8910. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8911. data &= ~MPLL_CLKOUT_SEL_MASK;
  8912. data |= MPLL_CLKOUT_SEL(4);
  8913. if (orig != data)
  8914. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8915. }
  8916. }
  8917. } else {
  8918. if (orig != data)
  8919. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8920. }
  8921. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8922. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8923. if (orig != data)
  8924. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8925. if (!disable_l0s) {
  8926. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8927. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8928. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8929. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8930. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8931. data &= ~LC_L0S_INACTIVITY_MASK;
  8932. if (orig != data)
  8933. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8934. }
  8935. }
  8936. }
  8937. }