ci_dpm.c 173 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "radeon_ucode.h"
  28. #include "cikd.h"
  29. #include "r600_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "atom.h"
  32. #include <linux/seq_file.h>
  33. #define MC_CG_ARB_FREQ_F0 0x0a
  34. #define MC_CG_ARB_FREQ_F1 0x0b
  35. #define MC_CG_ARB_FREQ_F2 0x0c
  36. #define MC_CG_ARB_FREQ_F3 0x0d
  37. #define SMC_RAM_END 0x40000
  38. #define VOLTAGE_SCALE 4
  39. #define VOLTAGE_VID_OFFSET_SCALE1 625
  40. #define VOLTAGE_VID_OFFSET_SCALE2 100
  41. static const struct ci_pt_defaults defaults_hawaii_xt =
  42. {
  43. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  44. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  45. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  46. };
  47. static const struct ci_pt_defaults defaults_hawaii_pro =
  48. {
  49. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  50. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  51. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  52. };
  53. static const struct ci_pt_defaults defaults_bonaire_xt =
  54. {
  55. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  56. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  57. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  58. };
  59. static const struct ci_pt_defaults defaults_bonaire_pro =
  60. {
  61. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  62. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  63. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  64. };
  65. static const struct ci_pt_defaults defaults_saturn_xt =
  66. {
  67. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  68. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  69. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  70. };
  71. static const struct ci_pt_defaults defaults_saturn_pro =
  72. {
  73. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  74. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  75. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  76. };
  77. static const struct ci_pt_config_reg didt_config_ci[] =
  78. {
  79. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0xFFFFFFFF }
  152. };
  153. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  154. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  155. u32 arb_freq_src, u32 arb_freq_dest);
  156. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  157. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  158. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  159. u32 max_voltage_steps,
  160. struct atom_voltage_table *voltage_table);
  161. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  162. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  163. extern int ci_mc_load_microcode(struct radeon_device *rdev);
  164. extern void cik_update_cg(struct radeon_device *rdev,
  165. u32 block, bool enable);
  166. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  167. struct atom_voltage_table_entry *voltage_table,
  168. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  169. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  170. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  171. u32 target_tdp);
  172. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  173. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  174. PPSMC_Msg msg, u32 parameter);
  175. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  176. {
  177. struct ci_power_info *pi = rdev->pm.dpm.priv;
  178. return pi;
  179. }
  180. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  181. {
  182. struct ci_ps *ps = rps->ps_priv;
  183. return ps;
  184. }
  185. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  186. {
  187. struct ci_power_info *pi = ci_get_pi(rdev);
  188. switch (rdev->pdev->device) {
  189. case 0x6649:
  190. case 0x6650:
  191. case 0x6651:
  192. case 0x6658:
  193. case 0x665C:
  194. case 0x665D:
  195. default:
  196. pi->powertune_defaults = &defaults_bonaire_xt;
  197. break;
  198. case 0x6640:
  199. case 0x6641:
  200. case 0x6646:
  201. case 0x6647:
  202. pi->powertune_defaults = &defaults_saturn_xt;
  203. break;
  204. case 0x67B8:
  205. case 0x67B0:
  206. pi->powertune_defaults = &defaults_hawaii_xt;
  207. break;
  208. case 0x67BA:
  209. case 0x67B1:
  210. pi->powertune_defaults = &defaults_hawaii_pro;
  211. break;
  212. case 0x67A0:
  213. case 0x67A1:
  214. case 0x67A2:
  215. case 0x67A8:
  216. case 0x67A9:
  217. case 0x67AA:
  218. case 0x67B9:
  219. case 0x67BE:
  220. pi->powertune_defaults = &defaults_bonaire_xt;
  221. break;
  222. }
  223. pi->dte_tj_offset = 0;
  224. pi->caps_power_containment = true;
  225. pi->caps_cac = false;
  226. pi->caps_sq_ramping = false;
  227. pi->caps_db_ramping = false;
  228. pi->caps_td_ramping = false;
  229. pi->caps_tcp_ramping = false;
  230. if (pi->caps_power_containment) {
  231. pi->caps_cac = true;
  232. if (rdev->family == CHIP_HAWAII)
  233. pi->enable_bapm_feature = false;
  234. else
  235. pi->enable_bapm_feature = true;
  236. pi->enable_tdc_limit_feature = true;
  237. pi->enable_pkg_pwr_tracking_feature = true;
  238. }
  239. }
  240. static u8 ci_convert_to_vid(u16 vddc)
  241. {
  242. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  243. }
  244. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  245. {
  246. struct ci_power_info *pi = ci_get_pi(rdev);
  247. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  248. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  249. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  250. u32 i;
  251. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  252. return -EINVAL;
  253. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  254. return -EINVAL;
  255. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  256. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  257. return -EINVAL;
  258. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  259. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  260. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  261. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  262. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  263. } else {
  264. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  265. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  266. }
  267. }
  268. return 0;
  269. }
  270. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  271. {
  272. struct ci_power_info *pi = ci_get_pi(rdev);
  273. u8 *vid = pi->smc_powertune_table.VddCVid;
  274. u32 i;
  275. if (pi->vddc_voltage_table.count > 8)
  276. return -EINVAL;
  277. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  278. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  279. return 0;
  280. }
  281. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  282. {
  283. struct ci_power_info *pi = ci_get_pi(rdev);
  284. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  285. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  286. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  287. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  288. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  289. return 0;
  290. }
  291. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  292. {
  293. struct ci_power_info *pi = ci_get_pi(rdev);
  294. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  295. u16 tdc_limit;
  296. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  297. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  298. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  299. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  300. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  301. return 0;
  302. }
  303. static int ci_populate_dw8(struct radeon_device *rdev)
  304. {
  305. struct ci_power_info *pi = ci_get_pi(rdev);
  306. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  307. int ret;
  308. ret = ci_read_smc_sram_dword(rdev,
  309. SMU7_FIRMWARE_HEADER_LOCATION +
  310. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  311. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  312. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  313. pi->sram_end);
  314. if (ret)
  315. return -EINVAL;
  316. else
  317. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  318. return 0;
  319. }
  320. static int ci_populate_fuzzy_fan(struct radeon_device *rdev)
  321. {
  322. struct ci_power_info *pi = ci_get_pi(rdev);
  323. if ((rdev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  324. (rdev->pm.dpm.fan.fan_output_sensitivity == 0))
  325. rdev->pm.dpm.fan.fan_output_sensitivity =
  326. rdev->pm.dpm.fan.default_fan_output_sensitivity;
  327. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  328. cpu_to_be16(rdev->pm.dpm.fan.fan_output_sensitivity);
  329. return 0;
  330. }
  331. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  332. {
  333. struct ci_power_info *pi = ci_get_pi(rdev);
  334. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  335. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  336. int i, min, max;
  337. min = max = hi_vid[0];
  338. for (i = 0; i < 8; i++) {
  339. if (0 != hi_vid[i]) {
  340. if (min > hi_vid[i])
  341. min = hi_vid[i];
  342. if (max < hi_vid[i])
  343. max = hi_vid[i];
  344. }
  345. if (0 != lo_vid[i]) {
  346. if (min > lo_vid[i])
  347. min = lo_vid[i];
  348. if (max < lo_vid[i])
  349. max = lo_vid[i];
  350. }
  351. }
  352. if ((min == 0) || (max == 0))
  353. return -EINVAL;
  354. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  355. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  356. return 0;
  357. }
  358. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  359. {
  360. struct ci_power_info *pi = ci_get_pi(rdev);
  361. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  362. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  363. struct radeon_cac_tdp_table *cac_tdp_table =
  364. rdev->pm.dpm.dyn_state.cac_tdp_table;
  365. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  366. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  367. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  368. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  369. return 0;
  370. }
  371. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  372. {
  373. struct ci_power_info *pi = ci_get_pi(rdev);
  374. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  375. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  376. struct radeon_cac_tdp_table *cac_tdp_table =
  377. rdev->pm.dpm.dyn_state.cac_tdp_table;
  378. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  379. int i, j, k;
  380. const u16 *def1;
  381. const u16 *def2;
  382. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  383. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  384. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  385. dpm_table->GpuTjMax =
  386. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  387. dpm_table->GpuTjHyst = 8;
  388. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  389. if (ppm) {
  390. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  391. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  392. } else {
  393. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  394. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  395. }
  396. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  397. def1 = pt_defaults->bapmti_r;
  398. def2 = pt_defaults->bapmti_rc;
  399. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  400. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  401. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  402. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  403. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  404. def1++;
  405. def2++;
  406. }
  407. }
  408. }
  409. return 0;
  410. }
  411. static int ci_populate_pm_base(struct radeon_device *rdev)
  412. {
  413. struct ci_power_info *pi = ci_get_pi(rdev);
  414. u32 pm_fuse_table_offset;
  415. int ret;
  416. if (pi->caps_power_containment) {
  417. ret = ci_read_smc_sram_dword(rdev,
  418. SMU7_FIRMWARE_HEADER_LOCATION +
  419. offsetof(SMU7_Firmware_Header, PmFuseTable),
  420. &pm_fuse_table_offset, pi->sram_end);
  421. if (ret)
  422. return ret;
  423. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  424. if (ret)
  425. return ret;
  426. ret = ci_populate_vddc_vid(rdev);
  427. if (ret)
  428. return ret;
  429. ret = ci_populate_svi_load_line(rdev);
  430. if (ret)
  431. return ret;
  432. ret = ci_populate_tdc_limit(rdev);
  433. if (ret)
  434. return ret;
  435. ret = ci_populate_dw8(rdev);
  436. if (ret)
  437. return ret;
  438. ret = ci_populate_fuzzy_fan(rdev);
  439. if (ret)
  440. return ret;
  441. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  442. if (ret)
  443. return ret;
  444. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  445. if (ret)
  446. return ret;
  447. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  448. (u8 *)&pi->smc_powertune_table,
  449. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  450. if (ret)
  451. return ret;
  452. }
  453. return 0;
  454. }
  455. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  456. {
  457. struct ci_power_info *pi = ci_get_pi(rdev);
  458. u32 data;
  459. if (pi->caps_sq_ramping) {
  460. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  461. if (enable)
  462. data |= DIDT_CTRL_EN;
  463. else
  464. data &= ~DIDT_CTRL_EN;
  465. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  466. }
  467. if (pi->caps_db_ramping) {
  468. data = RREG32_DIDT(DIDT_DB_CTRL0);
  469. if (enable)
  470. data |= DIDT_CTRL_EN;
  471. else
  472. data &= ~DIDT_CTRL_EN;
  473. WREG32_DIDT(DIDT_DB_CTRL0, data);
  474. }
  475. if (pi->caps_td_ramping) {
  476. data = RREG32_DIDT(DIDT_TD_CTRL0);
  477. if (enable)
  478. data |= DIDT_CTRL_EN;
  479. else
  480. data &= ~DIDT_CTRL_EN;
  481. WREG32_DIDT(DIDT_TD_CTRL0, data);
  482. }
  483. if (pi->caps_tcp_ramping) {
  484. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  485. if (enable)
  486. data |= DIDT_CTRL_EN;
  487. else
  488. data &= ~DIDT_CTRL_EN;
  489. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  490. }
  491. }
  492. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  493. const struct ci_pt_config_reg *cac_config_regs)
  494. {
  495. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  496. u32 data;
  497. u32 cache = 0;
  498. if (config_regs == NULL)
  499. return -EINVAL;
  500. while (config_regs->offset != 0xFFFFFFFF) {
  501. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  502. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  503. } else {
  504. switch (config_regs->type) {
  505. case CISLANDS_CONFIGREG_SMC_IND:
  506. data = RREG32_SMC(config_regs->offset);
  507. break;
  508. case CISLANDS_CONFIGREG_DIDT_IND:
  509. data = RREG32_DIDT(config_regs->offset);
  510. break;
  511. default:
  512. data = RREG32(config_regs->offset << 2);
  513. break;
  514. }
  515. data &= ~config_regs->mask;
  516. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  517. data |= cache;
  518. switch (config_regs->type) {
  519. case CISLANDS_CONFIGREG_SMC_IND:
  520. WREG32_SMC(config_regs->offset, data);
  521. break;
  522. case CISLANDS_CONFIGREG_DIDT_IND:
  523. WREG32_DIDT(config_regs->offset, data);
  524. break;
  525. default:
  526. WREG32(config_regs->offset << 2, data);
  527. break;
  528. }
  529. cache = 0;
  530. }
  531. config_regs++;
  532. }
  533. return 0;
  534. }
  535. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  536. {
  537. struct ci_power_info *pi = ci_get_pi(rdev);
  538. int ret;
  539. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  540. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  541. cik_enter_rlc_safe_mode(rdev);
  542. if (enable) {
  543. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  544. if (ret) {
  545. cik_exit_rlc_safe_mode(rdev);
  546. return ret;
  547. }
  548. }
  549. ci_do_enable_didt(rdev, enable);
  550. cik_exit_rlc_safe_mode(rdev);
  551. }
  552. return 0;
  553. }
  554. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  555. {
  556. struct ci_power_info *pi = ci_get_pi(rdev);
  557. PPSMC_Result smc_result;
  558. int ret = 0;
  559. if (enable) {
  560. pi->power_containment_features = 0;
  561. if (pi->caps_power_containment) {
  562. if (pi->enable_bapm_feature) {
  563. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  564. if (smc_result != PPSMC_Result_OK)
  565. ret = -EINVAL;
  566. else
  567. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  568. }
  569. if (pi->enable_tdc_limit_feature) {
  570. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  571. if (smc_result != PPSMC_Result_OK)
  572. ret = -EINVAL;
  573. else
  574. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  575. }
  576. if (pi->enable_pkg_pwr_tracking_feature) {
  577. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  578. if (smc_result != PPSMC_Result_OK) {
  579. ret = -EINVAL;
  580. } else {
  581. struct radeon_cac_tdp_table *cac_tdp_table =
  582. rdev->pm.dpm.dyn_state.cac_tdp_table;
  583. u32 default_pwr_limit =
  584. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  585. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  586. ci_set_power_limit(rdev, default_pwr_limit);
  587. }
  588. }
  589. }
  590. } else {
  591. if (pi->caps_power_containment && pi->power_containment_features) {
  592. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  593. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  594. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  595. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  596. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  597. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  598. pi->power_containment_features = 0;
  599. }
  600. }
  601. return ret;
  602. }
  603. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  604. {
  605. struct ci_power_info *pi = ci_get_pi(rdev);
  606. PPSMC_Result smc_result;
  607. int ret = 0;
  608. if (pi->caps_cac) {
  609. if (enable) {
  610. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  611. if (smc_result != PPSMC_Result_OK) {
  612. ret = -EINVAL;
  613. pi->cac_enabled = false;
  614. } else {
  615. pi->cac_enabled = true;
  616. }
  617. } else if (pi->cac_enabled) {
  618. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  619. pi->cac_enabled = false;
  620. }
  621. }
  622. return ret;
  623. }
  624. static int ci_enable_thermal_based_sclk_dpm(struct radeon_device *rdev,
  625. bool enable)
  626. {
  627. struct ci_power_info *pi = ci_get_pi(rdev);
  628. PPSMC_Result smc_result = PPSMC_Result_OK;
  629. if (pi->thermal_sclk_dpm_enabled) {
  630. if (enable)
  631. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  632. else
  633. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  634. }
  635. if (smc_result == PPSMC_Result_OK)
  636. return 0;
  637. else
  638. return -EINVAL;
  639. }
  640. static int ci_power_control_set_level(struct radeon_device *rdev)
  641. {
  642. struct ci_power_info *pi = ci_get_pi(rdev);
  643. struct radeon_cac_tdp_table *cac_tdp_table =
  644. rdev->pm.dpm.dyn_state.cac_tdp_table;
  645. s32 adjust_percent;
  646. s32 target_tdp;
  647. int ret = 0;
  648. bool adjust_polarity = false; /* ??? */
  649. if (pi->caps_power_containment) {
  650. adjust_percent = adjust_polarity ?
  651. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  652. target_tdp = ((100 + adjust_percent) *
  653. (s32)cac_tdp_table->configurable_tdp) / 100;
  654. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  655. }
  656. return ret;
  657. }
  658. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  659. {
  660. struct ci_power_info *pi = ci_get_pi(rdev);
  661. if (pi->uvd_power_gated == gate)
  662. return;
  663. pi->uvd_power_gated = gate;
  664. ci_update_uvd_dpm(rdev, gate);
  665. }
  666. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  667. {
  668. struct ci_power_info *pi = ci_get_pi(rdev);
  669. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  670. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  671. if (vblank_time < switch_limit)
  672. return true;
  673. else
  674. return false;
  675. }
  676. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  677. struct radeon_ps *rps)
  678. {
  679. struct ci_ps *ps = ci_get_ps(rps);
  680. struct ci_power_info *pi = ci_get_pi(rdev);
  681. struct radeon_clock_and_voltage_limits *max_limits;
  682. bool disable_mclk_switching;
  683. u32 sclk, mclk;
  684. int i;
  685. if (rps->vce_active) {
  686. rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
  687. rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
  688. } else {
  689. rps->evclk = 0;
  690. rps->ecclk = 0;
  691. }
  692. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  693. ci_dpm_vblank_too_short(rdev))
  694. disable_mclk_switching = true;
  695. else
  696. disable_mclk_switching = false;
  697. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  698. pi->battery_state = true;
  699. else
  700. pi->battery_state = false;
  701. if (rdev->pm.dpm.ac_power)
  702. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  703. else
  704. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  705. if (rdev->pm.dpm.ac_power == false) {
  706. for (i = 0; i < ps->performance_level_count; i++) {
  707. if (ps->performance_levels[i].mclk > max_limits->mclk)
  708. ps->performance_levels[i].mclk = max_limits->mclk;
  709. if (ps->performance_levels[i].sclk > max_limits->sclk)
  710. ps->performance_levels[i].sclk = max_limits->sclk;
  711. }
  712. }
  713. /* XXX validate the min clocks required for display */
  714. if (disable_mclk_switching) {
  715. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  716. sclk = ps->performance_levels[0].sclk;
  717. } else {
  718. mclk = ps->performance_levels[0].mclk;
  719. sclk = ps->performance_levels[0].sclk;
  720. }
  721. if (rps->vce_active) {
  722. if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
  723. sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
  724. if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
  725. mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
  726. }
  727. ps->performance_levels[0].sclk = sclk;
  728. ps->performance_levels[0].mclk = mclk;
  729. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  730. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  731. if (disable_mclk_switching) {
  732. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  733. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  734. } else {
  735. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  736. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  737. }
  738. }
  739. static int ci_thermal_set_temperature_range(struct radeon_device *rdev,
  740. int min_temp, int max_temp)
  741. {
  742. int low_temp = 0 * 1000;
  743. int high_temp = 255 * 1000;
  744. u32 tmp;
  745. if (low_temp < min_temp)
  746. low_temp = min_temp;
  747. if (high_temp > max_temp)
  748. high_temp = max_temp;
  749. if (high_temp < low_temp) {
  750. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  751. return -EINVAL;
  752. }
  753. tmp = RREG32_SMC(CG_THERMAL_INT);
  754. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  755. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  756. CI_DIG_THERM_INTL(low_temp / 1000);
  757. WREG32_SMC(CG_THERMAL_INT, tmp);
  758. #if 0
  759. /* XXX: need to figure out how to handle this properly */
  760. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  761. tmp &= DIG_THERM_DPM_MASK;
  762. tmp |= DIG_THERM_DPM(high_temp / 1000);
  763. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  764. #endif
  765. rdev->pm.dpm.thermal.min_temp = low_temp;
  766. rdev->pm.dpm.thermal.max_temp = high_temp;
  767. return 0;
  768. }
  769. static int ci_thermal_enable_alert(struct radeon_device *rdev,
  770. bool enable)
  771. {
  772. u32 thermal_int = RREG32_SMC(CG_THERMAL_INT);
  773. PPSMC_Result result;
  774. if (enable) {
  775. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  776. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  777. rdev->irq.dpm_thermal = false;
  778. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Enable);
  779. if (result != PPSMC_Result_OK) {
  780. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  781. return -EINVAL;
  782. }
  783. } else {
  784. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  785. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  786. rdev->irq.dpm_thermal = true;
  787. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Disable);
  788. if (result != PPSMC_Result_OK) {
  789. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  790. return -EINVAL;
  791. }
  792. }
  793. return 0;
  794. }
  795. static void ci_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
  796. {
  797. struct ci_power_info *pi = ci_get_pi(rdev);
  798. u32 tmp;
  799. if (pi->fan_ctrl_is_in_default_mode) {
  800. tmp = (RREG32_SMC(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  801. pi->fan_ctrl_default_mode = tmp;
  802. tmp = (RREG32_SMC(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  803. pi->t_min = tmp;
  804. pi->fan_ctrl_is_in_default_mode = false;
  805. }
  806. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
  807. tmp |= TMIN(0);
  808. WREG32_SMC(CG_FDO_CTRL2, tmp);
  809. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  810. tmp |= FDO_PWM_MODE(mode);
  811. WREG32_SMC(CG_FDO_CTRL2, tmp);
  812. }
  813. static int ci_thermal_setup_fan_table(struct radeon_device *rdev)
  814. {
  815. struct ci_power_info *pi = ci_get_pi(rdev);
  816. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  817. u32 duty100;
  818. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  819. u16 fdo_min, slope1, slope2;
  820. u32 reference_clock, tmp;
  821. int ret;
  822. u64 tmp64;
  823. if (!pi->fan_table_start) {
  824. rdev->pm.dpm.fan.ucode_fan_control = false;
  825. return 0;
  826. }
  827. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  828. if (duty100 == 0) {
  829. rdev->pm.dpm.fan.ucode_fan_control = false;
  830. return 0;
  831. }
  832. tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
  833. do_div(tmp64, 10000);
  834. fdo_min = (u16)tmp64;
  835. t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
  836. t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
  837. pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
  838. pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
  839. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  840. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  841. fan_table.TempMin = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
  842. fan_table.TempMed = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
  843. fan_table.TempMax = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
  844. fan_table.Slope1 = cpu_to_be16(slope1);
  845. fan_table.Slope2 = cpu_to_be16(slope2);
  846. fan_table.FdoMin = cpu_to_be16(fdo_min);
  847. fan_table.HystDown = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
  848. fan_table.HystUp = cpu_to_be16(1);
  849. fan_table.HystSlope = cpu_to_be16(1);
  850. fan_table.TempRespLim = cpu_to_be16(5);
  851. reference_clock = radeon_get_xclk(rdev);
  852. fan_table.RefreshPeriod = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
  853. reference_clock) / 1600);
  854. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  855. tmp = (RREG32_SMC(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  856. fan_table.TempSrc = (uint8_t)tmp;
  857. ret = ci_copy_bytes_to_smc(rdev,
  858. pi->fan_table_start,
  859. (u8 *)(&fan_table),
  860. sizeof(fan_table),
  861. pi->sram_end);
  862. if (ret) {
  863. DRM_ERROR("Failed to load fan table to the SMC.");
  864. rdev->pm.dpm.fan.ucode_fan_control = false;
  865. }
  866. return 0;
  867. }
  868. static int ci_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
  869. {
  870. struct ci_power_info *pi = ci_get_pi(rdev);
  871. PPSMC_Result ret;
  872. if (pi->caps_od_fuzzy_fan_control_support) {
  873. ret = ci_send_msg_to_smc_with_parameter(rdev,
  874. PPSMC_StartFanControl,
  875. FAN_CONTROL_FUZZY);
  876. if (ret != PPSMC_Result_OK)
  877. return -EINVAL;
  878. ret = ci_send_msg_to_smc_with_parameter(rdev,
  879. PPSMC_MSG_SetFanPwmMax,
  880. rdev->pm.dpm.fan.default_max_fan_pwm);
  881. if (ret != PPSMC_Result_OK)
  882. return -EINVAL;
  883. } else {
  884. ret = ci_send_msg_to_smc_with_parameter(rdev,
  885. PPSMC_StartFanControl,
  886. FAN_CONTROL_TABLE);
  887. if (ret != PPSMC_Result_OK)
  888. return -EINVAL;
  889. }
  890. return 0;
  891. }
  892. #if 0
  893. static int ci_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
  894. {
  895. PPSMC_Result ret;
  896. ret = ci_send_msg_to_smc(rdev, PPSMC_StopFanControl);
  897. if (ret == PPSMC_Result_OK)
  898. return 0;
  899. else
  900. return -EINVAL;
  901. }
  902. static int ci_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
  903. u32 *speed)
  904. {
  905. u32 duty, duty100;
  906. u64 tmp64;
  907. if (rdev->pm.no_fan)
  908. return -ENOENT;
  909. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  910. duty = (RREG32_SMC(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  911. if (duty100 == 0)
  912. return -EINVAL;
  913. tmp64 = (u64)duty * 100;
  914. do_div(tmp64, duty100);
  915. *speed = (u32)tmp64;
  916. if (*speed > 100)
  917. *speed = 100;
  918. return 0;
  919. }
  920. static int ci_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
  921. u32 speed)
  922. {
  923. u32 tmp;
  924. u32 duty, duty100;
  925. u64 tmp64;
  926. if (rdev->pm.no_fan)
  927. return -ENOENT;
  928. if (speed > 100)
  929. return -EINVAL;
  930. if (rdev->pm.dpm.fan.ucode_fan_control)
  931. ci_fan_ctrl_stop_smc_fan_control(rdev);
  932. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  933. if (duty100 == 0)
  934. return -EINVAL;
  935. tmp64 = (u64)speed * duty100;
  936. do_div(tmp64, 100);
  937. duty = (u32)tmp64;
  938. tmp = RREG32_SMC(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  939. tmp |= FDO_STATIC_DUTY(duty);
  940. WREG32_SMC(CG_FDO_CTRL0, tmp);
  941. ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
  942. return 0;
  943. }
  944. static int ci_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
  945. u32 *speed)
  946. {
  947. u32 tach_period;
  948. u32 xclk = radeon_get_xclk(rdev);
  949. if (rdev->pm.no_fan)
  950. return -ENOENT;
  951. if (rdev->pm.fan_pulses_per_revolution == 0)
  952. return -ENOENT;
  953. tach_period = (RREG32_SMC(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  954. if (tach_period == 0)
  955. return -ENOENT;
  956. *speed = 60 * xclk * 10000 / tach_period;
  957. return 0;
  958. }
  959. static int ci_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
  960. u32 speed)
  961. {
  962. u32 tach_period, tmp;
  963. u32 xclk = radeon_get_xclk(rdev);
  964. if (rdev->pm.no_fan)
  965. return -ENOENT;
  966. if (rdev->pm.fan_pulses_per_revolution == 0)
  967. return -ENOENT;
  968. if ((speed < rdev->pm.fan_min_rpm) ||
  969. (speed > rdev->pm.fan_max_rpm))
  970. return -EINVAL;
  971. if (rdev->pm.dpm.fan.ucode_fan_control)
  972. ci_fan_ctrl_stop_smc_fan_control(rdev);
  973. tach_period = 60 * xclk * 10000 / (8 * speed);
  974. tmp = RREG32_SMC(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  975. tmp |= TARGET_PERIOD(tach_period);
  976. WREG32_SMC(CG_TACH_CTRL, tmp);
  977. ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
  978. return 0;
  979. }
  980. #endif
  981. static void ci_fan_ctrl_set_default_mode(struct radeon_device *rdev)
  982. {
  983. struct ci_power_info *pi = ci_get_pi(rdev);
  984. u32 tmp;
  985. if (!pi->fan_ctrl_is_in_default_mode) {
  986. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  987. tmp |= FDO_PWM_MODE(pi->fan_ctrl_default_mode);
  988. WREG32_SMC(CG_FDO_CTRL2, tmp);
  989. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
  990. tmp |= TMIN(pi->t_min);
  991. WREG32_SMC(CG_FDO_CTRL2, tmp);
  992. pi->fan_ctrl_is_in_default_mode = true;
  993. }
  994. }
  995. static void ci_thermal_start_smc_fan_control(struct radeon_device *rdev)
  996. {
  997. if (rdev->pm.dpm.fan.ucode_fan_control) {
  998. ci_fan_ctrl_start_smc_fan_control(rdev);
  999. ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
  1000. }
  1001. }
  1002. static void ci_thermal_initialize(struct radeon_device *rdev)
  1003. {
  1004. u32 tmp;
  1005. if (rdev->pm.fan_pulses_per_revolution) {
  1006. tmp = RREG32_SMC(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  1007. tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
  1008. WREG32_SMC(CG_TACH_CTRL, tmp);
  1009. }
  1010. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  1011. tmp |= TACH_PWM_RESP_RATE(0x28);
  1012. WREG32_SMC(CG_FDO_CTRL2, tmp);
  1013. }
  1014. static int ci_thermal_start_thermal_controller(struct radeon_device *rdev)
  1015. {
  1016. int ret;
  1017. ci_thermal_initialize(rdev);
  1018. ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1019. if (ret)
  1020. return ret;
  1021. ret = ci_thermal_enable_alert(rdev, true);
  1022. if (ret)
  1023. return ret;
  1024. if (rdev->pm.dpm.fan.ucode_fan_control) {
  1025. ret = ci_thermal_setup_fan_table(rdev);
  1026. if (ret)
  1027. return ret;
  1028. ci_thermal_start_smc_fan_control(rdev);
  1029. }
  1030. return 0;
  1031. }
  1032. static void ci_thermal_stop_thermal_controller(struct radeon_device *rdev)
  1033. {
  1034. if (!rdev->pm.no_fan)
  1035. ci_fan_ctrl_set_default_mode(rdev);
  1036. }
  1037. #if 0
  1038. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  1039. u16 reg_offset, u32 *value)
  1040. {
  1041. struct ci_power_info *pi = ci_get_pi(rdev);
  1042. return ci_read_smc_sram_dword(rdev,
  1043. pi->soft_regs_start + reg_offset,
  1044. value, pi->sram_end);
  1045. }
  1046. #endif
  1047. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  1048. u16 reg_offset, u32 value)
  1049. {
  1050. struct ci_power_info *pi = ci_get_pi(rdev);
  1051. return ci_write_smc_sram_dword(rdev,
  1052. pi->soft_regs_start + reg_offset,
  1053. value, pi->sram_end);
  1054. }
  1055. static void ci_init_fps_limits(struct radeon_device *rdev)
  1056. {
  1057. struct ci_power_info *pi = ci_get_pi(rdev);
  1058. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1059. if (pi->caps_fps) {
  1060. u16 tmp;
  1061. tmp = 45;
  1062. table->FpsHighT = cpu_to_be16(tmp);
  1063. tmp = 30;
  1064. table->FpsLowT = cpu_to_be16(tmp);
  1065. }
  1066. }
  1067. static int ci_update_sclk_t(struct radeon_device *rdev)
  1068. {
  1069. struct ci_power_info *pi = ci_get_pi(rdev);
  1070. int ret = 0;
  1071. u32 low_sclk_interrupt_t = 0;
  1072. if (pi->caps_sclk_throttle_low_notification) {
  1073. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1074. ret = ci_copy_bytes_to_smc(rdev,
  1075. pi->dpm_table_start +
  1076. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1077. (u8 *)&low_sclk_interrupt_t,
  1078. sizeof(u32), pi->sram_end);
  1079. }
  1080. return ret;
  1081. }
  1082. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  1083. {
  1084. struct ci_power_info *pi = ci_get_pi(rdev);
  1085. u16 leakage_id, virtual_voltage_id;
  1086. u16 vddc, vddci;
  1087. int i;
  1088. pi->vddc_leakage.count = 0;
  1089. pi->vddci_leakage.count = 0;
  1090. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1091. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1092. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1093. if (radeon_atom_get_voltage_evv(rdev, virtual_voltage_id, &vddc) != 0)
  1094. continue;
  1095. if (vddc != 0 && vddc != virtual_voltage_id) {
  1096. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1097. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1098. pi->vddc_leakage.count++;
  1099. }
  1100. }
  1101. } else if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  1102. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1103. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1104. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  1105. virtual_voltage_id,
  1106. leakage_id) == 0) {
  1107. if (vddc != 0 && vddc != virtual_voltage_id) {
  1108. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1109. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1110. pi->vddc_leakage.count++;
  1111. }
  1112. if (vddci != 0 && vddci != virtual_voltage_id) {
  1113. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1114. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1115. pi->vddci_leakage.count++;
  1116. }
  1117. }
  1118. }
  1119. }
  1120. }
  1121. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  1122. {
  1123. struct ci_power_info *pi = ci_get_pi(rdev);
  1124. bool want_thermal_protection;
  1125. enum radeon_dpm_event_src dpm_event_src;
  1126. u32 tmp;
  1127. switch (sources) {
  1128. case 0:
  1129. default:
  1130. want_thermal_protection = false;
  1131. break;
  1132. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1133. want_thermal_protection = true;
  1134. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  1135. break;
  1136. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1137. want_thermal_protection = true;
  1138. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  1139. break;
  1140. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1141. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1142. want_thermal_protection = true;
  1143. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1144. break;
  1145. }
  1146. if (want_thermal_protection) {
  1147. #if 0
  1148. /* XXX: need to figure out how to handle this properly */
  1149. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  1150. tmp &= DPM_EVENT_SRC_MASK;
  1151. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1152. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  1153. #endif
  1154. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1155. if (pi->thermal_protection)
  1156. tmp &= ~THERMAL_PROTECTION_DIS;
  1157. else
  1158. tmp |= THERMAL_PROTECTION_DIS;
  1159. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1160. } else {
  1161. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1162. tmp |= THERMAL_PROTECTION_DIS;
  1163. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1164. }
  1165. }
  1166. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  1167. enum radeon_dpm_auto_throttle_src source,
  1168. bool enable)
  1169. {
  1170. struct ci_power_info *pi = ci_get_pi(rdev);
  1171. if (enable) {
  1172. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1173. pi->active_auto_throttle_sources |= 1 << source;
  1174. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1175. }
  1176. } else {
  1177. if (pi->active_auto_throttle_sources & (1 << source)) {
  1178. pi->active_auto_throttle_sources &= ~(1 << source);
  1179. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1180. }
  1181. }
  1182. }
  1183. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  1184. {
  1185. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1186. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1187. }
  1188. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  1189. {
  1190. struct ci_power_info *pi = ci_get_pi(rdev);
  1191. PPSMC_Result smc_result;
  1192. if (!pi->need_update_smu7_dpm_table)
  1193. return 0;
  1194. if ((!pi->sclk_dpm_key_disabled) &&
  1195. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1196. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1197. if (smc_result != PPSMC_Result_OK)
  1198. return -EINVAL;
  1199. }
  1200. if ((!pi->mclk_dpm_key_disabled) &&
  1201. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1202. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1203. if (smc_result != PPSMC_Result_OK)
  1204. return -EINVAL;
  1205. }
  1206. pi->need_update_smu7_dpm_table = 0;
  1207. return 0;
  1208. }
  1209. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  1210. {
  1211. struct ci_power_info *pi = ci_get_pi(rdev);
  1212. PPSMC_Result smc_result;
  1213. if (enable) {
  1214. if (!pi->sclk_dpm_key_disabled) {
  1215. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  1216. if (smc_result != PPSMC_Result_OK)
  1217. return -EINVAL;
  1218. }
  1219. if (!pi->mclk_dpm_key_disabled) {
  1220. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  1221. if (smc_result != PPSMC_Result_OK)
  1222. return -EINVAL;
  1223. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  1224. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  1225. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  1226. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  1227. udelay(10);
  1228. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  1229. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  1230. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  1231. }
  1232. } else {
  1233. if (!pi->sclk_dpm_key_disabled) {
  1234. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  1235. if (smc_result != PPSMC_Result_OK)
  1236. return -EINVAL;
  1237. }
  1238. if (!pi->mclk_dpm_key_disabled) {
  1239. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  1240. if (smc_result != PPSMC_Result_OK)
  1241. return -EINVAL;
  1242. }
  1243. }
  1244. return 0;
  1245. }
  1246. static int ci_start_dpm(struct radeon_device *rdev)
  1247. {
  1248. struct ci_power_info *pi = ci_get_pi(rdev);
  1249. PPSMC_Result smc_result;
  1250. int ret;
  1251. u32 tmp;
  1252. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1253. tmp |= GLOBAL_PWRMGT_EN;
  1254. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1255. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1256. tmp |= DYNAMIC_PM_EN;
  1257. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1258. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1259. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  1260. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  1261. if (smc_result != PPSMC_Result_OK)
  1262. return -EINVAL;
  1263. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  1264. if (ret)
  1265. return ret;
  1266. if (!pi->pcie_dpm_key_disabled) {
  1267. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  1268. if (smc_result != PPSMC_Result_OK)
  1269. return -EINVAL;
  1270. }
  1271. return 0;
  1272. }
  1273. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  1274. {
  1275. struct ci_power_info *pi = ci_get_pi(rdev);
  1276. PPSMC_Result smc_result;
  1277. if (!pi->need_update_smu7_dpm_table)
  1278. return 0;
  1279. if ((!pi->sclk_dpm_key_disabled) &&
  1280. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1281. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1282. if (smc_result != PPSMC_Result_OK)
  1283. return -EINVAL;
  1284. }
  1285. if ((!pi->mclk_dpm_key_disabled) &&
  1286. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1287. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1288. if (smc_result != PPSMC_Result_OK)
  1289. return -EINVAL;
  1290. }
  1291. return 0;
  1292. }
  1293. static int ci_stop_dpm(struct radeon_device *rdev)
  1294. {
  1295. struct ci_power_info *pi = ci_get_pi(rdev);
  1296. PPSMC_Result smc_result;
  1297. int ret;
  1298. u32 tmp;
  1299. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1300. tmp &= ~GLOBAL_PWRMGT_EN;
  1301. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1302. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1303. tmp &= ~DYNAMIC_PM_EN;
  1304. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1305. if (!pi->pcie_dpm_key_disabled) {
  1306. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  1307. if (smc_result != PPSMC_Result_OK)
  1308. return -EINVAL;
  1309. }
  1310. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  1311. if (ret)
  1312. return ret;
  1313. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  1314. if (smc_result != PPSMC_Result_OK)
  1315. return -EINVAL;
  1316. return 0;
  1317. }
  1318. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  1319. {
  1320. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1321. if (enable)
  1322. tmp &= ~SCLK_PWRMGT_OFF;
  1323. else
  1324. tmp |= SCLK_PWRMGT_OFF;
  1325. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1326. }
  1327. #if 0
  1328. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  1329. bool ac_power)
  1330. {
  1331. struct ci_power_info *pi = ci_get_pi(rdev);
  1332. struct radeon_cac_tdp_table *cac_tdp_table =
  1333. rdev->pm.dpm.dyn_state.cac_tdp_table;
  1334. u32 power_limit;
  1335. if (ac_power)
  1336. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1337. else
  1338. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1339. ci_set_power_limit(rdev, power_limit);
  1340. if (pi->caps_automatic_dc_transition) {
  1341. if (ac_power)
  1342. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  1343. else
  1344. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  1345. }
  1346. return 0;
  1347. }
  1348. #endif
  1349. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  1350. PPSMC_Msg msg, u32 parameter)
  1351. {
  1352. WREG32(SMC_MSG_ARG_0, parameter);
  1353. return ci_send_msg_to_smc(rdev, msg);
  1354. }
  1355. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  1356. PPSMC_Msg msg, u32 *parameter)
  1357. {
  1358. PPSMC_Result smc_result;
  1359. smc_result = ci_send_msg_to_smc(rdev, msg);
  1360. if ((smc_result == PPSMC_Result_OK) && parameter)
  1361. *parameter = RREG32(SMC_MSG_ARG_0);
  1362. return smc_result;
  1363. }
  1364. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1365. {
  1366. struct ci_power_info *pi = ci_get_pi(rdev);
  1367. if (!pi->sclk_dpm_key_disabled) {
  1368. PPSMC_Result smc_result =
  1369. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1370. if (smc_result != PPSMC_Result_OK)
  1371. return -EINVAL;
  1372. }
  1373. return 0;
  1374. }
  1375. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1376. {
  1377. struct ci_power_info *pi = ci_get_pi(rdev);
  1378. if (!pi->mclk_dpm_key_disabled) {
  1379. PPSMC_Result smc_result =
  1380. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1381. if (smc_result != PPSMC_Result_OK)
  1382. return -EINVAL;
  1383. }
  1384. return 0;
  1385. }
  1386. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1387. {
  1388. struct ci_power_info *pi = ci_get_pi(rdev);
  1389. if (!pi->pcie_dpm_key_disabled) {
  1390. PPSMC_Result smc_result =
  1391. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1392. if (smc_result != PPSMC_Result_OK)
  1393. return -EINVAL;
  1394. }
  1395. return 0;
  1396. }
  1397. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1398. {
  1399. struct ci_power_info *pi = ci_get_pi(rdev);
  1400. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1401. PPSMC_Result smc_result =
  1402. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1403. if (smc_result != PPSMC_Result_OK)
  1404. return -EINVAL;
  1405. }
  1406. return 0;
  1407. }
  1408. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1409. u32 target_tdp)
  1410. {
  1411. PPSMC_Result smc_result =
  1412. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1413. if (smc_result != PPSMC_Result_OK)
  1414. return -EINVAL;
  1415. return 0;
  1416. }
  1417. static int ci_set_boot_state(struct radeon_device *rdev)
  1418. {
  1419. return ci_enable_sclk_mclk_dpm(rdev, false);
  1420. }
  1421. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1422. {
  1423. u32 sclk_freq;
  1424. PPSMC_Result smc_result =
  1425. ci_send_msg_to_smc_return_parameter(rdev,
  1426. PPSMC_MSG_API_GetSclkFrequency,
  1427. &sclk_freq);
  1428. if (smc_result != PPSMC_Result_OK)
  1429. sclk_freq = 0;
  1430. return sclk_freq;
  1431. }
  1432. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1433. {
  1434. u32 mclk_freq;
  1435. PPSMC_Result smc_result =
  1436. ci_send_msg_to_smc_return_parameter(rdev,
  1437. PPSMC_MSG_API_GetMclkFrequency,
  1438. &mclk_freq);
  1439. if (smc_result != PPSMC_Result_OK)
  1440. mclk_freq = 0;
  1441. return mclk_freq;
  1442. }
  1443. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1444. {
  1445. int i;
  1446. ci_program_jump_on_start(rdev);
  1447. ci_start_smc_clock(rdev);
  1448. ci_start_smc(rdev);
  1449. for (i = 0; i < rdev->usec_timeout; i++) {
  1450. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1451. break;
  1452. }
  1453. }
  1454. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1455. {
  1456. ci_reset_smc(rdev);
  1457. ci_stop_smc_clock(rdev);
  1458. }
  1459. static int ci_process_firmware_header(struct radeon_device *rdev)
  1460. {
  1461. struct ci_power_info *pi = ci_get_pi(rdev);
  1462. u32 tmp;
  1463. int ret;
  1464. ret = ci_read_smc_sram_dword(rdev,
  1465. SMU7_FIRMWARE_HEADER_LOCATION +
  1466. offsetof(SMU7_Firmware_Header, DpmTable),
  1467. &tmp, pi->sram_end);
  1468. if (ret)
  1469. return ret;
  1470. pi->dpm_table_start = tmp;
  1471. ret = ci_read_smc_sram_dword(rdev,
  1472. SMU7_FIRMWARE_HEADER_LOCATION +
  1473. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1474. &tmp, pi->sram_end);
  1475. if (ret)
  1476. return ret;
  1477. pi->soft_regs_start = tmp;
  1478. ret = ci_read_smc_sram_dword(rdev,
  1479. SMU7_FIRMWARE_HEADER_LOCATION +
  1480. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1481. &tmp, pi->sram_end);
  1482. if (ret)
  1483. return ret;
  1484. pi->mc_reg_table_start = tmp;
  1485. ret = ci_read_smc_sram_dword(rdev,
  1486. SMU7_FIRMWARE_HEADER_LOCATION +
  1487. offsetof(SMU7_Firmware_Header, FanTable),
  1488. &tmp, pi->sram_end);
  1489. if (ret)
  1490. return ret;
  1491. pi->fan_table_start = tmp;
  1492. ret = ci_read_smc_sram_dword(rdev,
  1493. SMU7_FIRMWARE_HEADER_LOCATION +
  1494. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1495. &tmp, pi->sram_end);
  1496. if (ret)
  1497. return ret;
  1498. pi->arb_table_start = tmp;
  1499. return 0;
  1500. }
  1501. static void ci_read_clock_registers(struct radeon_device *rdev)
  1502. {
  1503. struct ci_power_info *pi = ci_get_pi(rdev);
  1504. pi->clock_registers.cg_spll_func_cntl =
  1505. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1506. pi->clock_registers.cg_spll_func_cntl_2 =
  1507. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1508. pi->clock_registers.cg_spll_func_cntl_3 =
  1509. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1510. pi->clock_registers.cg_spll_func_cntl_4 =
  1511. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1512. pi->clock_registers.cg_spll_spread_spectrum =
  1513. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1514. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1515. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1516. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1517. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1518. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1519. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1520. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1521. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1522. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1523. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1524. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1525. }
  1526. static void ci_init_sclk_t(struct radeon_device *rdev)
  1527. {
  1528. struct ci_power_info *pi = ci_get_pi(rdev);
  1529. pi->low_sclk_interrupt_t = 0;
  1530. }
  1531. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1532. bool enable)
  1533. {
  1534. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1535. if (enable)
  1536. tmp &= ~THERMAL_PROTECTION_DIS;
  1537. else
  1538. tmp |= THERMAL_PROTECTION_DIS;
  1539. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1540. }
  1541. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1542. {
  1543. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1544. tmp |= STATIC_PM_EN;
  1545. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1546. }
  1547. #if 0
  1548. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1549. {
  1550. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1551. udelay(25000);
  1552. return 0;
  1553. }
  1554. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1555. {
  1556. int i;
  1557. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1558. udelay(7000);
  1559. for (i = 0; i < rdev->usec_timeout; i++) {
  1560. if (RREG32(SMC_RESP_0) == 1)
  1561. break;
  1562. udelay(1000);
  1563. }
  1564. return 0;
  1565. }
  1566. #endif
  1567. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1568. bool has_display)
  1569. {
  1570. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1571. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1572. }
  1573. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1574. bool enable)
  1575. {
  1576. struct ci_power_info *pi = ci_get_pi(rdev);
  1577. if (enable) {
  1578. if (pi->caps_sclk_ds) {
  1579. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1580. return -EINVAL;
  1581. } else {
  1582. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1583. return -EINVAL;
  1584. }
  1585. } else {
  1586. if (pi->caps_sclk_ds) {
  1587. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1588. return -EINVAL;
  1589. }
  1590. }
  1591. return 0;
  1592. }
  1593. static void ci_program_display_gap(struct radeon_device *rdev)
  1594. {
  1595. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1596. u32 pre_vbi_time_in_us;
  1597. u32 frame_time_in_us;
  1598. u32 ref_clock = rdev->clock.spll.reference_freq;
  1599. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1600. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1601. tmp &= ~DISP_GAP_MASK;
  1602. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1603. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1604. else
  1605. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1606. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1607. if (refresh_rate == 0)
  1608. refresh_rate = 60;
  1609. if (vblank_time == 0xffffffff)
  1610. vblank_time = 500;
  1611. frame_time_in_us = 1000000 / refresh_rate;
  1612. pre_vbi_time_in_us =
  1613. frame_time_in_us - 200 - vblank_time;
  1614. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1615. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1616. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1617. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1618. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1619. }
  1620. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1621. {
  1622. struct ci_power_info *pi = ci_get_pi(rdev);
  1623. u32 tmp;
  1624. if (enable) {
  1625. if (pi->caps_sclk_ss_support) {
  1626. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1627. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1628. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1629. }
  1630. } else {
  1631. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1632. tmp &= ~SSEN;
  1633. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1634. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1635. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1636. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1637. }
  1638. }
  1639. static void ci_program_sstp(struct radeon_device *rdev)
  1640. {
  1641. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1642. }
  1643. static void ci_enable_display_gap(struct radeon_device *rdev)
  1644. {
  1645. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1646. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1647. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1648. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1649. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1650. }
  1651. static void ci_program_vc(struct radeon_device *rdev)
  1652. {
  1653. u32 tmp;
  1654. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1655. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1656. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1657. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1658. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1659. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1660. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1661. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1662. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1663. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1664. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1665. }
  1666. static void ci_clear_vc(struct radeon_device *rdev)
  1667. {
  1668. u32 tmp;
  1669. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1670. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1671. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1672. WREG32_SMC(CG_FTV_0, 0);
  1673. WREG32_SMC(CG_FTV_1, 0);
  1674. WREG32_SMC(CG_FTV_2, 0);
  1675. WREG32_SMC(CG_FTV_3, 0);
  1676. WREG32_SMC(CG_FTV_4, 0);
  1677. WREG32_SMC(CG_FTV_5, 0);
  1678. WREG32_SMC(CG_FTV_6, 0);
  1679. WREG32_SMC(CG_FTV_7, 0);
  1680. }
  1681. static int ci_upload_firmware(struct radeon_device *rdev)
  1682. {
  1683. struct ci_power_info *pi = ci_get_pi(rdev);
  1684. int i, ret;
  1685. for (i = 0; i < rdev->usec_timeout; i++) {
  1686. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1687. break;
  1688. }
  1689. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1690. ci_stop_smc_clock(rdev);
  1691. ci_reset_smc(rdev);
  1692. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1693. return ret;
  1694. }
  1695. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1696. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1697. struct atom_voltage_table *voltage_table)
  1698. {
  1699. u32 i;
  1700. if (voltage_dependency_table == NULL)
  1701. return -EINVAL;
  1702. voltage_table->mask_low = 0;
  1703. voltage_table->phase_delay = 0;
  1704. voltage_table->count = voltage_dependency_table->count;
  1705. for (i = 0; i < voltage_table->count; i++) {
  1706. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1707. voltage_table->entries[i].smio_low = 0;
  1708. }
  1709. return 0;
  1710. }
  1711. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1712. {
  1713. struct ci_power_info *pi = ci_get_pi(rdev);
  1714. int ret;
  1715. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1716. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1717. VOLTAGE_OBJ_GPIO_LUT,
  1718. &pi->vddc_voltage_table);
  1719. if (ret)
  1720. return ret;
  1721. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1722. ret = ci_get_svi2_voltage_table(rdev,
  1723. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1724. &pi->vddc_voltage_table);
  1725. if (ret)
  1726. return ret;
  1727. }
  1728. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1729. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1730. &pi->vddc_voltage_table);
  1731. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1732. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1733. VOLTAGE_OBJ_GPIO_LUT,
  1734. &pi->vddci_voltage_table);
  1735. if (ret)
  1736. return ret;
  1737. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1738. ret = ci_get_svi2_voltage_table(rdev,
  1739. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1740. &pi->vddci_voltage_table);
  1741. if (ret)
  1742. return ret;
  1743. }
  1744. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1745. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1746. &pi->vddci_voltage_table);
  1747. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1748. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1749. VOLTAGE_OBJ_GPIO_LUT,
  1750. &pi->mvdd_voltage_table);
  1751. if (ret)
  1752. return ret;
  1753. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1754. ret = ci_get_svi2_voltage_table(rdev,
  1755. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1756. &pi->mvdd_voltage_table);
  1757. if (ret)
  1758. return ret;
  1759. }
  1760. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1761. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1762. &pi->mvdd_voltage_table);
  1763. return 0;
  1764. }
  1765. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1766. struct atom_voltage_table_entry *voltage_table,
  1767. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1768. {
  1769. int ret;
  1770. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1771. &smc_voltage_table->StdVoltageHiSidd,
  1772. &smc_voltage_table->StdVoltageLoSidd);
  1773. if (ret) {
  1774. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1775. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1776. }
  1777. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1778. smc_voltage_table->StdVoltageHiSidd =
  1779. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1780. smc_voltage_table->StdVoltageLoSidd =
  1781. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1782. }
  1783. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1784. SMU7_Discrete_DpmTable *table)
  1785. {
  1786. struct ci_power_info *pi = ci_get_pi(rdev);
  1787. unsigned int count;
  1788. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1789. for (count = 0; count < table->VddcLevelCount; count++) {
  1790. ci_populate_smc_voltage_table(rdev,
  1791. &pi->vddc_voltage_table.entries[count],
  1792. &table->VddcLevel[count]);
  1793. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1794. table->VddcLevel[count].Smio |=
  1795. pi->vddc_voltage_table.entries[count].smio_low;
  1796. else
  1797. table->VddcLevel[count].Smio = 0;
  1798. }
  1799. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1800. return 0;
  1801. }
  1802. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1803. SMU7_Discrete_DpmTable *table)
  1804. {
  1805. unsigned int count;
  1806. struct ci_power_info *pi = ci_get_pi(rdev);
  1807. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1808. for (count = 0; count < table->VddciLevelCount; count++) {
  1809. ci_populate_smc_voltage_table(rdev,
  1810. &pi->vddci_voltage_table.entries[count],
  1811. &table->VddciLevel[count]);
  1812. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1813. table->VddciLevel[count].Smio |=
  1814. pi->vddci_voltage_table.entries[count].smio_low;
  1815. else
  1816. table->VddciLevel[count].Smio = 0;
  1817. }
  1818. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1819. return 0;
  1820. }
  1821. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1822. SMU7_Discrete_DpmTable *table)
  1823. {
  1824. struct ci_power_info *pi = ci_get_pi(rdev);
  1825. unsigned int count;
  1826. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1827. for (count = 0; count < table->MvddLevelCount; count++) {
  1828. ci_populate_smc_voltage_table(rdev,
  1829. &pi->mvdd_voltage_table.entries[count],
  1830. &table->MvddLevel[count]);
  1831. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1832. table->MvddLevel[count].Smio |=
  1833. pi->mvdd_voltage_table.entries[count].smio_low;
  1834. else
  1835. table->MvddLevel[count].Smio = 0;
  1836. }
  1837. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1838. return 0;
  1839. }
  1840. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1841. SMU7_Discrete_DpmTable *table)
  1842. {
  1843. int ret;
  1844. ret = ci_populate_smc_vddc_table(rdev, table);
  1845. if (ret)
  1846. return ret;
  1847. ret = ci_populate_smc_vddci_table(rdev, table);
  1848. if (ret)
  1849. return ret;
  1850. ret = ci_populate_smc_mvdd_table(rdev, table);
  1851. if (ret)
  1852. return ret;
  1853. return 0;
  1854. }
  1855. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1856. SMU7_Discrete_VoltageLevel *voltage)
  1857. {
  1858. struct ci_power_info *pi = ci_get_pi(rdev);
  1859. u32 i = 0;
  1860. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1861. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1862. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1863. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1864. break;
  1865. }
  1866. }
  1867. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1868. return -EINVAL;
  1869. }
  1870. return -EINVAL;
  1871. }
  1872. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1873. struct atom_voltage_table_entry *voltage_table,
  1874. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1875. {
  1876. u16 v_index, idx;
  1877. bool voltage_found = false;
  1878. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1879. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1880. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1881. return -EINVAL;
  1882. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1883. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1884. if (voltage_table->value ==
  1885. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1886. voltage_found = true;
  1887. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1888. idx = v_index;
  1889. else
  1890. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1891. *std_voltage_lo_sidd =
  1892. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1893. *std_voltage_hi_sidd =
  1894. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1895. break;
  1896. }
  1897. }
  1898. if (!voltage_found) {
  1899. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1900. if (voltage_table->value <=
  1901. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1902. voltage_found = true;
  1903. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1904. idx = v_index;
  1905. else
  1906. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1907. *std_voltage_lo_sidd =
  1908. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1909. *std_voltage_hi_sidd =
  1910. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1911. break;
  1912. }
  1913. }
  1914. }
  1915. }
  1916. return 0;
  1917. }
  1918. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1919. const struct radeon_phase_shedding_limits_table *limits,
  1920. u32 sclk,
  1921. u32 *phase_shedding)
  1922. {
  1923. unsigned int i;
  1924. *phase_shedding = 1;
  1925. for (i = 0; i < limits->count; i++) {
  1926. if (sclk < limits->entries[i].sclk) {
  1927. *phase_shedding = i;
  1928. break;
  1929. }
  1930. }
  1931. }
  1932. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1933. const struct radeon_phase_shedding_limits_table *limits,
  1934. u32 mclk,
  1935. u32 *phase_shedding)
  1936. {
  1937. unsigned int i;
  1938. *phase_shedding = 1;
  1939. for (i = 0; i < limits->count; i++) {
  1940. if (mclk < limits->entries[i].mclk) {
  1941. *phase_shedding = i;
  1942. break;
  1943. }
  1944. }
  1945. }
  1946. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1947. {
  1948. struct ci_power_info *pi = ci_get_pi(rdev);
  1949. u32 tmp;
  1950. int ret;
  1951. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1952. &tmp, pi->sram_end);
  1953. if (ret)
  1954. return ret;
  1955. tmp &= 0x00FFFFFF;
  1956. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1957. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1958. tmp, pi->sram_end);
  1959. }
  1960. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1961. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1962. u32 clock, u32 *voltage)
  1963. {
  1964. u32 i = 0;
  1965. if (allowed_clock_voltage_table->count == 0)
  1966. return -EINVAL;
  1967. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1968. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  1969. *voltage = allowed_clock_voltage_table->entries[i].v;
  1970. return 0;
  1971. }
  1972. }
  1973. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  1974. return 0;
  1975. }
  1976. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1977. u32 sclk, u32 min_sclk_in_sr)
  1978. {
  1979. u32 i;
  1980. u32 tmp;
  1981. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  1982. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  1983. if (sclk < min)
  1984. return 0;
  1985. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1986. tmp = sclk / (1 << i);
  1987. if (tmp >= min || i == 0)
  1988. break;
  1989. }
  1990. return (u8)i;
  1991. }
  1992. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1993. {
  1994. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1995. }
  1996. static int ci_reset_to_default(struct radeon_device *rdev)
  1997. {
  1998. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  1999. 0 : -EINVAL;
  2000. }
  2001. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  2002. {
  2003. u32 tmp;
  2004. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  2005. if (tmp == MC_CG_ARB_FREQ_F0)
  2006. return 0;
  2007. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  2008. }
  2009. static void ci_register_patching_mc_arb(struct radeon_device *rdev,
  2010. const u32 engine_clock,
  2011. const u32 memory_clock,
  2012. u32 *dram_timimg2)
  2013. {
  2014. bool patch;
  2015. u32 tmp, tmp2;
  2016. tmp = RREG32(MC_SEQ_MISC0);
  2017. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2018. if (patch &&
  2019. ((rdev->pdev->device == 0x67B0) ||
  2020. (rdev->pdev->device == 0x67B1))) {
  2021. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2022. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2023. *dram_timimg2 &= ~0x00ff0000;
  2024. *dram_timimg2 |= tmp2 << 16;
  2025. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2026. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2027. *dram_timimg2 &= ~0x00ff0000;
  2028. *dram_timimg2 |= tmp2 << 16;
  2029. }
  2030. }
  2031. }
  2032. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  2033. u32 sclk,
  2034. u32 mclk,
  2035. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2036. {
  2037. u32 dram_timing;
  2038. u32 dram_timing2;
  2039. u32 burst_time;
  2040. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  2041. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2042. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2043. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  2044. ci_register_patching_mc_arb(rdev, sclk, mclk, &dram_timing2);
  2045. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2046. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2047. arb_regs->McArbBurstTime = (u8)burst_time;
  2048. return 0;
  2049. }
  2050. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  2051. {
  2052. struct ci_power_info *pi = ci_get_pi(rdev);
  2053. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2054. u32 i, j;
  2055. int ret = 0;
  2056. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2057. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2058. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2059. ret = ci_populate_memory_timing_parameters(rdev,
  2060. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2061. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2062. &arb_regs.entries[i][j]);
  2063. if (ret)
  2064. break;
  2065. }
  2066. }
  2067. if (ret == 0)
  2068. ret = ci_copy_bytes_to_smc(rdev,
  2069. pi->arb_table_start,
  2070. (u8 *)&arb_regs,
  2071. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2072. pi->sram_end);
  2073. return ret;
  2074. }
  2075. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  2076. {
  2077. struct ci_power_info *pi = ci_get_pi(rdev);
  2078. if (pi->need_update_smu7_dpm_table == 0)
  2079. return 0;
  2080. return ci_do_program_memory_timing_parameters(rdev);
  2081. }
  2082. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  2083. struct radeon_ps *radeon_boot_state)
  2084. {
  2085. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  2086. struct ci_power_info *pi = ci_get_pi(rdev);
  2087. u32 level = 0;
  2088. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2089. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2090. boot_state->performance_levels[0].sclk) {
  2091. pi->smc_state_table.GraphicsBootLevel = level;
  2092. break;
  2093. }
  2094. }
  2095. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2096. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2097. boot_state->performance_levels[0].mclk) {
  2098. pi->smc_state_table.MemoryBootLevel = level;
  2099. break;
  2100. }
  2101. }
  2102. }
  2103. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2104. {
  2105. u32 i;
  2106. u32 mask_value = 0;
  2107. for (i = dpm_table->count; i > 0; i--) {
  2108. mask_value = mask_value << 1;
  2109. if (dpm_table->dpm_levels[i-1].enabled)
  2110. mask_value |= 0x1;
  2111. else
  2112. mask_value &= 0xFFFFFFFE;
  2113. }
  2114. return mask_value;
  2115. }
  2116. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  2117. SMU7_Discrete_DpmTable *table)
  2118. {
  2119. struct ci_power_info *pi = ci_get_pi(rdev);
  2120. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2121. u32 i;
  2122. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2123. table->LinkLevel[i].PcieGenSpeed =
  2124. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2125. table->LinkLevel[i].PcieLaneCount =
  2126. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2127. table->LinkLevel[i].EnabledForActivity = 1;
  2128. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2129. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2130. }
  2131. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2132. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2133. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2134. }
  2135. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  2136. SMU7_Discrete_DpmTable *table)
  2137. {
  2138. u32 count;
  2139. struct atom_clock_dividers dividers;
  2140. int ret = -EINVAL;
  2141. table->UvdLevelCount =
  2142. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2143. for (count = 0; count < table->UvdLevelCount; count++) {
  2144. table->UvdLevel[count].VclkFrequency =
  2145. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2146. table->UvdLevel[count].DclkFrequency =
  2147. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2148. table->UvdLevel[count].MinVddc =
  2149. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2150. table->UvdLevel[count].MinVddcPhases = 1;
  2151. ret = radeon_atom_get_clock_dividers(rdev,
  2152. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2153. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2154. if (ret)
  2155. return ret;
  2156. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2157. ret = radeon_atom_get_clock_dividers(rdev,
  2158. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2159. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2160. if (ret)
  2161. return ret;
  2162. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2163. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2164. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2165. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2166. }
  2167. return ret;
  2168. }
  2169. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  2170. SMU7_Discrete_DpmTable *table)
  2171. {
  2172. u32 count;
  2173. struct atom_clock_dividers dividers;
  2174. int ret = -EINVAL;
  2175. table->VceLevelCount =
  2176. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2177. for (count = 0; count < table->VceLevelCount; count++) {
  2178. table->VceLevel[count].Frequency =
  2179. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2180. table->VceLevel[count].MinVoltage =
  2181. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2182. table->VceLevel[count].MinPhases = 1;
  2183. ret = radeon_atom_get_clock_dividers(rdev,
  2184. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2185. table->VceLevel[count].Frequency, false, &dividers);
  2186. if (ret)
  2187. return ret;
  2188. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2189. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2190. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2191. }
  2192. return ret;
  2193. }
  2194. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  2195. SMU7_Discrete_DpmTable *table)
  2196. {
  2197. u32 count;
  2198. struct atom_clock_dividers dividers;
  2199. int ret = -EINVAL;
  2200. table->AcpLevelCount = (u8)
  2201. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2202. for (count = 0; count < table->AcpLevelCount; count++) {
  2203. table->AcpLevel[count].Frequency =
  2204. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2205. table->AcpLevel[count].MinVoltage =
  2206. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2207. table->AcpLevel[count].MinPhases = 1;
  2208. ret = radeon_atom_get_clock_dividers(rdev,
  2209. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2210. table->AcpLevel[count].Frequency, false, &dividers);
  2211. if (ret)
  2212. return ret;
  2213. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2214. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2215. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2216. }
  2217. return ret;
  2218. }
  2219. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  2220. SMU7_Discrete_DpmTable *table)
  2221. {
  2222. u32 count;
  2223. struct atom_clock_dividers dividers;
  2224. int ret = -EINVAL;
  2225. table->SamuLevelCount =
  2226. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2227. for (count = 0; count < table->SamuLevelCount; count++) {
  2228. table->SamuLevel[count].Frequency =
  2229. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2230. table->SamuLevel[count].MinVoltage =
  2231. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2232. table->SamuLevel[count].MinPhases = 1;
  2233. ret = radeon_atom_get_clock_dividers(rdev,
  2234. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2235. table->SamuLevel[count].Frequency, false, &dividers);
  2236. if (ret)
  2237. return ret;
  2238. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2239. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2240. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2241. }
  2242. return ret;
  2243. }
  2244. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  2245. u32 memory_clock,
  2246. SMU7_Discrete_MemoryLevel *mclk,
  2247. bool strobe_mode,
  2248. bool dll_state_on)
  2249. {
  2250. struct ci_power_info *pi = ci_get_pi(rdev);
  2251. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2252. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2253. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2254. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2255. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2256. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2257. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2258. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2259. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2260. struct atom_mpll_param mpll_param;
  2261. int ret;
  2262. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  2263. if (ret)
  2264. return ret;
  2265. mpll_func_cntl &= ~BWCTRL_MASK;
  2266. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  2267. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  2268. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  2269. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  2270. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  2271. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  2272. if (pi->mem_gddr5) {
  2273. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  2274. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  2275. YCLK_POST_DIV(mpll_param.post_div);
  2276. }
  2277. if (pi->caps_mclk_ss_support) {
  2278. struct radeon_atom_ss ss;
  2279. u32 freq_nom;
  2280. u32 tmp;
  2281. u32 reference_clock = rdev->clock.mpll.reference_freq;
  2282. if (mpll_param.qdr == 1)
  2283. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2284. else
  2285. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2286. tmp = (freq_nom / reference_clock);
  2287. tmp = tmp * tmp;
  2288. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2289. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2290. u32 clks = reference_clock * 5 / ss.rate;
  2291. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2292. mpll_ss1 &= ~CLKV_MASK;
  2293. mpll_ss1 |= CLKV(clkv);
  2294. mpll_ss2 &= ~CLKS_MASK;
  2295. mpll_ss2 |= CLKS(clks);
  2296. }
  2297. }
  2298. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  2299. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  2300. if (dll_state_on)
  2301. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  2302. else
  2303. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2304. mclk->MclkFrequency = memory_clock;
  2305. mclk->MpllFuncCntl = mpll_func_cntl;
  2306. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2307. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2308. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2309. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2310. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2311. mclk->DllCntl = dll_cntl;
  2312. mclk->MpllSs1 = mpll_ss1;
  2313. mclk->MpllSs2 = mpll_ss2;
  2314. return 0;
  2315. }
  2316. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  2317. u32 memory_clock,
  2318. SMU7_Discrete_MemoryLevel *memory_level)
  2319. {
  2320. struct ci_power_info *pi = ci_get_pi(rdev);
  2321. int ret;
  2322. bool dll_state_on;
  2323. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2324. ret = ci_get_dependency_volt_by_clk(rdev,
  2325. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2326. memory_clock, &memory_level->MinVddc);
  2327. if (ret)
  2328. return ret;
  2329. }
  2330. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2331. ret = ci_get_dependency_volt_by_clk(rdev,
  2332. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2333. memory_clock, &memory_level->MinVddci);
  2334. if (ret)
  2335. return ret;
  2336. }
  2337. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2338. ret = ci_get_dependency_volt_by_clk(rdev,
  2339. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2340. memory_clock, &memory_level->MinMvdd);
  2341. if (ret)
  2342. return ret;
  2343. }
  2344. memory_level->MinVddcPhases = 1;
  2345. if (pi->vddc_phase_shed_control)
  2346. ci_populate_phase_value_based_on_mclk(rdev,
  2347. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2348. memory_clock,
  2349. &memory_level->MinVddcPhases);
  2350. memory_level->EnabledForThrottle = 1;
  2351. memory_level->UpH = 0;
  2352. memory_level->DownH = 100;
  2353. memory_level->VoltageDownH = 0;
  2354. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2355. memory_level->StutterEnable = false;
  2356. memory_level->StrobeEnable = false;
  2357. memory_level->EdcReadEnable = false;
  2358. memory_level->EdcWriteEnable = false;
  2359. memory_level->RttEnable = false;
  2360. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2361. if (pi->mclk_stutter_mode_threshold &&
  2362. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2363. (pi->uvd_enabled == false) &&
  2364. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  2365. (rdev->pm.dpm.new_active_crtc_count <= 2))
  2366. memory_level->StutterEnable = true;
  2367. if (pi->mclk_strobe_mode_threshold &&
  2368. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2369. memory_level->StrobeEnable = 1;
  2370. if (pi->mem_gddr5) {
  2371. memory_level->StrobeRatio =
  2372. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2373. if (pi->mclk_edc_enable_threshold &&
  2374. (memory_clock > pi->mclk_edc_enable_threshold))
  2375. memory_level->EdcReadEnable = true;
  2376. if (pi->mclk_edc_wr_enable_threshold &&
  2377. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2378. memory_level->EdcWriteEnable = true;
  2379. if (memory_level->StrobeEnable) {
  2380. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  2381. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2382. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2383. else
  2384. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2385. } else {
  2386. dll_state_on = pi->dll_default_on;
  2387. }
  2388. } else {
  2389. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2390. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2391. }
  2392. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2393. if (ret)
  2394. return ret;
  2395. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2396. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2397. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2398. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2399. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2400. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2401. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2402. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2403. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2404. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2405. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2406. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2407. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2408. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2409. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2410. return 0;
  2411. }
  2412. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2413. SMU7_Discrete_DpmTable *table)
  2414. {
  2415. struct ci_power_info *pi = ci_get_pi(rdev);
  2416. struct atom_clock_dividers dividers;
  2417. SMU7_Discrete_VoltageLevel voltage_level;
  2418. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2419. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2420. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2421. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2422. int ret;
  2423. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2424. if (pi->acpi_vddc)
  2425. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2426. else
  2427. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2428. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2429. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2430. ret = radeon_atom_get_clock_dividers(rdev,
  2431. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2432. table->ACPILevel.SclkFrequency, false, &dividers);
  2433. if (ret)
  2434. return ret;
  2435. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2436. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2437. table->ACPILevel.DeepSleepDivId = 0;
  2438. spll_func_cntl &= ~SPLL_PWRON;
  2439. spll_func_cntl |= SPLL_RESET;
  2440. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2441. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2442. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2443. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2444. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2445. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2446. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2447. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2448. table->ACPILevel.CcPwrDynRm = 0;
  2449. table->ACPILevel.CcPwrDynRm1 = 0;
  2450. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2451. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2452. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2453. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2454. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2455. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2456. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2457. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2458. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2459. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2460. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2461. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2462. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2463. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2464. if (pi->acpi_vddci)
  2465. table->MemoryACPILevel.MinVddci =
  2466. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2467. else
  2468. table->MemoryACPILevel.MinVddci =
  2469. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2470. }
  2471. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2472. table->MemoryACPILevel.MinMvdd = 0;
  2473. else
  2474. table->MemoryACPILevel.MinMvdd =
  2475. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2476. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2477. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2478. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2479. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2480. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2481. table->MemoryACPILevel.MpllAdFuncCntl =
  2482. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2483. table->MemoryACPILevel.MpllDqFuncCntl =
  2484. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2485. table->MemoryACPILevel.MpllFuncCntl =
  2486. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2487. table->MemoryACPILevel.MpllFuncCntl_1 =
  2488. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2489. table->MemoryACPILevel.MpllFuncCntl_2 =
  2490. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2491. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2492. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2493. table->MemoryACPILevel.EnabledForThrottle = 0;
  2494. table->MemoryACPILevel.EnabledForActivity = 0;
  2495. table->MemoryACPILevel.UpH = 0;
  2496. table->MemoryACPILevel.DownH = 100;
  2497. table->MemoryACPILevel.VoltageDownH = 0;
  2498. table->MemoryACPILevel.ActivityLevel =
  2499. cpu_to_be16((u16)pi->mclk_activity_target);
  2500. table->MemoryACPILevel.StutterEnable = false;
  2501. table->MemoryACPILevel.StrobeEnable = false;
  2502. table->MemoryACPILevel.EdcReadEnable = false;
  2503. table->MemoryACPILevel.EdcWriteEnable = false;
  2504. table->MemoryACPILevel.RttEnable = false;
  2505. return 0;
  2506. }
  2507. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2508. {
  2509. struct ci_power_info *pi = ci_get_pi(rdev);
  2510. struct ci_ulv_parm *ulv = &pi->ulv;
  2511. if (ulv->supported) {
  2512. if (enable)
  2513. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2514. 0 : -EINVAL;
  2515. else
  2516. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2517. 0 : -EINVAL;
  2518. }
  2519. return 0;
  2520. }
  2521. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2522. SMU7_Discrete_Ulv *state)
  2523. {
  2524. struct ci_power_info *pi = ci_get_pi(rdev);
  2525. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2526. state->CcPwrDynRm = 0;
  2527. state->CcPwrDynRm1 = 0;
  2528. if (ulv_voltage == 0) {
  2529. pi->ulv.supported = false;
  2530. return 0;
  2531. }
  2532. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2533. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2534. state->VddcOffset = 0;
  2535. else
  2536. state->VddcOffset =
  2537. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2538. } else {
  2539. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2540. state->VddcOffsetVid = 0;
  2541. else
  2542. state->VddcOffsetVid = (u8)
  2543. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2544. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2545. }
  2546. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2547. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2548. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2549. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2550. return 0;
  2551. }
  2552. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2553. u32 engine_clock,
  2554. SMU7_Discrete_GraphicsLevel *sclk)
  2555. {
  2556. struct ci_power_info *pi = ci_get_pi(rdev);
  2557. struct atom_clock_dividers dividers;
  2558. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2559. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2560. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2561. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2562. u32 reference_clock = rdev->clock.spll.reference_freq;
  2563. u32 reference_divider;
  2564. u32 fbdiv;
  2565. int ret;
  2566. ret = radeon_atom_get_clock_dividers(rdev,
  2567. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2568. engine_clock, false, &dividers);
  2569. if (ret)
  2570. return ret;
  2571. reference_divider = 1 + dividers.ref_div;
  2572. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2573. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2574. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2575. spll_func_cntl_3 |= SPLL_DITHEN;
  2576. if (pi->caps_sclk_ss_support) {
  2577. struct radeon_atom_ss ss;
  2578. u32 vco_freq = engine_clock * dividers.post_div;
  2579. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2580. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2581. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2582. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2583. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2584. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2585. cg_spll_spread_spectrum |= SSEN;
  2586. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2587. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2588. }
  2589. }
  2590. sclk->SclkFrequency = engine_clock;
  2591. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2592. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2593. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2594. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2595. sclk->SclkDid = (u8)dividers.post_divider;
  2596. return 0;
  2597. }
  2598. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2599. u32 engine_clock,
  2600. u16 sclk_activity_level_t,
  2601. SMU7_Discrete_GraphicsLevel *graphic_level)
  2602. {
  2603. struct ci_power_info *pi = ci_get_pi(rdev);
  2604. int ret;
  2605. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2606. if (ret)
  2607. return ret;
  2608. ret = ci_get_dependency_volt_by_clk(rdev,
  2609. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2610. engine_clock, &graphic_level->MinVddc);
  2611. if (ret)
  2612. return ret;
  2613. graphic_level->SclkFrequency = engine_clock;
  2614. graphic_level->Flags = 0;
  2615. graphic_level->MinVddcPhases = 1;
  2616. if (pi->vddc_phase_shed_control)
  2617. ci_populate_phase_value_based_on_sclk(rdev,
  2618. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2619. engine_clock,
  2620. &graphic_level->MinVddcPhases);
  2621. graphic_level->ActivityLevel = sclk_activity_level_t;
  2622. graphic_level->CcPwrDynRm = 0;
  2623. graphic_level->CcPwrDynRm1 = 0;
  2624. graphic_level->EnabledForThrottle = 1;
  2625. graphic_level->UpH = 0;
  2626. graphic_level->DownH = 0;
  2627. graphic_level->VoltageDownH = 0;
  2628. graphic_level->PowerThrottle = 0;
  2629. if (pi->caps_sclk_ds)
  2630. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2631. engine_clock,
  2632. CISLAND_MINIMUM_ENGINE_CLOCK);
  2633. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2634. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2635. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2636. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2637. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2638. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2639. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2640. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2641. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2642. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2643. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2644. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2645. return 0;
  2646. }
  2647. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2648. {
  2649. struct ci_power_info *pi = ci_get_pi(rdev);
  2650. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2651. u32 level_array_address = pi->dpm_table_start +
  2652. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2653. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2654. SMU7_MAX_LEVELS_GRAPHICS;
  2655. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2656. u32 i, ret;
  2657. memset(levels, 0, level_array_size);
  2658. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2659. ret = ci_populate_single_graphic_level(rdev,
  2660. dpm_table->sclk_table.dpm_levels[i].value,
  2661. (u16)pi->activity_target[i],
  2662. &pi->smc_state_table.GraphicsLevel[i]);
  2663. if (ret)
  2664. return ret;
  2665. if (i > 1)
  2666. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2667. if (i == (dpm_table->sclk_table.count - 1))
  2668. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2669. PPSMC_DISPLAY_WATERMARK_HIGH;
  2670. }
  2671. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2672. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2673. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2674. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2675. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2676. (u8 *)levels, level_array_size,
  2677. pi->sram_end);
  2678. if (ret)
  2679. return ret;
  2680. return 0;
  2681. }
  2682. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2683. SMU7_Discrete_Ulv *ulv_level)
  2684. {
  2685. return ci_populate_ulv_level(rdev, ulv_level);
  2686. }
  2687. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2688. {
  2689. struct ci_power_info *pi = ci_get_pi(rdev);
  2690. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2691. u32 level_array_address = pi->dpm_table_start +
  2692. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2693. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2694. SMU7_MAX_LEVELS_MEMORY;
  2695. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2696. u32 i, ret;
  2697. memset(levels, 0, level_array_size);
  2698. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2699. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2700. return -EINVAL;
  2701. ret = ci_populate_single_memory_level(rdev,
  2702. dpm_table->mclk_table.dpm_levels[i].value,
  2703. &pi->smc_state_table.MemoryLevel[i]);
  2704. if (ret)
  2705. return ret;
  2706. }
  2707. pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
  2708. if ((dpm_table->mclk_table.count >= 2) &&
  2709. ((rdev->pdev->device == 0x67B0) || (rdev->pdev->device == 0x67B1))) {
  2710. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2711. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2712. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2713. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2714. }
  2715. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2716. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2717. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2718. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2719. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2720. PPSMC_DISPLAY_WATERMARK_HIGH;
  2721. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2722. (u8 *)levels, level_array_size,
  2723. pi->sram_end);
  2724. if (ret)
  2725. return ret;
  2726. return 0;
  2727. }
  2728. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2729. struct ci_single_dpm_table* dpm_table,
  2730. u32 count)
  2731. {
  2732. u32 i;
  2733. dpm_table->count = count;
  2734. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2735. dpm_table->dpm_levels[i].enabled = false;
  2736. }
  2737. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2738. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2739. {
  2740. dpm_table->dpm_levels[index].value = pcie_gen;
  2741. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2742. dpm_table->dpm_levels[index].enabled = true;
  2743. }
  2744. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2745. {
  2746. struct ci_power_info *pi = ci_get_pi(rdev);
  2747. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2748. return -EINVAL;
  2749. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2750. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2751. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2752. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2753. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2754. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2755. }
  2756. ci_reset_single_dpm_table(rdev,
  2757. &pi->dpm_table.pcie_speed_table,
  2758. SMU7_MAX_LEVELS_LINK);
  2759. if (rdev->family == CHIP_BONAIRE)
  2760. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2761. pi->pcie_gen_powersaving.min,
  2762. pi->pcie_lane_powersaving.max);
  2763. else
  2764. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2765. pi->pcie_gen_powersaving.min,
  2766. pi->pcie_lane_powersaving.min);
  2767. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2768. pi->pcie_gen_performance.min,
  2769. pi->pcie_lane_performance.min);
  2770. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2771. pi->pcie_gen_powersaving.min,
  2772. pi->pcie_lane_powersaving.max);
  2773. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2774. pi->pcie_gen_performance.min,
  2775. pi->pcie_lane_performance.max);
  2776. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2777. pi->pcie_gen_powersaving.max,
  2778. pi->pcie_lane_powersaving.max);
  2779. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2780. pi->pcie_gen_performance.max,
  2781. pi->pcie_lane_performance.max);
  2782. pi->dpm_table.pcie_speed_table.count = 6;
  2783. return 0;
  2784. }
  2785. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2786. {
  2787. struct ci_power_info *pi = ci_get_pi(rdev);
  2788. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2789. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2790. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2791. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2792. struct radeon_cac_leakage_table *std_voltage_table =
  2793. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2794. u32 i;
  2795. if (allowed_sclk_vddc_table == NULL)
  2796. return -EINVAL;
  2797. if (allowed_sclk_vddc_table->count < 1)
  2798. return -EINVAL;
  2799. if (allowed_mclk_table == NULL)
  2800. return -EINVAL;
  2801. if (allowed_mclk_table->count < 1)
  2802. return -EINVAL;
  2803. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2804. ci_reset_single_dpm_table(rdev,
  2805. &pi->dpm_table.sclk_table,
  2806. SMU7_MAX_LEVELS_GRAPHICS);
  2807. ci_reset_single_dpm_table(rdev,
  2808. &pi->dpm_table.mclk_table,
  2809. SMU7_MAX_LEVELS_MEMORY);
  2810. ci_reset_single_dpm_table(rdev,
  2811. &pi->dpm_table.vddc_table,
  2812. SMU7_MAX_LEVELS_VDDC);
  2813. ci_reset_single_dpm_table(rdev,
  2814. &pi->dpm_table.vddci_table,
  2815. SMU7_MAX_LEVELS_VDDCI);
  2816. ci_reset_single_dpm_table(rdev,
  2817. &pi->dpm_table.mvdd_table,
  2818. SMU7_MAX_LEVELS_MVDD);
  2819. pi->dpm_table.sclk_table.count = 0;
  2820. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2821. if ((i == 0) ||
  2822. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2823. allowed_sclk_vddc_table->entries[i].clk)) {
  2824. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2825. allowed_sclk_vddc_table->entries[i].clk;
  2826. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2827. (i == 0) ? true : false;
  2828. pi->dpm_table.sclk_table.count++;
  2829. }
  2830. }
  2831. pi->dpm_table.mclk_table.count = 0;
  2832. for (i = 0; i < allowed_mclk_table->count; i++) {
  2833. if ((i == 0) ||
  2834. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2835. allowed_mclk_table->entries[i].clk)) {
  2836. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2837. allowed_mclk_table->entries[i].clk;
  2838. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  2839. (i == 0) ? true : false;
  2840. pi->dpm_table.mclk_table.count++;
  2841. }
  2842. }
  2843. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2844. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2845. allowed_sclk_vddc_table->entries[i].v;
  2846. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2847. std_voltage_table->entries[i].leakage;
  2848. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2849. }
  2850. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2851. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2852. if (allowed_mclk_table) {
  2853. for (i = 0; i < allowed_mclk_table->count; i++) {
  2854. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2855. allowed_mclk_table->entries[i].v;
  2856. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2857. }
  2858. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2859. }
  2860. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2861. if (allowed_mclk_table) {
  2862. for (i = 0; i < allowed_mclk_table->count; i++) {
  2863. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2864. allowed_mclk_table->entries[i].v;
  2865. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2866. }
  2867. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2868. }
  2869. ci_setup_default_pcie_tables(rdev);
  2870. return 0;
  2871. }
  2872. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2873. u32 value, u32 *boot_level)
  2874. {
  2875. u32 i;
  2876. int ret = -EINVAL;
  2877. for(i = 0; i < table->count; i++) {
  2878. if (value == table->dpm_levels[i].value) {
  2879. *boot_level = i;
  2880. ret = 0;
  2881. }
  2882. }
  2883. return ret;
  2884. }
  2885. static int ci_init_smc_table(struct radeon_device *rdev)
  2886. {
  2887. struct ci_power_info *pi = ci_get_pi(rdev);
  2888. struct ci_ulv_parm *ulv = &pi->ulv;
  2889. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2890. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2891. int ret;
  2892. ret = ci_setup_default_dpm_tables(rdev);
  2893. if (ret)
  2894. return ret;
  2895. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2896. ci_populate_smc_voltage_tables(rdev, table);
  2897. ci_init_fps_limits(rdev);
  2898. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2899. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2900. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2901. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2902. if (pi->mem_gddr5)
  2903. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2904. if (ulv->supported) {
  2905. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2906. if (ret)
  2907. return ret;
  2908. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2909. }
  2910. ret = ci_populate_all_graphic_levels(rdev);
  2911. if (ret)
  2912. return ret;
  2913. ret = ci_populate_all_memory_levels(rdev);
  2914. if (ret)
  2915. return ret;
  2916. ci_populate_smc_link_level(rdev, table);
  2917. ret = ci_populate_smc_acpi_level(rdev, table);
  2918. if (ret)
  2919. return ret;
  2920. ret = ci_populate_smc_vce_level(rdev, table);
  2921. if (ret)
  2922. return ret;
  2923. ret = ci_populate_smc_acp_level(rdev, table);
  2924. if (ret)
  2925. return ret;
  2926. ret = ci_populate_smc_samu_level(rdev, table);
  2927. if (ret)
  2928. return ret;
  2929. ret = ci_do_program_memory_timing_parameters(rdev);
  2930. if (ret)
  2931. return ret;
  2932. ret = ci_populate_smc_uvd_level(rdev, table);
  2933. if (ret)
  2934. return ret;
  2935. table->UvdBootLevel = 0;
  2936. table->VceBootLevel = 0;
  2937. table->AcpBootLevel = 0;
  2938. table->SamuBootLevel = 0;
  2939. table->GraphicsBootLevel = 0;
  2940. table->MemoryBootLevel = 0;
  2941. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2942. pi->vbios_boot_state.sclk_bootup_value,
  2943. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2944. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2945. pi->vbios_boot_state.mclk_bootup_value,
  2946. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2947. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2948. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2949. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2950. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2951. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2952. if (ret)
  2953. return ret;
  2954. table->UVDInterval = 1;
  2955. table->VCEInterval = 1;
  2956. table->ACPInterval = 1;
  2957. table->SAMUInterval = 1;
  2958. table->GraphicsVoltageChangeEnable = 1;
  2959. table->GraphicsThermThrottleEnable = 1;
  2960. table->GraphicsInterval = 1;
  2961. table->VoltageInterval = 1;
  2962. table->ThermalInterval = 1;
  2963. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2964. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2965. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2966. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2967. table->MemoryVoltageChangeEnable = 1;
  2968. table->MemoryInterval = 1;
  2969. table->VoltageResponseTime = 0;
  2970. table->VddcVddciDelta = 4000;
  2971. table->PhaseResponseTime = 0;
  2972. table->MemoryThermThrottleEnable = 1;
  2973. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  2974. table->PCIeGenInterval = 1;
  2975. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  2976. table->SVI2Enable = 1;
  2977. else
  2978. table->SVI2Enable = 0;
  2979. table->ThermGpio = 17;
  2980. table->SclkStepSize = 0x4000;
  2981. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  2982. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  2983. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  2984. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  2985. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  2986. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  2987. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  2988. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  2989. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  2990. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  2991. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  2992. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  2993. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  2994. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  2995. ret = ci_copy_bytes_to_smc(rdev,
  2996. pi->dpm_table_start +
  2997. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  2998. (u8 *)&table->SystemFlags,
  2999. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3000. pi->sram_end);
  3001. if (ret)
  3002. return ret;
  3003. return 0;
  3004. }
  3005. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  3006. struct ci_single_dpm_table *dpm_table,
  3007. u32 low_limit, u32 high_limit)
  3008. {
  3009. u32 i;
  3010. for (i = 0; i < dpm_table->count; i++) {
  3011. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3012. (dpm_table->dpm_levels[i].value > high_limit))
  3013. dpm_table->dpm_levels[i].enabled = false;
  3014. else
  3015. dpm_table->dpm_levels[i].enabled = true;
  3016. }
  3017. }
  3018. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  3019. u32 speed_low, u32 lanes_low,
  3020. u32 speed_high, u32 lanes_high)
  3021. {
  3022. struct ci_power_info *pi = ci_get_pi(rdev);
  3023. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3024. u32 i, j;
  3025. for (i = 0; i < pcie_table->count; i++) {
  3026. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3027. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3028. (pcie_table->dpm_levels[i].value > speed_high) ||
  3029. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3030. pcie_table->dpm_levels[i].enabled = false;
  3031. else
  3032. pcie_table->dpm_levels[i].enabled = true;
  3033. }
  3034. for (i = 0; i < pcie_table->count; i++) {
  3035. if (pcie_table->dpm_levels[i].enabled) {
  3036. for (j = i + 1; j < pcie_table->count; j++) {
  3037. if (pcie_table->dpm_levels[j].enabled) {
  3038. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3039. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3040. pcie_table->dpm_levels[j].enabled = false;
  3041. }
  3042. }
  3043. }
  3044. }
  3045. }
  3046. static int ci_trim_dpm_states(struct radeon_device *rdev,
  3047. struct radeon_ps *radeon_state)
  3048. {
  3049. struct ci_ps *state = ci_get_ps(radeon_state);
  3050. struct ci_power_info *pi = ci_get_pi(rdev);
  3051. u32 high_limit_count;
  3052. if (state->performance_level_count < 1)
  3053. return -EINVAL;
  3054. if (state->performance_level_count == 1)
  3055. high_limit_count = 0;
  3056. else
  3057. high_limit_count = 1;
  3058. ci_trim_single_dpm_states(rdev,
  3059. &pi->dpm_table.sclk_table,
  3060. state->performance_levels[0].sclk,
  3061. state->performance_levels[high_limit_count].sclk);
  3062. ci_trim_single_dpm_states(rdev,
  3063. &pi->dpm_table.mclk_table,
  3064. state->performance_levels[0].mclk,
  3065. state->performance_levels[high_limit_count].mclk);
  3066. ci_trim_pcie_dpm_states(rdev,
  3067. state->performance_levels[0].pcie_gen,
  3068. state->performance_levels[0].pcie_lane,
  3069. state->performance_levels[high_limit_count].pcie_gen,
  3070. state->performance_levels[high_limit_count].pcie_lane);
  3071. return 0;
  3072. }
  3073. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  3074. {
  3075. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  3076. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3077. struct radeon_clock_voltage_dependency_table *vddc_table =
  3078. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3079. u32 requested_voltage = 0;
  3080. u32 i;
  3081. if (disp_voltage_table == NULL)
  3082. return -EINVAL;
  3083. if (!disp_voltage_table->count)
  3084. return -EINVAL;
  3085. for (i = 0; i < disp_voltage_table->count; i++) {
  3086. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3087. requested_voltage = disp_voltage_table->entries[i].v;
  3088. }
  3089. for (i = 0; i < vddc_table->count; i++) {
  3090. if (requested_voltage <= vddc_table->entries[i].v) {
  3091. requested_voltage = vddc_table->entries[i].v;
  3092. return (ci_send_msg_to_smc_with_parameter(rdev,
  3093. PPSMC_MSG_VddC_Request,
  3094. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3095. 0 : -EINVAL;
  3096. }
  3097. }
  3098. return -EINVAL;
  3099. }
  3100. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  3101. {
  3102. struct ci_power_info *pi = ci_get_pi(rdev);
  3103. PPSMC_Result result;
  3104. ci_apply_disp_minimum_voltage_request(rdev);
  3105. if (!pi->sclk_dpm_key_disabled) {
  3106. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3107. result = ci_send_msg_to_smc_with_parameter(rdev,
  3108. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3109. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3110. if (result != PPSMC_Result_OK)
  3111. return -EINVAL;
  3112. }
  3113. }
  3114. if (!pi->mclk_dpm_key_disabled) {
  3115. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3116. result = ci_send_msg_to_smc_with_parameter(rdev,
  3117. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3118. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3119. if (result != PPSMC_Result_OK)
  3120. return -EINVAL;
  3121. }
  3122. }
  3123. #if 0
  3124. if (!pi->pcie_dpm_key_disabled) {
  3125. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3126. result = ci_send_msg_to_smc_with_parameter(rdev,
  3127. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3128. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3129. if (result != PPSMC_Result_OK)
  3130. return -EINVAL;
  3131. }
  3132. }
  3133. #endif
  3134. return 0;
  3135. }
  3136. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  3137. struct radeon_ps *radeon_state)
  3138. {
  3139. struct ci_power_info *pi = ci_get_pi(rdev);
  3140. struct ci_ps *state = ci_get_ps(radeon_state);
  3141. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3142. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3143. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3144. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3145. u32 i;
  3146. pi->need_update_smu7_dpm_table = 0;
  3147. for (i = 0; i < sclk_table->count; i++) {
  3148. if (sclk == sclk_table->dpm_levels[i].value)
  3149. break;
  3150. }
  3151. if (i >= sclk_table->count) {
  3152. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3153. } else {
  3154. /* XXX check display min clock requirements */
  3155. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3156. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3157. }
  3158. for (i = 0; i < mclk_table->count; i++) {
  3159. if (mclk == mclk_table->dpm_levels[i].value)
  3160. break;
  3161. }
  3162. if (i >= mclk_table->count)
  3163. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3164. if (rdev->pm.dpm.current_active_crtc_count !=
  3165. rdev->pm.dpm.new_active_crtc_count)
  3166. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3167. }
  3168. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  3169. struct radeon_ps *radeon_state)
  3170. {
  3171. struct ci_power_info *pi = ci_get_pi(rdev);
  3172. struct ci_ps *state = ci_get_ps(radeon_state);
  3173. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3174. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3175. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3176. int ret;
  3177. if (!pi->need_update_smu7_dpm_table)
  3178. return 0;
  3179. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3180. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3181. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3182. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3183. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3184. ret = ci_populate_all_graphic_levels(rdev);
  3185. if (ret)
  3186. return ret;
  3187. }
  3188. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3189. ret = ci_populate_all_memory_levels(rdev);
  3190. if (ret)
  3191. return ret;
  3192. }
  3193. return 0;
  3194. }
  3195. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  3196. {
  3197. struct ci_power_info *pi = ci_get_pi(rdev);
  3198. const struct radeon_clock_and_voltage_limits *max_limits;
  3199. int i;
  3200. if (rdev->pm.dpm.ac_power)
  3201. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3202. else
  3203. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3204. if (enable) {
  3205. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3206. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3207. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3208. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3209. if (!pi->caps_uvd_dpm)
  3210. break;
  3211. }
  3212. }
  3213. ci_send_msg_to_smc_with_parameter(rdev,
  3214. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3215. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3216. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3217. pi->uvd_enabled = true;
  3218. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3219. ci_send_msg_to_smc_with_parameter(rdev,
  3220. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3221. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3222. }
  3223. } else {
  3224. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3225. pi->uvd_enabled = false;
  3226. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3227. ci_send_msg_to_smc_with_parameter(rdev,
  3228. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3229. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3230. }
  3231. }
  3232. return (ci_send_msg_to_smc(rdev, enable ?
  3233. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3234. 0 : -EINVAL;
  3235. }
  3236. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  3237. {
  3238. struct ci_power_info *pi = ci_get_pi(rdev);
  3239. const struct radeon_clock_and_voltage_limits *max_limits;
  3240. int i;
  3241. if (rdev->pm.dpm.ac_power)
  3242. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3243. else
  3244. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3245. if (enable) {
  3246. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3247. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3248. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3249. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3250. if (!pi->caps_vce_dpm)
  3251. break;
  3252. }
  3253. }
  3254. ci_send_msg_to_smc_with_parameter(rdev,
  3255. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3256. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3257. }
  3258. return (ci_send_msg_to_smc(rdev, enable ?
  3259. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3260. 0 : -EINVAL;
  3261. }
  3262. #if 0
  3263. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  3264. {
  3265. struct ci_power_info *pi = ci_get_pi(rdev);
  3266. const struct radeon_clock_and_voltage_limits *max_limits;
  3267. int i;
  3268. if (rdev->pm.dpm.ac_power)
  3269. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3270. else
  3271. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3272. if (enable) {
  3273. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3274. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3275. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3276. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3277. if (!pi->caps_samu_dpm)
  3278. break;
  3279. }
  3280. }
  3281. ci_send_msg_to_smc_with_parameter(rdev,
  3282. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3283. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3284. }
  3285. return (ci_send_msg_to_smc(rdev, enable ?
  3286. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3287. 0 : -EINVAL;
  3288. }
  3289. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  3290. {
  3291. struct ci_power_info *pi = ci_get_pi(rdev);
  3292. const struct radeon_clock_and_voltage_limits *max_limits;
  3293. int i;
  3294. if (rdev->pm.dpm.ac_power)
  3295. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3296. else
  3297. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3298. if (enable) {
  3299. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3300. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3301. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3302. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3303. if (!pi->caps_acp_dpm)
  3304. break;
  3305. }
  3306. }
  3307. ci_send_msg_to_smc_with_parameter(rdev,
  3308. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3309. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3310. }
  3311. return (ci_send_msg_to_smc(rdev, enable ?
  3312. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3313. 0 : -EINVAL;
  3314. }
  3315. #endif
  3316. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  3317. {
  3318. struct ci_power_info *pi = ci_get_pi(rdev);
  3319. u32 tmp;
  3320. if (!gate) {
  3321. if (pi->caps_uvd_dpm ||
  3322. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3323. pi->smc_state_table.UvdBootLevel = 0;
  3324. else
  3325. pi->smc_state_table.UvdBootLevel =
  3326. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3327. tmp = RREG32_SMC(DPM_TABLE_475);
  3328. tmp &= ~UvdBootLevel_MASK;
  3329. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  3330. WREG32_SMC(DPM_TABLE_475, tmp);
  3331. }
  3332. return ci_enable_uvd_dpm(rdev, !gate);
  3333. }
  3334. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  3335. {
  3336. u8 i;
  3337. u32 min_evclk = 30000; /* ??? */
  3338. struct radeon_vce_clock_voltage_dependency_table *table =
  3339. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3340. for (i = 0; i < table->count; i++) {
  3341. if (table->entries[i].evclk >= min_evclk)
  3342. return i;
  3343. }
  3344. return table->count - 1;
  3345. }
  3346. static int ci_update_vce_dpm(struct radeon_device *rdev,
  3347. struct radeon_ps *radeon_new_state,
  3348. struct radeon_ps *radeon_current_state)
  3349. {
  3350. struct ci_power_info *pi = ci_get_pi(rdev);
  3351. int ret = 0;
  3352. u32 tmp;
  3353. if (radeon_current_state->evclk != radeon_new_state->evclk) {
  3354. if (radeon_new_state->evclk) {
  3355. /* turn the clocks on when encoding */
  3356. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
  3357. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  3358. tmp = RREG32_SMC(DPM_TABLE_475);
  3359. tmp &= ~VceBootLevel_MASK;
  3360. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  3361. WREG32_SMC(DPM_TABLE_475, tmp);
  3362. ret = ci_enable_vce_dpm(rdev, true);
  3363. } else {
  3364. /* turn the clocks off when not encoding */
  3365. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
  3366. ret = ci_enable_vce_dpm(rdev, false);
  3367. }
  3368. }
  3369. return ret;
  3370. }
  3371. #if 0
  3372. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  3373. {
  3374. return ci_enable_samu_dpm(rdev, gate);
  3375. }
  3376. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  3377. {
  3378. struct ci_power_info *pi = ci_get_pi(rdev);
  3379. u32 tmp;
  3380. if (!gate) {
  3381. pi->smc_state_table.AcpBootLevel = 0;
  3382. tmp = RREG32_SMC(DPM_TABLE_475);
  3383. tmp &= ~AcpBootLevel_MASK;
  3384. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3385. WREG32_SMC(DPM_TABLE_475, tmp);
  3386. }
  3387. return ci_enable_acp_dpm(rdev, !gate);
  3388. }
  3389. #endif
  3390. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  3391. struct radeon_ps *radeon_state)
  3392. {
  3393. struct ci_power_info *pi = ci_get_pi(rdev);
  3394. int ret;
  3395. ret = ci_trim_dpm_states(rdev, radeon_state);
  3396. if (ret)
  3397. return ret;
  3398. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3399. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3400. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3401. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3402. pi->last_mclk_dpm_enable_mask =
  3403. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3404. if (pi->uvd_enabled) {
  3405. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3406. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3407. }
  3408. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3409. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3410. return 0;
  3411. }
  3412. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3413. u32 level_mask)
  3414. {
  3415. u32 level = 0;
  3416. while ((level_mask & (1 << level)) == 0)
  3417. level++;
  3418. return level;
  3419. }
  3420. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3421. enum radeon_dpm_forced_level level)
  3422. {
  3423. struct ci_power_info *pi = ci_get_pi(rdev);
  3424. u32 tmp, levels, i;
  3425. int ret;
  3426. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3427. if ((!pi->pcie_dpm_key_disabled) &&
  3428. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3429. levels = 0;
  3430. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3431. while (tmp >>= 1)
  3432. levels++;
  3433. if (levels) {
  3434. ret = ci_dpm_force_state_pcie(rdev, level);
  3435. if (ret)
  3436. return ret;
  3437. for (i = 0; i < rdev->usec_timeout; i++) {
  3438. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3439. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3440. if (tmp == levels)
  3441. break;
  3442. udelay(1);
  3443. }
  3444. }
  3445. }
  3446. if ((!pi->sclk_dpm_key_disabled) &&
  3447. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3448. levels = 0;
  3449. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3450. while (tmp >>= 1)
  3451. levels++;
  3452. if (levels) {
  3453. ret = ci_dpm_force_state_sclk(rdev, levels);
  3454. if (ret)
  3455. return ret;
  3456. for (i = 0; i < rdev->usec_timeout; i++) {
  3457. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3458. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3459. if (tmp == levels)
  3460. break;
  3461. udelay(1);
  3462. }
  3463. }
  3464. }
  3465. if ((!pi->mclk_dpm_key_disabled) &&
  3466. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3467. levels = 0;
  3468. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3469. while (tmp >>= 1)
  3470. levels++;
  3471. if (levels) {
  3472. ret = ci_dpm_force_state_mclk(rdev, levels);
  3473. if (ret)
  3474. return ret;
  3475. for (i = 0; i < rdev->usec_timeout; i++) {
  3476. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3477. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3478. if (tmp == levels)
  3479. break;
  3480. udelay(1);
  3481. }
  3482. }
  3483. }
  3484. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3485. if ((!pi->sclk_dpm_key_disabled) &&
  3486. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3487. levels = ci_get_lowest_enabled_level(rdev,
  3488. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3489. ret = ci_dpm_force_state_sclk(rdev, levels);
  3490. if (ret)
  3491. return ret;
  3492. for (i = 0; i < rdev->usec_timeout; i++) {
  3493. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3494. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3495. if (tmp == levels)
  3496. break;
  3497. udelay(1);
  3498. }
  3499. }
  3500. if ((!pi->mclk_dpm_key_disabled) &&
  3501. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3502. levels = ci_get_lowest_enabled_level(rdev,
  3503. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3504. ret = ci_dpm_force_state_mclk(rdev, levels);
  3505. if (ret)
  3506. return ret;
  3507. for (i = 0; i < rdev->usec_timeout; i++) {
  3508. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3509. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3510. if (tmp == levels)
  3511. break;
  3512. udelay(1);
  3513. }
  3514. }
  3515. if ((!pi->pcie_dpm_key_disabled) &&
  3516. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3517. levels = ci_get_lowest_enabled_level(rdev,
  3518. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3519. ret = ci_dpm_force_state_pcie(rdev, levels);
  3520. if (ret)
  3521. return ret;
  3522. for (i = 0; i < rdev->usec_timeout; i++) {
  3523. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3524. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3525. if (tmp == levels)
  3526. break;
  3527. udelay(1);
  3528. }
  3529. }
  3530. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3531. if (!pi->pcie_dpm_key_disabled) {
  3532. PPSMC_Result smc_result;
  3533. smc_result = ci_send_msg_to_smc(rdev,
  3534. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3535. if (smc_result != PPSMC_Result_OK)
  3536. return -EINVAL;
  3537. }
  3538. ret = ci_upload_dpm_level_enable_mask(rdev);
  3539. if (ret)
  3540. return ret;
  3541. }
  3542. rdev->pm.dpm.forced_level = level;
  3543. return 0;
  3544. }
  3545. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3546. struct ci_mc_reg_table *table)
  3547. {
  3548. struct ci_power_info *pi = ci_get_pi(rdev);
  3549. u8 i, j, k;
  3550. u32 temp_reg;
  3551. for (i = 0, j = table->last; i < table->last; i++) {
  3552. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3553. return -EINVAL;
  3554. switch(table->mc_reg_address[i].s1 << 2) {
  3555. case MC_SEQ_MISC1:
  3556. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3557. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3558. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3559. for (k = 0; k < table->num_entries; k++) {
  3560. table->mc_reg_table_entry[k].mc_data[j] =
  3561. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3562. }
  3563. j++;
  3564. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3565. return -EINVAL;
  3566. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3567. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3568. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3569. for (k = 0; k < table->num_entries; k++) {
  3570. table->mc_reg_table_entry[k].mc_data[j] =
  3571. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3572. if (!pi->mem_gddr5)
  3573. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3574. }
  3575. j++;
  3576. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3577. return -EINVAL;
  3578. if (!pi->mem_gddr5) {
  3579. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3580. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3581. for (k = 0; k < table->num_entries; k++) {
  3582. table->mc_reg_table_entry[k].mc_data[j] =
  3583. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3584. }
  3585. j++;
  3586. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3587. return -EINVAL;
  3588. }
  3589. break;
  3590. case MC_SEQ_RESERVE_M:
  3591. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3592. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3593. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3594. for (k = 0; k < table->num_entries; k++) {
  3595. table->mc_reg_table_entry[k].mc_data[j] =
  3596. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3597. }
  3598. j++;
  3599. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3600. return -EINVAL;
  3601. break;
  3602. default:
  3603. break;
  3604. }
  3605. }
  3606. table->last = j;
  3607. return 0;
  3608. }
  3609. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3610. {
  3611. bool result = true;
  3612. switch(in_reg) {
  3613. case MC_SEQ_RAS_TIMING >> 2:
  3614. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3615. break;
  3616. case MC_SEQ_DLL_STBY >> 2:
  3617. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3618. break;
  3619. case MC_SEQ_G5PDX_CMD0 >> 2:
  3620. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3621. break;
  3622. case MC_SEQ_G5PDX_CMD1 >> 2:
  3623. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3624. break;
  3625. case MC_SEQ_G5PDX_CTRL >> 2:
  3626. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3627. break;
  3628. case MC_SEQ_CAS_TIMING >> 2:
  3629. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3630. break;
  3631. case MC_SEQ_MISC_TIMING >> 2:
  3632. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3633. break;
  3634. case MC_SEQ_MISC_TIMING2 >> 2:
  3635. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3636. break;
  3637. case MC_SEQ_PMG_DVS_CMD >> 2:
  3638. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3639. break;
  3640. case MC_SEQ_PMG_DVS_CTL >> 2:
  3641. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3642. break;
  3643. case MC_SEQ_RD_CTL_D0 >> 2:
  3644. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3645. break;
  3646. case MC_SEQ_RD_CTL_D1 >> 2:
  3647. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3648. break;
  3649. case MC_SEQ_WR_CTL_D0 >> 2:
  3650. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3651. break;
  3652. case MC_SEQ_WR_CTL_D1 >> 2:
  3653. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3654. break;
  3655. case MC_PMG_CMD_EMRS >> 2:
  3656. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3657. break;
  3658. case MC_PMG_CMD_MRS >> 2:
  3659. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3660. break;
  3661. case MC_PMG_CMD_MRS1 >> 2:
  3662. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3663. break;
  3664. case MC_SEQ_PMG_TIMING >> 2:
  3665. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3666. break;
  3667. case MC_PMG_CMD_MRS2 >> 2:
  3668. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3669. break;
  3670. case MC_SEQ_WR_CTL_2 >> 2:
  3671. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3672. break;
  3673. default:
  3674. result = false;
  3675. break;
  3676. }
  3677. return result;
  3678. }
  3679. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3680. {
  3681. u8 i, j;
  3682. for (i = 0; i < table->last; i++) {
  3683. for (j = 1; j < table->num_entries; j++) {
  3684. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3685. table->mc_reg_table_entry[j].mc_data[i]) {
  3686. table->valid_flag |= 1 << i;
  3687. break;
  3688. }
  3689. }
  3690. }
  3691. }
  3692. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3693. {
  3694. u32 i;
  3695. u16 address;
  3696. for (i = 0; i < table->last; i++) {
  3697. table->mc_reg_address[i].s0 =
  3698. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3699. address : table->mc_reg_address[i].s1;
  3700. }
  3701. }
  3702. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3703. struct ci_mc_reg_table *ci_table)
  3704. {
  3705. u8 i, j;
  3706. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3707. return -EINVAL;
  3708. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3709. return -EINVAL;
  3710. for (i = 0; i < table->last; i++)
  3711. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3712. ci_table->last = table->last;
  3713. for (i = 0; i < table->num_entries; i++) {
  3714. ci_table->mc_reg_table_entry[i].mclk_max =
  3715. table->mc_reg_table_entry[i].mclk_max;
  3716. for (j = 0; j < table->last; j++)
  3717. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3718. table->mc_reg_table_entry[i].mc_data[j];
  3719. }
  3720. ci_table->num_entries = table->num_entries;
  3721. return 0;
  3722. }
  3723. static int ci_register_patching_mc_seq(struct radeon_device *rdev,
  3724. struct ci_mc_reg_table *table)
  3725. {
  3726. u8 i, k;
  3727. u32 tmp;
  3728. bool patch;
  3729. tmp = RREG32(MC_SEQ_MISC0);
  3730. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3731. if (patch &&
  3732. ((rdev->pdev->device == 0x67B0) ||
  3733. (rdev->pdev->device == 0x67B1))) {
  3734. for (i = 0; i < table->last; i++) {
  3735. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3736. return -EINVAL;
  3737. switch(table->mc_reg_address[i].s1 >> 2) {
  3738. case MC_SEQ_MISC1:
  3739. for (k = 0; k < table->num_entries; k++) {
  3740. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3741. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3742. table->mc_reg_table_entry[k].mc_data[i] =
  3743. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3744. 0x00000007;
  3745. }
  3746. break;
  3747. case MC_SEQ_WR_CTL_D0:
  3748. for (k = 0; k < table->num_entries; k++) {
  3749. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3750. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3751. table->mc_reg_table_entry[k].mc_data[i] =
  3752. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3753. 0x0000D0DD;
  3754. }
  3755. break;
  3756. case MC_SEQ_WR_CTL_D1:
  3757. for (k = 0; k < table->num_entries; k++) {
  3758. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3759. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3760. table->mc_reg_table_entry[k].mc_data[i] =
  3761. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3762. 0x0000D0DD;
  3763. }
  3764. break;
  3765. case MC_SEQ_WR_CTL_2:
  3766. for (k = 0; k < table->num_entries; k++) {
  3767. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3768. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3769. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3770. }
  3771. break;
  3772. case MC_SEQ_CAS_TIMING:
  3773. for (k = 0; k < table->num_entries; k++) {
  3774. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3775. table->mc_reg_table_entry[k].mc_data[i] =
  3776. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3777. 0x000C0140;
  3778. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3779. table->mc_reg_table_entry[k].mc_data[i] =
  3780. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3781. 0x000C0150;
  3782. }
  3783. break;
  3784. case MC_SEQ_MISC_TIMING:
  3785. for (k = 0; k < table->num_entries; k++) {
  3786. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3787. table->mc_reg_table_entry[k].mc_data[i] =
  3788. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3789. 0x00000030;
  3790. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3791. table->mc_reg_table_entry[k].mc_data[i] =
  3792. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3793. 0x00000035;
  3794. }
  3795. break;
  3796. default:
  3797. break;
  3798. }
  3799. }
  3800. WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
  3801. tmp = RREG32(MC_SEQ_IO_DEBUG_DATA);
  3802. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3803. WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
  3804. WREG32(MC_SEQ_IO_DEBUG_DATA, tmp);
  3805. }
  3806. return 0;
  3807. }
  3808. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3809. {
  3810. struct ci_power_info *pi = ci_get_pi(rdev);
  3811. struct atom_mc_reg_table *table;
  3812. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3813. u8 module_index = rv770_get_memory_module_index(rdev);
  3814. int ret;
  3815. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3816. if (!table)
  3817. return -ENOMEM;
  3818. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3819. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3820. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3821. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3822. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3823. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3824. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3825. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3826. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3827. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3828. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3829. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3830. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3831. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3832. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3833. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3834. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3835. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3836. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3837. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3838. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3839. if (ret)
  3840. goto init_mc_done;
  3841. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3842. if (ret)
  3843. goto init_mc_done;
  3844. ci_set_s0_mc_reg_index(ci_table);
  3845. ret = ci_register_patching_mc_seq(rdev, ci_table);
  3846. if (ret)
  3847. goto init_mc_done;
  3848. ret = ci_set_mc_special_registers(rdev, ci_table);
  3849. if (ret)
  3850. goto init_mc_done;
  3851. ci_set_valid_flag(ci_table);
  3852. init_mc_done:
  3853. kfree(table);
  3854. return ret;
  3855. }
  3856. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3857. SMU7_Discrete_MCRegisters *mc_reg_table)
  3858. {
  3859. struct ci_power_info *pi = ci_get_pi(rdev);
  3860. u32 i, j;
  3861. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3862. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3863. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3864. return -EINVAL;
  3865. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3866. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3867. i++;
  3868. }
  3869. }
  3870. mc_reg_table->last = (u8)i;
  3871. return 0;
  3872. }
  3873. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3874. SMU7_Discrete_MCRegisterSet *data,
  3875. u32 num_entries, u32 valid_flag)
  3876. {
  3877. u32 i, j;
  3878. for (i = 0, j = 0; j < num_entries; j++) {
  3879. if (valid_flag & (1 << j)) {
  3880. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3881. i++;
  3882. }
  3883. }
  3884. }
  3885. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3886. const u32 memory_clock,
  3887. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3888. {
  3889. struct ci_power_info *pi = ci_get_pi(rdev);
  3890. u32 i = 0;
  3891. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3892. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3893. break;
  3894. }
  3895. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3896. --i;
  3897. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3898. mc_reg_table_data, pi->mc_reg_table.last,
  3899. pi->mc_reg_table.valid_flag);
  3900. }
  3901. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3902. SMU7_Discrete_MCRegisters *mc_reg_table)
  3903. {
  3904. struct ci_power_info *pi = ci_get_pi(rdev);
  3905. u32 i;
  3906. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3907. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3908. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3909. &mc_reg_table->data[i]);
  3910. }
  3911. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3912. {
  3913. struct ci_power_info *pi = ci_get_pi(rdev);
  3914. int ret;
  3915. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3916. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3917. if (ret)
  3918. return ret;
  3919. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3920. return ci_copy_bytes_to_smc(rdev,
  3921. pi->mc_reg_table_start,
  3922. (u8 *)&pi->smc_mc_reg_table,
  3923. sizeof(SMU7_Discrete_MCRegisters),
  3924. pi->sram_end);
  3925. }
  3926. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3927. {
  3928. struct ci_power_info *pi = ci_get_pi(rdev);
  3929. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3930. return 0;
  3931. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3932. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3933. return ci_copy_bytes_to_smc(rdev,
  3934. pi->mc_reg_table_start +
  3935. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3936. (u8 *)&pi->smc_mc_reg_table.data[0],
  3937. sizeof(SMU7_Discrete_MCRegisterSet) *
  3938. pi->dpm_table.mclk_table.count,
  3939. pi->sram_end);
  3940. }
  3941. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3942. {
  3943. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3944. tmp |= VOLT_PWRMGT_EN;
  3945. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3946. }
  3947. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3948. struct radeon_ps *radeon_state)
  3949. {
  3950. struct ci_ps *state = ci_get_ps(radeon_state);
  3951. int i;
  3952. u16 pcie_speed, max_speed = 0;
  3953. for (i = 0; i < state->performance_level_count; i++) {
  3954. pcie_speed = state->performance_levels[i].pcie_gen;
  3955. if (max_speed < pcie_speed)
  3956. max_speed = pcie_speed;
  3957. }
  3958. return max_speed;
  3959. }
  3960. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3961. {
  3962. u32 speed_cntl = 0;
  3963. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3964. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3965. return (u16)speed_cntl;
  3966. }
  3967. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3968. {
  3969. u32 link_width = 0;
  3970. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  3971. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  3972. switch (link_width) {
  3973. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3974. return 1;
  3975. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3976. return 2;
  3977. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3978. return 4;
  3979. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3980. return 8;
  3981. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3982. /* not actually supported */
  3983. return 12;
  3984. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3985. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3986. default:
  3987. return 16;
  3988. }
  3989. }
  3990. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  3991. struct radeon_ps *radeon_new_state,
  3992. struct radeon_ps *radeon_current_state)
  3993. {
  3994. struct ci_power_info *pi = ci_get_pi(rdev);
  3995. enum radeon_pcie_gen target_link_speed =
  3996. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3997. enum radeon_pcie_gen current_link_speed;
  3998. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  3999. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  4000. else
  4001. current_link_speed = pi->force_pcie_gen;
  4002. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4003. pi->pspp_notify_required = false;
  4004. if (target_link_speed > current_link_speed) {
  4005. switch (target_link_speed) {
  4006. #ifdef CONFIG_ACPI
  4007. case RADEON_PCIE_GEN3:
  4008. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4009. break;
  4010. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  4011. if (current_link_speed == RADEON_PCIE_GEN2)
  4012. break;
  4013. case RADEON_PCIE_GEN2:
  4014. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4015. break;
  4016. #endif
  4017. default:
  4018. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  4019. break;
  4020. }
  4021. } else {
  4022. if (target_link_speed < current_link_speed)
  4023. pi->pspp_notify_required = true;
  4024. }
  4025. }
  4026. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  4027. struct radeon_ps *radeon_new_state,
  4028. struct radeon_ps *radeon_current_state)
  4029. {
  4030. struct ci_power_info *pi = ci_get_pi(rdev);
  4031. enum radeon_pcie_gen target_link_speed =
  4032. ci_get_maximum_link_speed(rdev, radeon_new_state);
  4033. u8 request;
  4034. if (pi->pspp_notify_required) {
  4035. if (target_link_speed == RADEON_PCIE_GEN3)
  4036. request = PCIE_PERF_REQ_PECI_GEN3;
  4037. else if (target_link_speed == RADEON_PCIE_GEN2)
  4038. request = PCIE_PERF_REQ_PECI_GEN2;
  4039. else
  4040. request = PCIE_PERF_REQ_PECI_GEN1;
  4041. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4042. (ci_get_current_pcie_speed(rdev) > 0))
  4043. return;
  4044. #ifdef CONFIG_ACPI
  4045. radeon_acpi_pcie_performance_request(rdev, request, false);
  4046. #endif
  4047. }
  4048. }
  4049. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  4050. {
  4051. struct ci_power_info *pi = ci_get_pi(rdev);
  4052. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4053. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4054. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4055. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4056. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4057. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4058. if (allowed_sclk_vddc_table == NULL)
  4059. return -EINVAL;
  4060. if (allowed_sclk_vddc_table->count < 1)
  4061. return -EINVAL;
  4062. if (allowed_mclk_vddc_table == NULL)
  4063. return -EINVAL;
  4064. if (allowed_mclk_vddc_table->count < 1)
  4065. return -EINVAL;
  4066. if (allowed_mclk_vddci_table == NULL)
  4067. return -EINVAL;
  4068. if (allowed_mclk_vddci_table->count < 1)
  4069. return -EINVAL;
  4070. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4071. pi->max_vddc_in_pp_table =
  4072. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4073. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4074. pi->max_vddci_in_pp_table =
  4075. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4076. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4077. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4078. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4079. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4080. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4081. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4082. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4083. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4084. return 0;
  4085. }
  4086. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  4087. {
  4088. struct ci_power_info *pi = ci_get_pi(rdev);
  4089. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4090. u32 leakage_index;
  4091. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4092. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4093. *vddc = leakage_table->actual_voltage[leakage_index];
  4094. break;
  4095. }
  4096. }
  4097. }
  4098. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  4099. {
  4100. struct ci_power_info *pi = ci_get_pi(rdev);
  4101. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4102. u32 leakage_index;
  4103. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4104. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4105. *vddci = leakage_table->actual_voltage[leakage_index];
  4106. break;
  4107. }
  4108. }
  4109. }
  4110. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4111. struct radeon_clock_voltage_dependency_table *table)
  4112. {
  4113. u32 i;
  4114. if (table) {
  4115. for (i = 0; i < table->count; i++)
  4116. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4117. }
  4118. }
  4119. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  4120. struct radeon_clock_voltage_dependency_table *table)
  4121. {
  4122. u32 i;
  4123. if (table) {
  4124. for (i = 0; i < table->count; i++)
  4125. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  4126. }
  4127. }
  4128. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4129. struct radeon_vce_clock_voltage_dependency_table *table)
  4130. {
  4131. u32 i;
  4132. if (table) {
  4133. for (i = 0; i < table->count; i++)
  4134. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4135. }
  4136. }
  4137. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4138. struct radeon_uvd_clock_voltage_dependency_table *table)
  4139. {
  4140. u32 i;
  4141. if (table) {
  4142. for (i = 0; i < table->count; i++)
  4143. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4144. }
  4145. }
  4146. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  4147. struct radeon_phase_shedding_limits_table *table)
  4148. {
  4149. u32 i;
  4150. if (table) {
  4151. for (i = 0; i < table->count; i++)
  4152. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  4153. }
  4154. }
  4155. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  4156. struct radeon_clock_and_voltage_limits *table)
  4157. {
  4158. if (table) {
  4159. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  4160. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  4161. }
  4162. }
  4163. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  4164. struct radeon_cac_leakage_table *table)
  4165. {
  4166. u32 i;
  4167. if (table) {
  4168. for (i = 0; i < table->count; i++)
  4169. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  4170. }
  4171. }
  4172. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  4173. {
  4174. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4175. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4176. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4177. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4178. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4179. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4180. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  4181. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4182. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4183. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4184. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4185. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4186. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4187. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4188. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4189. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4190. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  4191. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4192. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  4193. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4194. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  4195. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4196. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  4197. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  4198. }
  4199. static void ci_get_memory_type(struct radeon_device *rdev)
  4200. {
  4201. struct ci_power_info *pi = ci_get_pi(rdev);
  4202. u32 tmp;
  4203. tmp = RREG32(MC_SEQ_MISC0);
  4204. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  4205. MC_SEQ_MISC0_GDDR5_VALUE)
  4206. pi->mem_gddr5 = true;
  4207. else
  4208. pi->mem_gddr5 = false;
  4209. }
  4210. static void ci_update_current_ps(struct radeon_device *rdev,
  4211. struct radeon_ps *rps)
  4212. {
  4213. struct ci_ps *new_ps = ci_get_ps(rps);
  4214. struct ci_power_info *pi = ci_get_pi(rdev);
  4215. pi->current_rps = *rps;
  4216. pi->current_ps = *new_ps;
  4217. pi->current_rps.ps_priv = &pi->current_ps;
  4218. }
  4219. static void ci_update_requested_ps(struct radeon_device *rdev,
  4220. struct radeon_ps *rps)
  4221. {
  4222. struct ci_ps *new_ps = ci_get_ps(rps);
  4223. struct ci_power_info *pi = ci_get_pi(rdev);
  4224. pi->requested_rps = *rps;
  4225. pi->requested_ps = *new_ps;
  4226. pi->requested_rps.ps_priv = &pi->requested_ps;
  4227. }
  4228. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  4229. {
  4230. struct ci_power_info *pi = ci_get_pi(rdev);
  4231. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  4232. struct radeon_ps *new_ps = &requested_ps;
  4233. ci_update_requested_ps(rdev, new_ps);
  4234. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  4235. return 0;
  4236. }
  4237. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  4238. {
  4239. struct ci_power_info *pi = ci_get_pi(rdev);
  4240. struct radeon_ps *new_ps = &pi->requested_rps;
  4241. ci_update_current_ps(rdev, new_ps);
  4242. }
  4243. void ci_dpm_setup_asic(struct radeon_device *rdev)
  4244. {
  4245. int r;
  4246. r = ci_mc_load_microcode(rdev);
  4247. if (r)
  4248. DRM_ERROR("Failed to load MC firmware!\n");
  4249. ci_read_clock_registers(rdev);
  4250. ci_get_memory_type(rdev);
  4251. ci_enable_acpi_power_management(rdev);
  4252. ci_init_sclk_t(rdev);
  4253. }
  4254. int ci_dpm_enable(struct radeon_device *rdev)
  4255. {
  4256. struct ci_power_info *pi = ci_get_pi(rdev);
  4257. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  4258. int ret;
  4259. if (ci_is_smc_running(rdev))
  4260. return -EINVAL;
  4261. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4262. ci_enable_voltage_control(rdev);
  4263. ret = ci_construct_voltage_tables(rdev);
  4264. if (ret) {
  4265. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4266. return ret;
  4267. }
  4268. }
  4269. if (pi->caps_dynamic_ac_timing) {
  4270. ret = ci_initialize_mc_reg_table(rdev);
  4271. if (ret)
  4272. pi->caps_dynamic_ac_timing = false;
  4273. }
  4274. if (pi->dynamic_ss)
  4275. ci_enable_spread_spectrum(rdev, true);
  4276. if (pi->thermal_protection)
  4277. ci_enable_thermal_protection(rdev, true);
  4278. ci_program_sstp(rdev);
  4279. ci_enable_display_gap(rdev);
  4280. ci_program_vc(rdev);
  4281. ret = ci_upload_firmware(rdev);
  4282. if (ret) {
  4283. DRM_ERROR("ci_upload_firmware failed\n");
  4284. return ret;
  4285. }
  4286. ret = ci_process_firmware_header(rdev);
  4287. if (ret) {
  4288. DRM_ERROR("ci_process_firmware_header failed\n");
  4289. return ret;
  4290. }
  4291. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  4292. if (ret) {
  4293. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4294. return ret;
  4295. }
  4296. ret = ci_init_smc_table(rdev);
  4297. if (ret) {
  4298. DRM_ERROR("ci_init_smc_table failed\n");
  4299. return ret;
  4300. }
  4301. ret = ci_init_arb_table_index(rdev);
  4302. if (ret) {
  4303. DRM_ERROR("ci_init_arb_table_index failed\n");
  4304. return ret;
  4305. }
  4306. if (pi->caps_dynamic_ac_timing) {
  4307. ret = ci_populate_initial_mc_reg_table(rdev);
  4308. if (ret) {
  4309. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4310. return ret;
  4311. }
  4312. }
  4313. ret = ci_populate_pm_base(rdev);
  4314. if (ret) {
  4315. DRM_ERROR("ci_populate_pm_base failed\n");
  4316. return ret;
  4317. }
  4318. ci_dpm_start_smc(rdev);
  4319. ci_enable_vr_hot_gpio_interrupt(rdev);
  4320. ret = ci_notify_smc_display_change(rdev, false);
  4321. if (ret) {
  4322. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4323. return ret;
  4324. }
  4325. ci_enable_sclk_control(rdev, true);
  4326. ret = ci_enable_ulv(rdev, true);
  4327. if (ret) {
  4328. DRM_ERROR("ci_enable_ulv failed\n");
  4329. return ret;
  4330. }
  4331. ret = ci_enable_ds_master_switch(rdev, true);
  4332. if (ret) {
  4333. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4334. return ret;
  4335. }
  4336. ret = ci_start_dpm(rdev);
  4337. if (ret) {
  4338. DRM_ERROR("ci_start_dpm failed\n");
  4339. return ret;
  4340. }
  4341. ret = ci_enable_didt(rdev, true);
  4342. if (ret) {
  4343. DRM_ERROR("ci_enable_didt failed\n");
  4344. return ret;
  4345. }
  4346. ret = ci_enable_smc_cac(rdev, true);
  4347. if (ret) {
  4348. DRM_ERROR("ci_enable_smc_cac failed\n");
  4349. return ret;
  4350. }
  4351. ret = ci_enable_power_containment(rdev, true);
  4352. if (ret) {
  4353. DRM_ERROR("ci_enable_power_containment failed\n");
  4354. return ret;
  4355. }
  4356. ret = ci_power_control_set_level(rdev);
  4357. if (ret) {
  4358. DRM_ERROR("ci_power_control_set_level failed\n");
  4359. return ret;
  4360. }
  4361. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4362. ret = ci_enable_thermal_based_sclk_dpm(rdev, true);
  4363. if (ret) {
  4364. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4365. return ret;
  4366. }
  4367. ci_thermal_start_thermal_controller(rdev);
  4368. ci_update_current_ps(rdev, boot_ps);
  4369. return 0;
  4370. }
  4371. static int ci_set_temperature_range(struct radeon_device *rdev)
  4372. {
  4373. int ret;
  4374. ret = ci_thermal_enable_alert(rdev, false);
  4375. if (ret)
  4376. return ret;
  4377. ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  4378. if (ret)
  4379. return ret;
  4380. ret = ci_thermal_enable_alert(rdev, true);
  4381. if (ret)
  4382. return ret;
  4383. return ret;
  4384. }
  4385. int ci_dpm_late_enable(struct radeon_device *rdev)
  4386. {
  4387. int ret;
  4388. ret = ci_set_temperature_range(rdev);
  4389. if (ret)
  4390. return ret;
  4391. ci_dpm_powergate_uvd(rdev, true);
  4392. return 0;
  4393. }
  4394. void ci_dpm_disable(struct radeon_device *rdev)
  4395. {
  4396. struct ci_power_info *pi = ci_get_pi(rdev);
  4397. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  4398. ci_dpm_powergate_uvd(rdev, false);
  4399. if (!ci_is_smc_running(rdev))
  4400. return;
  4401. ci_thermal_stop_thermal_controller(rdev);
  4402. if (pi->thermal_protection)
  4403. ci_enable_thermal_protection(rdev, false);
  4404. ci_enable_power_containment(rdev, false);
  4405. ci_enable_smc_cac(rdev, false);
  4406. ci_enable_didt(rdev, false);
  4407. ci_enable_spread_spectrum(rdev, false);
  4408. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4409. ci_stop_dpm(rdev);
  4410. ci_enable_ds_master_switch(rdev, false);
  4411. ci_enable_ulv(rdev, false);
  4412. ci_clear_vc(rdev);
  4413. ci_reset_to_default(rdev);
  4414. ci_dpm_stop_smc(rdev);
  4415. ci_force_switch_to_arb_f0(rdev);
  4416. ci_enable_thermal_based_sclk_dpm(rdev, false);
  4417. ci_update_current_ps(rdev, boot_ps);
  4418. }
  4419. int ci_dpm_set_power_state(struct radeon_device *rdev)
  4420. {
  4421. struct ci_power_info *pi = ci_get_pi(rdev);
  4422. struct radeon_ps *new_ps = &pi->requested_rps;
  4423. struct radeon_ps *old_ps = &pi->current_rps;
  4424. int ret;
  4425. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  4426. if (pi->pcie_performance_request)
  4427. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  4428. ret = ci_freeze_sclk_mclk_dpm(rdev);
  4429. if (ret) {
  4430. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4431. return ret;
  4432. }
  4433. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  4434. if (ret) {
  4435. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4436. return ret;
  4437. }
  4438. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  4439. if (ret) {
  4440. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4441. return ret;
  4442. }
  4443. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  4444. if (ret) {
  4445. DRM_ERROR("ci_update_vce_dpm failed\n");
  4446. return ret;
  4447. }
  4448. ret = ci_update_sclk_t(rdev);
  4449. if (ret) {
  4450. DRM_ERROR("ci_update_sclk_t failed\n");
  4451. return ret;
  4452. }
  4453. if (pi->caps_dynamic_ac_timing) {
  4454. ret = ci_update_and_upload_mc_reg_table(rdev);
  4455. if (ret) {
  4456. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4457. return ret;
  4458. }
  4459. }
  4460. ret = ci_program_memory_timing_parameters(rdev);
  4461. if (ret) {
  4462. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4463. return ret;
  4464. }
  4465. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  4466. if (ret) {
  4467. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4468. return ret;
  4469. }
  4470. ret = ci_upload_dpm_level_enable_mask(rdev);
  4471. if (ret) {
  4472. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4473. return ret;
  4474. }
  4475. if (pi->pcie_performance_request)
  4476. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  4477. return 0;
  4478. }
  4479. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4480. {
  4481. ci_set_boot_state(rdev);
  4482. }
  4483. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4484. {
  4485. ci_program_display_gap(rdev);
  4486. }
  4487. union power_info {
  4488. struct _ATOM_POWERPLAY_INFO info;
  4489. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4490. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4491. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4492. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4493. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4494. };
  4495. union pplib_clock_info {
  4496. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4497. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4498. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4499. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4500. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4501. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4502. };
  4503. union pplib_power_state {
  4504. struct _ATOM_PPLIB_STATE v1;
  4505. struct _ATOM_PPLIB_STATE_V2 v2;
  4506. };
  4507. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4508. struct radeon_ps *rps,
  4509. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4510. u8 table_rev)
  4511. {
  4512. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4513. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4514. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4515. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4516. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4517. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4518. } else {
  4519. rps->vclk = 0;
  4520. rps->dclk = 0;
  4521. }
  4522. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4523. rdev->pm.dpm.boot_ps = rps;
  4524. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4525. rdev->pm.dpm.uvd_ps = rps;
  4526. }
  4527. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4528. struct radeon_ps *rps, int index,
  4529. union pplib_clock_info *clock_info)
  4530. {
  4531. struct ci_power_info *pi = ci_get_pi(rdev);
  4532. struct ci_ps *ps = ci_get_ps(rps);
  4533. struct ci_pl *pl = &ps->performance_levels[index];
  4534. ps->performance_level_count = index + 1;
  4535. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4536. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4537. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4538. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4539. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4540. pi->sys_pcie_mask,
  4541. pi->vbios_boot_state.pcie_gen_bootup_value,
  4542. clock_info->ci.ucPCIEGen);
  4543. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4544. pi->vbios_boot_state.pcie_lane_bootup_value,
  4545. le16_to_cpu(clock_info->ci.usPCIELane));
  4546. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4547. pi->acpi_pcie_gen = pl->pcie_gen;
  4548. }
  4549. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4550. pi->ulv.supported = true;
  4551. pi->ulv.pl = *pl;
  4552. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4553. }
  4554. /* patch up boot state */
  4555. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4556. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4557. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4558. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4559. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4560. }
  4561. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4562. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4563. pi->use_pcie_powersaving_levels = true;
  4564. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4565. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4566. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4567. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4568. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4569. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4570. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4571. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4572. break;
  4573. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4574. pi->use_pcie_performance_levels = true;
  4575. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4576. pi->pcie_gen_performance.max = pl->pcie_gen;
  4577. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4578. pi->pcie_gen_performance.min = pl->pcie_gen;
  4579. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4580. pi->pcie_lane_performance.max = pl->pcie_lane;
  4581. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4582. pi->pcie_lane_performance.min = pl->pcie_lane;
  4583. break;
  4584. default:
  4585. break;
  4586. }
  4587. }
  4588. static int ci_parse_power_table(struct radeon_device *rdev)
  4589. {
  4590. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4591. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4592. union pplib_power_state *power_state;
  4593. int i, j, k, non_clock_array_index, clock_array_index;
  4594. union pplib_clock_info *clock_info;
  4595. struct _StateArray *state_array;
  4596. struct _ClockInfoArray *clock_info_array;
  4597. struct _NonClockInfoArray *non_clock_info_array;
  4598. union power_info *power_info;
  4599. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4600. u16 data_offset;
  4601. u8 frev, crev;
  4602. u8 *power_state_offset;
  4603. struct ci_ps *ps;
  4604. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4605. &frev, &crev, &data_offset))
  4606. return -EINVAL;
  4607. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4608. state_array = (struct _StateArray *)
  4609. (mode_info->atom_context->bios + data_offset +
  4610. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4611. clock_info_array = (struct _ClockInfoArray *)
  4612. (mode_info->atom_context->bios + data_offset +
  4613. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4614. non_clock_info_array = (struct _NonClockInfoArray *)
  4615. (mode_info->atom_context->bios + data_offset +
  4616. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4617. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  4618. state_array->ucNumEntries, GFP_KERNEL);
  4619. if (!rdev->pm.dpm.ps)
  4620. return -ENOMEM;
  4621. power_state_offset = (u8 *)state_array->states;
  4622. for (i = 0; i < state_array->ucNumEntries; i++) {
  4623. u8 *idx;
  4624. power_state = (union pplib_power_state *)power_state_offset;
  4625. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4626. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4627. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4628. if (!rdev->pm.power_state[i].clock_info)
  4629. return -EINVAL;
  4630. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4631. if (ps == NULL) {
  4632. kfree(rdev->pm.dpm.ps);
  4633. return -ENOMEM;
  4634. }
  4635. rdev->pm.dpm.ps[i].ps_priv = ps;
  4636. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4637. non_clock_info,
  4638. non_clock_info_array->ucEntrySize);
  4639. k = 0;
  4640. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4641. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4642. clock_array_index = idx[j];
  4643. if (clock_array_index >= clock_info_array->ucNumEntries)
  4644. continue;
  4645. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4646. break;
  4647. clock_info = (union pplib_clock_info *)
  4648. ((u8 *)&clock_info_array->clockInfo[0] +
  4649. (clock_array_index * clock_info_array->ucEntrySize));
  4650. ci_parse_pplib_clock_info(rdev,
  4651. &rdev->pm.dpm.ps[i], k,
  4652. clock_info);
  4653. k++;
  4654. }
  4655. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4656. }
  4657. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4658. /* fill in the vce power states */
  4659. for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
  4660. u32 sclk, mclk;
  4661. clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
  4662. clock_info = (union pplib_clock_info *)
  4663. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4664. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4665. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4666. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4667. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4668. rdev->pm.dpm.vce_states[i].sclk = sclk;
  4669. rdev->pm.dpm.vce_states[i].mclk = mclk;
  4670. }
  4671. return 0;
  4672. }
  4673. static int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4674. struct ci_vbios_boot_state *boot_state)
  4675. {
  4676. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4677. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4678. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4679. u8 frev, crev;
  4680. u16 data_offset;
  4681. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4682. &frev, &crev, &data_offset)) {
  4683. firmware_info =
  4684. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4685. data_offset);
  4686. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4687. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4688. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4689. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4690. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4691. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4692. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4693. return 0;
  4694. }
  4695. return -EINVAL;
  4696. }
  4697. void ci_dpm_fini(struct radeon_device *rdev)
  4698. {
  4699. int i;
  4700. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4701. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4702. }
  4703. kfree(rdev->pm.dpm.ps);
  4704. kfree(rdev->pm.dpm.priv);
  4705. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4706. r600_free_extended_power_table(rdev);
  4707. }
  4708. int ci_dpm_init(struct radeon_device *rdev)
  4709. {
  4710. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4711. SMU7_Discrete_DpmTable *dpm_table;
  4712. struct radeon_gpio_rec gpio;
  4713. u16 data_offset, size;
  4714. u8 frev, crev;
  4715. struct ci_power_info *pi;
  4716. int ret;
  4717. u32 mask;
  4718. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4719. if (pi == NULL)
  4720. return -ENOMEM;
  4721. rdev->pm.dpm.priv = pi;
  4722. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4723. if (ret)
  4724. pi->sys_pcie_mask = 0;
  4725. else
  4726. pi->sys_pcie_mask = mask;
  4727. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4728. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4729. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4730. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4731. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4732. pi->pcie_lane_performance.max = 0;
  4733. pi->pcie_lane_performance.min = 16;
  4734. pi->pcie_lane_powersaving.max = 0;
  4735. pi->pcie_lane_powersaving.min = 16;
  4736. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4737. if (ret) {
  4738. ci_dpm_fini(rdev);
  4739. return ret;
  4740. }
  4741. ret = r600_get_platform_caps(rdev);
  4742. if (ret) {
  4743. ci_dpm_fini(rdev);
  4744. return ret;
  4745. }
  4746. ret = r600_parse_extended_power_table(rdev);
  4747. if (ret) {
  4748. ci_dpm_fini(rdev);
  4749. return ret;
  4750. }
  4751. ret = ci_parse_power_table(rdev);
  4752. if (ret) {
  4753. ci_dpm_fini(rdev);
  4754. return ret;
  4755. }
  4756. pi->dll_default_on = false;
  4757. pi->sram_end = SMC_RAM_END;
  4758. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4759. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4760. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4761. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4762. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4763. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4764. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4765. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4766. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4767. pi->sclk_dpm_key_disabled = 0;
  4768. pi->mclk_dpm_key_disabled = 0;
  4769. pi->pcie_dpm_key_disabled = 0;
  4770. pi->thermal_sclk_dpm_enabled = 0;
  4771. /* mclk dpm is unstable on some R7 260X cards with the old mc ucode */
  4772. if ((rdev->pdev->device == 0x6658) &&
  4773. (rdev->mc_fw->size == (BONAIRE_MC_UCODE_SIZE * 4))) {
  4774. pi->mclk_dpm_key_disabled = 1;
  4775. }
  4776. pi->caps_sclk_ds = true;
  4777. pi->mclk_strobe_mode_threshold = 40000;
  4778. pi->mclk_stutter_mode_threshold = 40000;
  4779. pi->mclk_edc_enable_threshold = 40000;
  4780. pi->mclk_edc_wr_enable_threshold = 40000;
  4781. ci_initialize_powertune_defaults(rdev);
  4782. pi->caps_fps = false;
  4783. pi->caps_sclk_throttle_low_notification = false;
  4784. pi->caps_uvd_dpm = true;
  4785. pi->caps_vce_dpm = true;
  4786. ci_get_leakage_voltages(rdev);
  4787. ci_patch_dependency_tables_with_leakage(rdev);
  4788. ci_set_private_data_variables_based_on_pptable(rdev);
  4789. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4790. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4791. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4792. ci_dpm_fini(rdev);
  4793. return -ENOMEM;
  4794. }
  4795. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4796. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4797. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4798. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4799. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4800. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4801. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4802. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4803. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4804. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4805. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4806. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4807. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4808. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4809. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4810. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4811. if (rdev->family == CHIP_HAWAII) {
  4812. pi->thermal_temp_setting.temperature_low = 94500;
  4813. pi->thermal_temp_setting.temperature_high = 95000;
  4814. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4815. } else {
  4816. pi->thermal_temp_setting.temperature_low = 99500;
  4817. pi->thermal_temp_setting.temperature_high = 100000;
  4818. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4819. }
  4820. pi->uvd_enabled = false;
  4821. dpm_table = &pi->smc_state_table;
  4822. gpio = radeon_atombios_lookup_gpio(rdev, VDDC_VRHOT_GPIO_PINID);
  4823. if (gpio.valid) {
  4824. dpm_table->VRHotGpio = gpio.shift;
  4825. rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4826. } else {
  4827. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  4828. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4829. }
  4830. gpio = radeon_atombios_lookup_gpio(rdev, PP_AC_DC_SWITCH_GPIO_PINID);
  4831. if (gpio.valid) {
  4832. dpm_table->AcDcGpio = gpio.shift;
  4833. rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4834. } else {
  4835. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  4836. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4837. }
  4838. gpio = radeon_atombios_lookup_gpio(rdev, VDDC_PCC_GPIO_PINID);
  4839. if (gpio.valid) {
  4840. u32 tmp = RREG32_SMC(CNB_PWRMGT_CNTL);
  4841. switch (gpio.shift) {
  4842. case 0:
  4843. tmp &= ~GNB_SLOW_MODE_MASK;
  4844. tmp |= GNB_SLOW_MODE(1);
  4845. break;
  4846. case 1:
  4847. tmp &= ~GNB_SLOW_MODE_MASK;
  4848. tmp |= GNB_SLOW_MODE(2);
  4849. break;
  4850. case 2:
  4851. tmp |= GNB_SLOW;
  4852. break;
  4853. case 3:
  4854. tmp |= FORCE_NB_PS1;
  4855. break;
  4856. case 4:
  4857. tmp |= DPM_ENABLED;
  4858. break;
  4859. default:
  4860. DRM_ERROR("Invalid PCC GPIO: %u!\n", gpio.shift);
  4861. break;
  4862. }
  4863. WREG32_SMC(CNB_PWRMGT_CNTL, tmp);
  4864. }
  4865. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4866. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4867. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4868. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4869. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4870. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4871. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4872. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4873. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4874. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4875. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4876. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4877. else
  4878. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4879. }
  4880. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4881. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4882. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4883. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4884. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4885. else
  4886. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4887. }
  4888. pi->vddc_phase_shed_control = true;
  4889. #if defined(CONFIG_ACPI)
  4890. pi->pcie_performance_request =
  4891. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4892. #else
  4893. pi->pcie_performance_request = false;
  4894. #endif
  4895. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4896. &frev, &crev, &data_offset)) {
  4897. pi->caps_sclk_ss_support = true;
  4898. pi->caps_mclk_ss_support = true;
  4899. pi->dynamic_ss = true;
  4900. } else {
  4901. pi->caps_sclk_ss_support = false;
  4902. pi->caps_mclk_ss_support = false;
  4903. pi->dynamic_ss = true;
  4904. }
  4905. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4906. pi->thermal_protection = true;
  4907. else
  4908. pi->thermal_protection = false;
  4909. pi->caps_dynamic_ac_timing = true;
  4910. pi->uvd_power_gated = false;
  4911. /* make sure dc limits are valid */
  4912. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4913. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4914. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4915. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4916. pi->fan_ctrl_is_in_default_mode = true;
  4917. return 0;
  4918. }
  4919. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4920. struct seq_file *m)
  4921. {
  4922. struct ci_power_info *pi = ci_get_pi(rdev);
  4923. struct radeon_ps *rps = &pi->current_rps;
  4924. u32 sclk = ci_get_average_sclk_freq(rdev);
  4925. u32 mclk = ci_get_average_mclk_freq(rdev);
  4926. seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
  4927. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  4928. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4929. sclk, mclk);
  4930. }
  4931. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4932. struct radeon_ps *rps)
  4933. {
  4934. struct ci_ps *ps = ci_get_ps(rps);
  4935. struct ci_pl *pl;
  4936. int i;
  4937. r600_dpm_print_class_info(rps->class, rps->class2);
  4938. r600_dpm_print_cap_info(rps->caps);
  4939. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4940. for (i = 0; i < ps->performance_level_count; i++) {
  4941. pl = &ps->performance_levels[i];
  4942. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4943. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4944. }
  4945. r600_dpm_print_ps_status(rdev, rps);
  4946. }
  4947. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4948. {
  4949. struct ci_power_info *pi = ci_get_pi(rdev);
  4950. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4951. if (low)
  4952. return requested_state->performance_levels[0].sclk;
  4953. else
  4954. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4955. }
  4956. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  4957. {
  4958. struct ci_power_info *pi = ci_get_pi(rdev);
  4959. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4960. if (low)
  4961. return requested_state->performance_levels[0].mclk;
  4962. else
  4963. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  4964. }