atombios_encoders.c 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. char bl_name[16];
  160. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  161. * so don't register a backlight device
  162. */
  163. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  164. (rdev->pdev->device == 0x6741))
  165. return;
  166. if (!radeon_encoder->enc_priv)
  167. return;
  168. if (!rdev->is_atom_bios)
  169. return;
  170. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  171. return;
  172. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  173. if (!pdata) {
  174. DRM_ERROR("Memory allocation failed\n");
  175. goto error;
  176. }
  177. memset(&props, 0, sizeof(props));
  178. props.max_brightness = RADEON_MAX_BL_LEVEL;
  179. props.type = BACKLIGHT_RAW;
  180. snprintf(bl_name, sizeof(bl_name),
  181. "radeon_bl%d", dev->primary->index);
  182. bd = backlight_device_register(bl_name, drm_connector->kdev,
  183. pdata, &radeon_atom_backlight_ops, &props);
  184. if (IS_ERR(bd)) {
  185. DRM_ERROR("Backlight registration failed\n");
  186. goto error;
  187. }
  188. pdata->encoder = radeon_encoder;
  189. dig = radeon_encoder->enc_priv;
  190. dig->bl_dev = bd;
  191. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  192. /* Set a reasonable default here if the level is 0 otherwise
  193. * fbdev will attempt to turn the backlight on after console
  194. * unblanking and it will try and restore 0 which turns the backlight
  195. * off again.
  196. */
  197. if (bd->props.brightness == 0)
  198. bd->props.brightness = RADEON_MAX_BL_LEVEL;
  199. bd->props.power = FB_BLANK_UNBLANK;
  200. backlight_update_status(bd);
  201. DRM_INFO("radeon atom DIG backlight initialized\n");
  202. return;
  203. error:
  204. kfree(pdata);
  205. return;
  206. }
  207. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  208. {
  209. struct drm_device *dev = radeon_encoder->base.dev;
  210. struct radeon_device *rdev = dev->dev_private;
  211. struct backlight_device *bd = NULL;
  212. struct radeon_encoder_atom_dig *dig;
  213. if (!radeon_encoder->enc_priv)
  214. return;
  215. if (!rdev->is_atom_bios)
  216. return;
  217. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  218. return;
  219. dig = radeon_encoder->enc_priv;
  220. bd = dig->bl_dev;
  221. dig->bl_dev = NULL;
  222. if (bd) {
  223. struct radeon_legacy_backlight_privdata *pdata;
  224. pdata = bl_get_data(bd);
  225. backlight_device_unregister(bd);
  226. kfree(pdata);
  227. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  228. }
  229. }
  230. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  231. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  232. {
  233. }
  234. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  235. {
  236. }
  237. #endif
  238. /* evil but including atombios.h is much worse */
  239. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  240. struct drm_display_mode *mode);
  241. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  242. const struct drm_display_mode *mode,
  243. struct drm_display_mode *adjusted_mode)
  244. {
  245. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  246. struct drm_device *dev = encoder->dev;
  247. struct radeon_device *rdev = dev->dev_private;
  248. /* set the active encoder to connector routing */
  249. radeon_encoder_set_active_device(encoder);
  250. drm_mode_set_crtcinfo(adjusted_mode, 0);
  251. /* hw bug */
  252. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  253. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  254. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  255. /* get the native mode for scaling */
  256. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  257. radeon_panel_mode_fixup(encoder, adjusted_mode);
  258. } else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  259. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  260. if (tv_dac) {
  261. if (tv_dac->tv_std == TV_STD_NTSC ||
  262. tv_dac->tv_std == TV_STD_NTSC_J ||
  263. tv_dac->tv_std == TV_STD_PAL_M)
  264. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  265. else
  266. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  267. }
  268. } else if (radeon_encoder->rmx_type != RMX_OFF) {
  269. radeon_panel_mode_fixup(encoder, adjusted_mode);
  270. }
  271. if (ASIC_IS_DCE3(rdev) &&
  272. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  273. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  274. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  275. radeon_dp_set_link_config(connector, adjusted_mode);
  276. }
  277. return true;
  278. }
  279. static void
  280. atombios_dac_setup(struct drm_encoder *encoder, int action)
  281. {
  282. struct drm_device *dev = encoder->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  285. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  286. int index = 0;
  287. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  288. memset(&args, 0, sizeof(args));
  289. switch (radeon_encoder->encoder_id) {
  290. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  291. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  292. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  293. break;
  294. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  295. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  296. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  297. break;
  298. }
  299. args.ucAction = action;
  300. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  301. args.ucDacStandard = ATOM_DAC1_PS2;
  302. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  303. args.ucDacStandard = ATOM_DAC1_CV;
  304. else {
  305. switch (dac_info->tv_std) {
  306. case TV_STD_PAL:
  307. case TV_STD_PAL_M:
  308. case TV_STD_SCART_PAL:
  309. case TV_STD_SECAM:
  310. case TV_STD_PAL_CN:
  311. args.ucDacStandard = ATOM_DAC1_PAL;
  312. break;
  313. case TV_STD_NTSC:
  314. case TV_STD_NTSC_J:
  315. case TV_STD_PAL_60:
  316. default:
  317. args.ucDacStandard = ATOM_DAC1_NTSC;
  318. break;
  319. }
  320. }
  321. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  322. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  323. }
  324. static void
  325. atombios_tv_setup(struct drm_encoder *encoder, int action)
  326. {
  327. struct drm_device *dev = encoder->dev;
  328. struct radeon_device *rdev = dev->dev_private;
  329. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  330. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  331. int index = 0;
  332. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  333. memset(&args, 0, sizeof(args));
  334. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  335. args.sTVEncoder.ucAction = action;
  336. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  337. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  338. else {
  339. switch (dac_info->tv_std) {
  340. case TV_STD_NTSC:
  341. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  342. break;
  343. case TV_STD_PAL:
  344. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  345. break;
  346. case TV_STD_PAL_M:
  347. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  348. break;
  349. case TV_STD_PAL_60:
  350. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  351. break;
  352. case TV_STD_NTSC_J:
  353. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  354. break;
  355. case TV_STD_SCART_PAL:
  356. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  357. break;
  358. case TV_STD_SECAM:
  359. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  360. break;
  361. case TV_STD_PAL_CN:
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  363. break;
  364. default:
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  366. break;
  367. }
  368. }
  369. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  370. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  371. }
  372. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  373. {
  374. int bpc = 8;
  375. if (encoder->crtc) {
  376. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  377. bpc = radeon_crtc->bpc;
  378. }
  379. switch (bpc) {
  380. case 0:
  381. return PANEL_BPC_UNDEFINE;
  382. case 6:
  383. return PANEL_6BIT_PER_COLOR;
  384. case 8:
  385. default:
  386. return PANEL_8BIT_PER_COLOR;
  387. case 10:
  388. return PANEL_10BIT_PER_COLOR;
  389. case 12:
  390. return PANEL_12BIT_PER_COLOR;
  391. case 16:
  392. return PANEL_16BIT_PER_COLOR;
  393. }
  394. }
  395. union dvo_encoder_control {
  396. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  397. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  398. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  399. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  400. };
  401. void
  402. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  403. {
  404. struct drm_device *dev = encoder->dev;
  405. struct radeon_device *rdev = dev->dev_private;
  406. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  407. union dvo_encoder_control args;
  408. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  409. uint8_t frev, crev;
  410. memset(&args, 0, sizeof(args));
  411. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  412. return;
  413. /* some R4xx chips have the wrong frev */
  414. if (rdev->family <= CHIP_RV410)
  415. frev = 1;
  416. switch (frev) {
  417. case 1:
  418. switch (crev) {
  419. case 1:
  420. /* R4xx, R5xx */
  421. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  422. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  423. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  424. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  425. break;
  426. case 2:
  427. /* RS600/690/740 */
  428. args.dvo.sDVOEncoder.ucAction = action;
  429. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  430. /* DFP1, CRT1, TV1 depending on the type of port */
  431. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  432. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  433. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  434. break;
  435. case 3:
  436. /* R6xx */
  437. args.dvo_v3.ucAction = action;
  438. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  439. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  440. break;
  441. case 4:
  442. /* DCE8 */
  443. args.dvo_v4.ucAction = action;
  444. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  445. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  446. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  447. break;
  448. default:
  449. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  450. break;
  451. }
  452. break;
  453. default:
  454. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  455. break;
  456. }
  457. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  458. }
  459. union lvds_encoder_control {
  460. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  461. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  462. };
  463. void
  464. atombios_digital_setup(struct drm_encoder *encoder, int action)
  465. {
  466. struct drm_device *dev = encoder->dev;
  467. struct radeon_device *rdev = dev->dev_private;
  468. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  469. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  470. union lvds_encoder_control args;
  471. int index = 0;
  472. int hdmi_detected = 0;
  473. uint8_t frev, crev;
  474. if (!dig)
  475. return;
  476. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  477. hdmi_detected = 1;
  478. memset(&args, 0, sizeof(args));
  479. switch (radeon_encoder->encoder_id) {
  480. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  481. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  482. break;
  483. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  484. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  485. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  486. break;
  487. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  488. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  489. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  490. else
  491. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  492. break;
  493. }
  494. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  495. return;
  496. switch (frev) {
  497. case 1:
  498. case 2:
  499. switch (crev) {
  500. case 1:
  501. args.v1.ucMisc = 0;
  502. args.v1.ucAction = action;
  503. if (hdmi_detected)
  504. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  505. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  506. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  507. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  508. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  509. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  510. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  511. } else {
  512. if (dig->linkb)
  513. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  514. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  515. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  516. /*if (pScrn->rgbBits == 8) */
  517. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  518. }
  519. break;
  520. case 2:
  521. case 3:
  522. args.v2.ucMisc = 0;
  523. args.v2.ucAction = action;
  524. if (crev == 3) {
  525. if (dig->coherent_mode)
  526. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  527. }
  528. if (hdmi_detected)
  529. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  530. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  531. args.v2.ucTruncate = 0;
  532. args.v2.ucSpatial = 0;
  533. args.v2.ucTemporal = 0;
  534. args.v2.ucFRC = 0;
  535. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  536. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  537. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  538. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  539. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  540. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  541. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  542. }
  543. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  544. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  545. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  546. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  547. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  548. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  549. }
  550. } else {
  551. if (dig->linkb)
  552. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  553. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  554. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  555. }
  556. break;
  557. default:
  558. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  559. break;
  560. }
  561. break;
  562. default:
  563. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  564. break;
  565. }
  566. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  567. }
  568. int
  569. atombios_get_encoder_mode(struct drm_encoder *encoder)
  570. {
  571. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  572. struct drm_connector *connector;
  573. struct radeon_connector *radeon_connector;
  574. struct radeon_connector_atom_dig *dig_connector;
  575. /* dp bridges are always DP */
  576. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  577. return ATOM_ENCODER_MODE_DP;
  578. /* DVO is always DVO */
  579. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  580. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  581. return ATOM_ENCODER_MODE_DVO;
  582. connector = radeon_get_connector_for_encoder(encoder);
  583. /* if we don't have an active device yet, just use one of
  584. * the connectors tied to the encoder.
  585. */
  586. if (!connector)
  587. connector = radeon_get_connector_for_encoder_init(encoder);
  588. radeon_connector = to_radeon_connector(connector);
  589. switch (connector->connector_type) {
  590. case DRM_MODE_CONNECTOR_DVII:
  591. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  592. if (radeon_audio != 0) {
  593. if (radeon_connector->use_digital &&
  594. (radeon_connector->audio == RADEON_AUDIO_ENABLE))
  595. return ATOM_ENCODER_MODE_HDMI;
  596. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  597. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  598. return ATOM_ENCODER_MODE_HDMI;
  599. else if (radeon_connector->use_digital)
  600. return ATOM_ENCODER_MODE_DVI;
  601. else
  602. return ATOM_ENCODER_MODE_CRT;
  603. } else if (radeon_connector->use_digital) {
  604. return ATOM_ENCODER_MODE_DVI;
  605. } else {
  606. return ATOM_ENCODER_MODE_CRT;
  607. }
  608. break;
  609. case DRM_MODE_CONNECTOR_DVID:
  610. case DRM_MODE_CONNECTOR_HDMIA:
  611. default:
  612. if (radeon_audio != 0) {
  613. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  614. return ATOM_ENCODER_MODE_HDMI;
  615. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  616. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  617. return ATOM_ENCODER_MODE_HDMI;
  618. else
  619. return ATOM_ENCODER_MODE_DVI;
  620. } else {
  621. return ATOM_ENCODER_MODE_DVI;
  622. }
  623. break;
  624. case DRM_MODE_CONNECTOR_LVDS:
  625. return ATOM_ENCODER_MODE_LVDS;
  626. break;
  627. case DRM_MODE_CONNECTOR_DisplayPort:
  628. dig_connector = radeon_connector->con_priv;
  629. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  630. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  631. return ATOM_ENCODER_MODE_DP;
  632. } else if (radeon_audio != 0) {
  633. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  634. return ATOM_ENCODER_MODE_HDMI;
  635. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  636. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  637. return ATOM_ENCODER_MODE_HDMI;
  638. else
  639. return ATOM_ENCODER_MODE_DVI;
  640. } else {
  641. return ATOM_ENCODER_MODE_DVI;
  642. }
  643. break;
  644. case DRM_MODE_CONNECTOR_eDP:
  645. return ATOM_ENCODER_MODE_DP;
  646. case DRM_MODE_CONNECTOR_DVIA:
  647. case DRM_MODE_CONNECTOR_VGA:
  648. return ATOM_ENCODER_MODE_CRT;
  649. break;
  650. case DRM_MODE_CONNECTOR_Composite:
  651. case DRM_MODE_CONNECTOR_SVIDEO:
  652. case DRM_MODE_CONNECTOR_9PinDIN:
  653. /* fix me */
  654. return ATOM_ENCODER_MODE_TV;
  655. /*return ATOM_ENCODER_MODE_CV;*/
  656. break;
  657. }
  658. }
  659. /*
  660. * DIG Encoder/Transmitter Setup
  661. *
  662. * DCE 3.0/3.1
  663. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  664. * Supports up to 3 digital outputs
  665. * - 2 DIG encoder blocks.
  666. * DIG1 can drive UNIPHY link A or link B
  667. * DIG2 can drive UNIPHY link B or LVTMA
  668. *
  669. * DCE 3.2
  670. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  671. * Supports up to 5 digital outputs
  672. * - 2 DIG encoder blocks.
  673. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  674. *
  675. * DCE 4.0/5.0/6.0
  676. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  677. * Supports up to 6 digital outputs
  678. * - 6 DIG encoder blocks.
  679. * - DIG to PHY mapping is hardcoded
  680. * DIG1 drives UNIPHY0 link A, A+B
  681. * DIG2 drives UNIPHY0 link B
  682. * DIG3 drives UNIPHY1 link A, A+B
  683. * DIG4 drives UNIPHY1 link B
  684. * DIG5 drives UNIPHY2 link A, A+B
  685. * DIG6 drives UNIPHY2 link B
  686. *
  687. * DCE 4.1
  688. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  689. * Supports up to 6 digital outputs
  690. * - 2 DIG encoder blocks.
  691. * llano
  692. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  693. * ontario
  694. * DIG1 drives UNIPHY0/1/2 link A
  695. * DIG2 drives UNIPHY0/1/2 link B
  696. *
  697. * Routing
  698. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  699. * Examples:
  700. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  701. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  702. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  703. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  704. */
  705. union dig_encoder_control {
  706. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  707. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  708. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  709. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  710. };
  711. void
  712. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  713. {
  714. struct drm_device *dev = encoder->dev;
  715. struct radeon_device *rdev = dev->dev_private;
  716. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  717. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  718. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  719. union dig_encoder_control args;
  720. int index = 0;
  721. uint8_t frev, crev;
  722. int dp_clock = 0;
  723. int dp_lane_count = 0;
  724. int hpd_id = RADEON_HPD_NONE;
  725. if (connector) {
  726. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  727. struct radeon_connector_atom_dig *dig_connector =
  728. radeon_connector->con_priv;
  729. dp_clock = dig_connector->dp_clock;
  730. dp_lane_count = dig_connector->dp_lane_count;
  731. hpd_id = radeon_connector->hpd.hpd;
  732. }
  733. /* no dig encoder assigned */
  734. if (dig->dig_encoder == -1)
  735. return;
  736. memset(&args, 0, sizeof(args));
  737. if (ASIC_IS_DCE4(rdev))
  738. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  739. else {
  740. if (dig->dig_encoder)
  741. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  742. else
  743. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  744. }
  745. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  746. return;
  747. switch (frev) {
  748. case 1:
  749. switch (crev) {
  750. case 1:
  751. args.v1.ucAction = action;
  752. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  753. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  754. args.v3.ucPanelMode = panel_mode;
  755. else
  756. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  757. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  758. args.v1.ucLaneNum = dp_lane_count;
  759. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  760. args.v1.ucLaneNum = 8;
  761. else
  762. args.v1.ucLaneNum = 4;
  763. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  764. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  765. switch (radeon_encoder->encoder_id) {
  766. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  767. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  768. break;
  769. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  770. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  771. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  772. break;
  773. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  774. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  775. break;
  776. }
  777. if (dig->linkb)
  778. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  779. else
  780. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  781. break;
  782. case 2:
  783. case 3:
  784. args.v3.ucAction = action;
  785. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  786. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  787. args.v3.ucPanelMode = panel_mode;
  788. else
  789. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  790. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  791. args.v3.ucLaneNum = dp_lane_count;
  792. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  793. args.v3.ucLaneNum = 8;
  794. else
  795. args.v3.ucLaneNum = 4;
  796. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  797. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  798. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  799. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  800. break;
  801. case 4:
  802. args.v4.ucAction = action;
  803. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  804. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  805. args.v4.ucPanelMode = panel_mode;
  806. else
  807. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  808. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  809. args.v4.ucLaneNum = dp_lane_count;
  810. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  811. args.v4.ucLaneNum = 8;
  812. else
  813. args.v4.ucLaneNum = 4;
  814. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  815. if (dp_clock == 540000)
  816. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  817. else if (dp_clock == 324000)
  818. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  819. else if (dp_clock == 270000)
  820. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  821. else
  822. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  823. }
  824. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  825. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  826. if (hpd_id == RADEON_HPD_NONE)
  827. args.v4.ucHPD_ID = 0;
  828. else
  829. args.v4.ucHPD_ID = hpd_id + 1;
  830. break;
  831. default:
  832. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  833. break;
  834. }
  835. break;
  836. default:
  837. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  838. break;
  839. }
  840. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  841. }
  842. union dig_transmitter_control {
  843. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  844. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  845. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  846. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  847. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  848. };
  849. void
  850. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  851. {
  852. struct drm_device *dev = encoder->dev;
  853. struct radeon_device *rdev = dev->dev_private;
  854. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  855. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  856. struct drm_connector *connector;
  857. union dig_transmitter_control args;
  858. int index = 0;
  859. uint8_t frev, crev;
  860. bool is_dp = false;
  861. int pll_id = 0;
  862. int dp_clock = 0;
  863. int dp_lane_count = 0;
  864. int connector_object_id = 0;
  865. int igp_lane_info = 0;
  866. int dig_encoder = dig->dig_encoder;
  867. int hpd_id = RADEON_HPD_NONE;
  868. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  869. connector = radeon_get_connector_for_encoder_init(encoder);
  870. /* just needed to avoid bailing in the encoder check. the encoder
  871. * isn't used for init
  872. */
  873. dig_encoder = 0;
  874. } else
  875. connector = radeon_get_connector_for_encoder(encoder);
  876. if (connector) {
  877. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  878. struct radeon_connector_atom_dig *dig_connector =
  879. radeon_connector->con_priv;
  880. hpd_id = radeon_connector->hpd.hpd;
  881. dp_clock = dig_connector->dp_clock;
  882. dp_lane_count = dig_connector->dp_lane_count;
  883. connector_object_id =
  884. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  885. igp_lane_info = dig_connector->igp_lane_info;
  886. }
  887. if (encoder->crtc) {
  888. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  889. pll_id = radeon_crtc->pll_id;
  890. }
  891. /* no dig encoder assigned */
  892. if (dig_encoder == -1)
  893. return;
  894. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  895. is_dp = true;
  896. memset(&args, 0, sizeof(args));
  897. switch (radeon_encoder->encoder_id) {
  898. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  899. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  900. break;
  901. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  902. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  904. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  905. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  906. break;
  907. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  908. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  909. break;
  910. }
  911. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  912. return;
  913. switch (frev) {
  914. case 1:
  915. switch (crev) {
  916. case 1:
  917. args.v1.ucAction = action;
  918. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  919. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  920. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  921. args.v1.asMode.ucLaneSel = lane_num;
  922. args.v1.asMode.ucLaneSet = lane_set;
  923. } else {
  924. if (is_dp)
  925. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  926. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  927. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  928. else
  929. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  930. }
  931. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  932. if (dig_encoder)
  933. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  934. else
  935. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  936. if ((rdev->flags & RADEON_IS_IGP) &&
  937. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  938. if (is_dp ||
  939. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  940. if (igp_lane_info & 0x1)
  941. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  942. else if (igp_lane_info & 0x2)
  943. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  944. else if (igp_lane_info & 0x4)
  945. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  946. else if (igp_lane_info & 0x8)
  947. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  948. } else {
  949. if (igp_lane_info & 0x3)
  950. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  951. else if (igp_lane_info & 0xc)
  952. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  953. }
  954. }
  955. if (dig->linkb)
  956. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  957. else
  958. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  959. if (is_dp)
  960. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  961. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  962. if (dig->coherent_mode)
  963. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  964. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  965. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  966. }
  967. break;
  968. case 2:
  969. args.v2.ucAction = action;
  970. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  971. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  972. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  973. args.v2.asMode.ucLaneSel = lane_num;
  974. args.v2.asMode.ucLaneSet = lane_set;
  975. } else {
  976. if (is_dp)
  977. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  978. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  979. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  980. else
  981. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  982. }
  983. args.v2.acConfig.ucEncoderSel = dig_encoder;
  984. if (dig->linkb)
  985. args.v2.acConfig.ucLinkSel = 1;
  986. switch (radeon_encoder->encoder_id) {
  987. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  988. args.v2.acConfig.ucTransmitterSel = 0;
  989. break;
  990. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  991. args.v2.acConfig.ucTransmitterSel = 1;
  992. break;
  993. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  994. args.v2.acConfig.ucTransmitterSel = 2;
  995. break;
  996. }
  997. if (is_dp) {
  998. args.v2.acConfig.fCoherentMode = 1;
  999. args.v2.acConfig.fDPConnector = 1;
  1000. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1001. if (dig->coherent_mode)
  1002. args.v2.acConfig.fCoherentMode = 1;
  1003. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1004. args.v2.acConfig.fDualLinkConnector = 1;
  1005. }
  1006. break;
  1007. case 3:
  1008. args.v3.ucAction = action;
  1009. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1010. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1011. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1012. args.v3.asMode.ucLaneSel = lane_num;
  1013. args.v3.asMode.ucLaneSet = lane_set;
  1014. } else {
  1015. if (is_dp)
  1016. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1017. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1018. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1019. else
  1020. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1021. }
  1022. if (is_dp)
  1023. args.v3.ucLaneNum = dp_lane_count;
  1024. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1025. args.v3.ucLaneNum = 8;
  1026. else
  1027. args.v3.ucLaneNum = 4;
  1028. if (dig->linkb)
  1029. args.v3.acConfig.ucLinkSel = 1;
  1030. if (dig_encoder & 1)
  1031. args.v3.acConfig.ucEncoderSel = 1;
  1032. /* Select the PLL for the PHY
  1033. * DP PHY should be clocked from external src if there is
  1034. * one.
  1035. */
  1036. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1037. if (is_dp && rdev->clock.dp_extclk)
  1038. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1039. else
  1040. args.v3.acConfig.ucRefClkSource = pll_id;
  1041. switch (radeon_encoder->encoder_id) {
  1042. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1043. args.v3.acConfig.ucTransmitterSel = 0;
  1044. break;
  1045. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1046. args.v3.acConfig.ucTransmitterSel = 1;
  1047. break;
  1048. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1049. args.v3.acConfig.ucTransmitterSel = 2;
  1050. break;
  1051. }
  1052. if (is_dp)
  1053. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1054. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1055. if (dig->coherent_mode)
  1056. args.v3.acConfig.fCoherentMode = 1;
  1057. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1058. args.v3.acConfig.fDualLinkConnector = 1;
  1059. }
  1060. break;
  1061. case 4:
  1062. args.v4.ucAction = action;
  1063. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1064. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1065. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1066. args.v4.asMode.ucLaneSel = lane_num;
  1067. args.v4.asMode.ucLaneSet = lane_set;
  1068. } else {
  1069. if (is_dp)
  1070. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1071. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1072. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1073. else
  1074. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1075. }
  1076. if (is_dp)
  1077. args.v4.ucLaneNum = dp_lane_count;
  1078. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1079. args.v4.ucLaneNum = 8;
  1080. else
  1081. args.v4.ucLaneNum = 4;
  1082. if (dig->linkb)
  1083. args.v4.acConfig.ucLinkSel = 1;
  1084. if (dig_encoder & 1)
  1085. args.v4.acConfig.ucEncoderSel = 1;
  1086. /* Select the PLL for the PHY
  1087. * DP PHY should be clocked from external src if there is
  1088. * one.
  1089. */
  1090. /* On DCE5 DCPLL usually generates the DP ref clock */
  1091. if (is_dp) {
  1092. if (rdev->clock.dp_extclk)
  1093. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1094. else
  1095. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1096. } else
  1097. args.v4.acConfig.ucRefClkSource = pll_id;
  1098. switch (radeon_encoder->encoder_id) {
  1099. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1100. args.v4.acConfig.ucTransmitterSel = 0;
  1101. break;
  1102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1103. args.v4.acConfig.ucTransmitterSel = 1;
  1104. break;
  1105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1106. args.v4.acConfig.ucTransmitterSel = 2;
  1107. break;
  1108. }
  1109. if (is_dp)
  1110. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1111. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1112. if (dig->coherent_mode)
  1113. args.v4.acConfig.fCoherentMode = 1;
  1114. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1115. args.v4.acConfig.fDualLinkConnector = 1;
  1116. }
  1117. break;
  1118. case 5:
  1119. args.v5.ucAction = action;
  1120. if (is_dp)
  1121. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1122. else
  1123. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1124. switch (radeon_encoder->encoder_id) {
  1125. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1126. if (dig->linkb)
  1127. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1128. else
  1129. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1130. break;
  1131. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1132. if (dig->linkb)
  1133. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1134. else
  1135. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1136. break;
  1137. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1138. if (dig->linkb)
  1139. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1140. else
  1141. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1142. break;
  1143. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1144. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1145. break;
  1146. }
  1147. if (is_dp)
  1148. args.v5.ucLaneNum = dp_lane_count;
  1149. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1150. args.v5.ucLaneNum = 8;
  1151. else
  1152. args.v5.ucLaneNum = 4;
  1153. args.v5.ucConnObjId = connector_object_id;
  1154. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1155. if (is_dp && rdev->clock.dp_extclk)
  1156. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1157. else
  1158. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1159. if (is_dp)
  1160. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1161. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1162. if (dig->coherent_mode)
  1163. args.v5.asConfig.ucCoherentMode = 1;
  1164. }
  1165. if (hpd_id == RADEON_HPD_NONE)
  1166. args.v5.asConfig.ucHPDSel = 0;
  1167. else
  1168. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1169. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1170. args.v5.ucDPLaneSet = lane_set;
  1171. break;
  1172. default:
  1173. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1174. break;
  1175. }
  1176. break;
  1177. default:
  1178. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1179. break;
  1180. }
  1181. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1182. }
  1183. bool
  1184. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1185. {
  1186. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1187. struct drm_device *dev = radeon_connector->base.dev;
  1188. struct radeon_device *rdev = dev->dev_private;
  1189. union dig_transmitter_control args;
  1190. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1191. uint8_t frev, crev;
  1192. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1193. goto done;
  1194. if (!ASIC_IS_DCE4(rdev))
  1195. goto done;
  1196. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1197. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1198. goto done;
  1199. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1200. goto done;
  1201. memset(&args, 0, sizeof(args));
  1202. args.v1.ucAction = action;
  1203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1204. /* wait for the panel to power up */
  1205. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1206. int i;
  1207. for (i = 0; i < 300; i++) {
  1208. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1209. return true;
  1210. mdelay(1);
  1211. }
  1212. return false;
  1213. }
  1214. done:
  1215. return true;
  1216. }
  1217. union external_encoder_control {
  1218. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1219. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1220. };
  1221. static void
  1222. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1223. struct drm_encoder *ext_encoder,
  1224. int action)
  1225. {
  1226. struct drm_device *dev = encoder->dev;
  1227. struct radeon_device *rdev = dev->dev_private;
  1228. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1229. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1230. union external_encoder_control args;
  1231. struct drm_connector *connector;
  1232. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1233. u8 frev, crev;
  1234. int dp_clock = 0;
  1235. int dp_lane_count = 0;
  1236. int connector_object_id = 0;
  1237. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1238. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1239. connector = radeon_get_connector_for_encoder_init(encoder);
  1240. else
  1241. connector = radeon_get_connector_for_encoder(encoder);
  1242. if (connector) {
  1243. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1244. struct radeon_connector_atom_dig *dig_connector =
  1245. radeon_connector->con_priv;
  1246. dp_clock = dig_connector->dp_clock;
  1247. dp_lane_count = dig_connector->dp_lane_count;
  1248. connector_object_id =
  1249. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1250. }
  1251. memset(&args, 0, sizeof(args));
  1252. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1253. return;
  1254. switch (frev) {
  1255. case 1:
  1256. /* no params on frev 1 */
  1257. break;
  1258. case 2:
  1259. switch (crev) {
  1260. case 1:
  1261. case 2:
  1262. args.v1.sDigEncoder.ucAction = action;
  1263. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1264. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1265. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1266. if (dp_clock == 270000)
  1267. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1268. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1269. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1270. args.v1.sDigEncoder.ucLaneNum = 8;
  1271. else
  1272. args.v1.sDigEncoder.ucLaneNum = 4;
  1273. break;
  1274. case 3:
  1275. args.v3.sExtEncoder.ucAction = action;
  1276. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1277. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1278. else
  1279. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1280. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1281. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1282. if (dp_clock == 270000)
  1283. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1284. else if (dp_clock == 540000)
  1285. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1286. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1287. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1288. args.v3.sExtEncoder.ucLaneNum = 8;
  1289. else
  1290. args.v3.sExtEncoder.ucLaneNum = 4;
  1291. switch (ext_enum) {
  1292. case GRAPH_OBJECT_ENUM_ID1:
  1293. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1294. break;
  1295. case GRAPH_OBJECT_ENUM_ID2:
  1296. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1297. break;
  1298. case GRAPH_OBJECT_ENUM_ID3:
  1299. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1300. break;
  1301. }
  1302. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1303. break;
  1304. default:
  1305. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1306. return;
  1307. }
  1308. break;
  1309. default:
  1310. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1311. return;
  1312. }
  1313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1314. }
  1315. static void
  1316. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1317. {
  1318. struct drm_device *dev = encoder->dev;
  1319. struct radeon_device *rdev = dev->dev_private;
  1320. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1321. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1322. ENABLE_YUV_PS_ALLOCATION args;
  1323. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1324. uint32_t temp, reg;
  1325. memset(&args, 0, sizeof(args));
  1326. if (rdev->family >= CHIP_R600)
  1327. reg = R600_BIOS_3_SCRATCH;
  1328. else
  1329. reg = RADEON_BIOS_3_SCRATCH;
  1330. /* XXX: fix up scratch reg handling */
  1331. temp = RREG32(reg);
  1332. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1333. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1334. (radeon_crtc->crtc_id << 18)));
  1335. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1336. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1337. else
  1338. WREG32(reg, 0);
  1339. if (enable)
  1340. args.ucEnable = ATOM_ENABLE;
  1341. args.ucCRTC = radeon_crtc->crtc_id;
  1342. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1343. WREG32(reg, temp);
  1344. }
  1345. static void
  1346. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1347. {
  1348. struct drm_device *dev = encoder->dev;
  1349. struct radeon_device *rdev = dev->dev_private;
  1350. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1351. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1352. int index = 0;
  1353. memset(&args, 0, sizeof(args));
  1354. switch (radeon_encoder->encoder_id) {
  1355. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1356. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1357. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1358. break;
  1359. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1360. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1361. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1362. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1363. break;
  1364. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1365. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1366. break;
  1367. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1368. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1369. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1370. else
  1371. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1372. break;
  1373. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1374. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1375. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1376. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1377. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1378. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1379. else
  1380. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1381. break;
  1382. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1383. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1384. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1385. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1386. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1387. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1388. else
  1389. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1390. break;
  1391. default:
  1392. return;
  1393. }
  1394. switch (mode) {
  1395. case DRM_MODE_DPMS_ON:
  1396. args.ucAction = ATOM_ENABLE;
  1397. /* workaround for DVOOutputControl on some RS690 systems */
  1398. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1399. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1400. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1401. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1402. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1403. } else
  1404. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1405. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1406. args.ucAction = ATOM_LCD_BLON;
  1407. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1408. }
  1409. break;
  1410. case DRM_MODE_DPMS_STANDBY:
  1411. case DRM_MODE_DPMS_SUSPEND:
  1412. case DRM_MODE_DPMS_OFF:
  1413. args.ucAction = ATOM_DISABLE;
  1414. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1415. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1416. args.ucAction = ATOM_LCD_BLOFF;
  1417. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1418. }
  1419. break;
  1420. }
  1421. }
  1422. static void
  1423. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1424. {
  1425. struct drm_device *dev = encoder->dev;
  1426. struct radeon_device *rdev = dev->dev_private;
  1427. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1428. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1429. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1430. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1431. struct radeon_connector *radeon_connector = NULL;
  1432. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1433. bool travis_quirk = false;
  1434. if (connector) {
  1435. radeon_connector = to_radeon_connector(connector);
  1436. radeon_dig_connector = radeon_connector->con_priv;
  1437. if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  1438. ENCODER_OBJECT_ID_TRAVIS) &&
  1439. (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  1440. !ASIC_IS_DCE5(rdev))
  1441. travis_quirk = true;
  1442. }
  1443. switch (mode) {
  1444. case DRM_MODE_DPMS_ON:
  1445. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1446. if (!connector)
  1447. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1448. else
  1449. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1450. /* setup and enable the encoder */
  1451. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1452. atombios_dig_encoder_setup(encoder,
  1453. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1454. dig->panel_mode);
  1455. if (ext_encoder) {
  1456. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1457. atombios_external_encoder_setup(encoder, ext_encoder,
  1458. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1459. }
  1460. } else if (ASIC_IS_DCE4(rdev)) {
  1461. /* setup and enable the encoder */
  1462. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1463. } else {
  1464. /* setup and enable the encoder and transmitter */
  1465. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1466. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1467. }
  1468. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1469. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1470. atombios_set_edp_panel_power(connector,
  1471. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1472. radeon_dig_connector->edp_on = true;
  1473. }
  1474. }
  1475. /* enable the transmitter */
  1476. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1477. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1478. /* DP_SET_POWER_D0 is set in radeon_dp_link_train */
  1479. radeon_dp_link_train(encoder, connector);
  1480. if (ASIC_IS_DCE4(rdev))
  1481. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1482. }
  1483. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1484. atombios_dig_transmitter_setup(encoder,
  1485. ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1486. if (ext_encoder)
  1487. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1488. break;
  1489. case DRM_MODE_DPMS_STANDBY:
  1490. case DRM_MODE_DPMS_SUSPEND:
  1491. case DRM_MODE_DPMS_OFF:
  1492. if (ASIC_IS_DCE4(rdev)) {
  1493. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
  1494. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1495. }
  1496. if (ext_encoder)
  1497. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1498. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1499. atombios_dig_transmitter_setup(encoder,
  1500. ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1501. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
  1502. connector && !travis_quirk)
  1503. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1504. if (ASIC_IS_DCE4(rdev)) {
  1505. /* disable the transmitter */
  1506. atombios_dig_transmitter_setup(encoder,
  1507. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1508. } else {
  1509. /* disable the encoder and transmitter */
  1510. atombios_dig_transmitter_setup(encoder,
  1511. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1512. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1513. }
  1514. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1515. if (travis_quirk)
  1516. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1517. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1518. atombios_set_edp_panel_power(connector,
  1519. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1520. radeon_dig_connector->edp_on = false;
  1521. }
  1522. }
  1523. break;
  1524. }
  1525. }
  1526. static void
  1527. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1528. {
  1529. struct drm_device *dev = encoder->dev;
  1530. struct radeon_device *rdev = dev->dev_private;
  1531. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1532. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1533. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1534. radeon_encoder->active_device);
  1535. switch (radeon_encoder->encoder_id) {
  1536. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1537. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1538. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1539. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1540. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1541. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1542. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1543. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1544. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1545. break;
  1546. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1547. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1548. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1549. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1550. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1551. radeon_atom_encoder_dpms_dig(encoder, mode);
  1552. break;
  1553. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1554. if (ASIC_IS_DCE5(rdev)) {
  1555. switch (mode) {
  1556. case DRM_MODE_DPMS_ON:
  1557. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1558. break;
  1559. case DRM_MODE_DPMS_STANDBY:
  1560. case DRM_MODE_DPMS_SUSPEND:
  1561. case DRM_MODE_DPMS_OFF:
  1562. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1563. break;
  1564. }
  1565. } else if (ASIC_IS_DCE3(rdev))
  1566. radeon_atom_encoder_dpms_dig(encoder, mode);
  1567. else
  1568. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1569. break;
  1570. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1571. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1572. if (ASIC_IS_DCE5(rdev)) {
  1573. switch (mode) {
  1574. case DRM_MODE_DPMS_ON:
  1575. atombios_dac_setup(encoder, ATOM_ENABLE);
  1576. break;
  1577. case DRM_MODE_DPMS_STANDBY:
  1578. case DRM_MODE_DPMS_SUSPEND:
  1579. case DRM_MODE_DPMS_OFF:
  1580. atombios_dac_setup(encoder, ATOM_DISABLE);
  1581. break;
  1582. }
  1583. } else
  1584. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1585. break;
  1586. default:
  1587. return;
  1588. }
  1589. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1590. }
  1591. union crtc_source_param {
  1592. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1593. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1594. };
  1595. static void
  1596. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1597. {
  1598. struct drm_device *dev = encoder->dev;
  1599. struct radeon_device *rdev = dev->dev_private;
  1600. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1601. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1602. union crtc_source_param args;
  1603. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1604. uint8_t frev, crev;
  1605. struct radeon_encoder_atom_dig *dig;
  1606. memset(&args, 0, sizeof(args));
  1607. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1608. return;
  1609. switch (frev) {
  1610. case 1:
  1611. switch (crev) {
  1612. case 1:
  1613. default:
  1614. if (ASIC_IS_AVIVO(rdev))
  1615. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1616. else {
  1617. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1618. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1619. } else {
  1620. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1621. }
  1622. }
  1623. switch (radeon_encoder->encoder_id) {
  1624. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1625. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1626. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1627. break;
  1628. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1629. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1630. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1631. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1632. else
  1633. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1634. break;
  1635. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1636. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1637. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1638. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1639. break;
  1640. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1641. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1642. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1643. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1644. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1645. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1646. else
  1647. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1648. break;
  1649. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1650. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1651. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1652. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1653. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1654. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1655. else
  1656. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1657. break;
  1658. }
  1659. break;
  1660. case 2:
  1661. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1662. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1663. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1664. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1665. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1666. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1667. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1668. else
  1669. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1670. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1671. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1672. } else {
  1673. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1674. }
  1675. switch (radeon_encoder->encoder_id) {
  1676. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1677. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1678. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1679. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1680. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1681. dig = radeon_encoder->enc_priv;
  1682. switch (dig->dig_encoder) {
  1683. case 0:
  1684. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1685. break;
  1686. case 1:
  1687. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1688. break;
  1689. case 2:
  1690. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1691. break;
  1692. case 3:
  1693. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1694. break;
  1695. case 4:
  1696. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1697. break;
  1698. case 5:
  1699. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1700. break;
  1701. case 6:
  1702. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1703. break;
  1704. }
  1705. break;
  1706. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1707. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1708. break;
  1709. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1710. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1711. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1712. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1713. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1714. else
  1715. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1716. break;
  1717. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1718. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1719. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1720. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1721. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1722. else
  1723. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1724. break;
  1725. }
  1726. break;
  1727. }
  1728. break;
  1729. default:
  1730. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1731. return;
  1732. }
  1733. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1734. /* update scratch regs with new routing */
  1735. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1736. }
  1737. static void
  1738. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1739. struct drm_display_mode *mode)
  1740. {
  1741. struct drm_device *dev = encoder->dev;
  1742. struct radeon_device *rdev = dev->dev_private;
  1743. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1744. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1745. /* Funky macbooks */
  1746. if ((dev->pdev->device == 0x71C5) &&
  1747. (dev->pdev->subsystem_vendor == 0x106b) &&
  1748. (dev->pdev->subsystem_device == 0x0080)) {
  1749. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1750. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1751. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1752. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1753. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1754. }
  1755. }
  1756. /* set scaler clears this on some chips */
  1757. if (ASIC_IS_AVIVO(rdev) &&
  1758. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1759. if (ASIC_IS_DCE8(rdev)) {
  1760. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1761. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1762. CIK_INTERLEAVE_EN);
  1763. else
  1764. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1765. } else if (ASIC_IS_DCE4(rdev)) {
  1766. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1767. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1768. EVERGREEN_INTERLEAVE_EN);
  1769. else
  1770. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1771. } else {
  1772. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1773. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1774. AVIVO_D1MODE_INTERLEAVE_EN);
  1775. else
  1776. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1777. }
  1778. }
  1779. }
  1780. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1781. {
  1782. struct drm_device *dev = encoder->dev;
  1783. struct radeon_device *rdev = dev->dev_private;
  1784. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1785. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1786. struct drm_encoder *test_encoder;
  1787. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1788. uint32_t dig_enc_in_use = 0;
  1789. if (ASIC_IS_DCE6(rdev)) {
  1790. /* DCE6 */
  1791. switch (radeon_encoder->encoder_id) {
  1792. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1793. if (dig->linkb)
  1794. return 1;
  1795. else
  1796. return 0;
  1797. break;
  1798. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1799. if (dig->linkb)
  1800. return 3;
  1801. else
  1802. return 2;
  1803. break;
  1804. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1805. if (dig->linkb)
  1806. return 5;
  1807. else
  1808. return 4;
  1809. break;
  1810. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1811. return 6;
  1812. break;
  1813. }
  1814. } else if (ASIC_IS_DCE4(rdev)) {
  1815. /* DCE4/5 */
  1816. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1817. /* ontario follows DCE4 */
  1818. if (rdev->family == CHIP_PALM) {
  1819. if (dig->linkb)
  1820. return 1;
  1821. else
  1822. return 0;
  1823. } else
  1824. /* llano follows DCE3.2 */
  1825. return radeon_crtc->crtc_id;
  1826. } else {
  1827. switch (radeon_encoder->encoder_id) {
  1828. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1829. if (dig->linkb)
  1830. return 1;
  1831. else
  1832. return 0;
  1833. break;
  1834. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1835. if (dig->linkb)
  1836. return 3;
  1837. else
  1838. return 2;
  1839. break;
  1840. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1841. if (dig->linkb)
  1842. return 5;
  1843. else
  1844. return 4;
  1845. break;
  1846. }
  1847. }
  1848. }
  1849. /* on DCE32 and encoder can driver any block so just crtc id */
  1850. if (ASIC_IS_DCE32(rdev)) {
  1851. return radeon_crtc->crtc_id;
  1852. }
  1853. /* on DCE3 - LVTMA can only be driven by DIGB */
  1854. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1855. struct radeon_encoder *radeon_test_encoder;
  1856. if (encoder == test_encoder)
  1857. continue;
  1858. if (!radeon_encoder_is_digital(test_encoder))
  1859. continue;
  1860. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1861. dig = radeon_test_encoder->enc_priv;
  1862. if (dig->dig_encoder >= 0)
  1863. dig_enc_in_use |= (1 << dig->dig_encoder);
  1864. }
  1865. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1866. if (dig_enc_in_use & 0x2)
  1867. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1868. return 1;
  1869. }
  1870. if (!(dig_enc_in_use & 1))
  1871. return 0;
  1872. return 1;
  1873. }
  1874. /* This only needs to be called once at startup */
  1875. void
  1876. radeon_atom_encoder_init(struct radeon_device *rdev)
  1877. {
  1878. struct drm_device *dev = rdev->ddev;
  1879. struct drm_encoder *encoder;
  1880. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1881. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1882. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1883. switch (radeon_encoder->encoder_id) {
  1884. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1885. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1886. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1887. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1888. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1889. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1890. break;
  1891. default:
  1892. break;
  1893. }
  1894. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1895. atombios_external_encoder_setup(encoder, ext_encoder,
  1896. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1897. }
  1898. }
  1899. static void
  1900. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1901. struct drm_display_mode *mode,
  1902. struct drm_display_mode *adjusted_mode)
  1903. {
  1904. struct drm_device *dev = encoder->dev;
  1905. struct radeon_device *rdev = dev->dev_private;
  1906. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1907. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1908. /* need to call this here rather than in prepare() since we need some crtc info */
  1909. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1910. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1911. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1912. atombios_yuv_setup(encoder, true);
  1913. else
  1914. atombios_yuv_setup(encoder, false);
  1915. }
  1916. switch (radeon_encoder->encoder_id) {
  1917. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1918. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1919. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1920. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1921. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1922. break;
  1923. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1924. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1925. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1926. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1927. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1928. /* handled in dpms */
  1929. break;
  1930. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1931. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1932. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1933. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1934. break;
  1935. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1936. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1937. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1938. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1939. atombios_dac_setup(encoder, ATOM_ENABLE);
  1940. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1941. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1942. atombios_tv_setup(encoder, ATOM_ENABLE);
  1943. else
  1944. atombios_tv_setup(encoder, ATOM_DISABLE);
  1945. }
  1946. break;
  1947. }
  1948. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1949. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1950. if (rdev->asic->display.hdmi_enable)
  1951. radeon_hdmi_enable(rdev, encoder, true);
  1952. if (rdev->asic->display.hdmi_setmode)
  1953. radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
  1954. }
  1955. }
  1956. static bool
  1957. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1958. {
  1959. struct drm_device *dev = encoder->dev;
  1960. struct radeon_device *rdev = dev->dev_private;
  1961. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1962. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1963. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1964. ATOM_DEVICE_CV_SUPPORT |
  1965. ATOM_DEVICE_CRT_SUPPORT)) {
  1966. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1967. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1968. uint8_t frev, crev;
  1969. memset(&args, 0, sizeof(args));
  1970. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1971. return false;
  1972. args.sDacload.ucMisc = 0;
  1973. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1974. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1975. args.sDacload.ucDacType = ATOM_DAC_A;
  1976. else
  1977. args.sDacload.ucDacType = ATOM_DAC_B;
  1978. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1979. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1980. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1981. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1982. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1983. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1984. if (crev >= 3)
  1985. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1986. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1987. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1988. if (crev >= 3)
  1989. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1990. }
  1991. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1992. return true;
  1993. } else
  1994. return false;
  1995. }
  1996. static enum drm_connector_status
  1997. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1998. {
  1999. struct drm_device *dev = encoder->dev;
  2000. struct radeon_device *rdev = dev->dev_private;
  2001. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2002. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2003. uint32_t bios_0_scratch;
  2004. if (!atombios_dac_load_detect(encoder, connector)) {
  2005. DRM_DEBUG_KMS("detect returned false \n");
  2006. return connector_status_unknown;
  2007. }
  2008. if (rdev->family >= CHIP_R600)
  2009. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2010. else
  2011. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2012. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2013. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2014. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2015. return connector_status_connected;
  2016. }
  2017. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2018. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2019. return connector_status_connected;
  2020. }
  2021. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2022. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2023. return connector_status_connected;
  2024. }
  2025. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2026. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2027. return connector_status_connected; /* CTV */
  2028. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2029. return connector_status_connected; /* STV */
  2030. }
  2031. return connector_status_disconnected;
  2032. }
  2033. static enum drm_connector_status
  2034. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2035. {
  2036. struct drm_device *dev = encoder->dev;
  2037. struct radeon_device *rdev = dev->dev_private;
  2038. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2039. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2040. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2041. u32 bios_0_scratch;
  2042. if (!ASIC_IS_DCE4(rdev))
  2043. return connector_status_unknown;
  2044. if (!ext_encoder)
  2045. return connector_status_unknown;
  2046. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2047. return connector_status_unknown;
  2048. /* load detect on the dp bridge */
  2049. atombios_external_encoder_setup(encoder, ext_encoder,
  2050. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2051. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2052. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2053. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2054. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2055. return connector_status_connected;
  2056. }
  2057. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2058. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2059. return connector_status_connected;
  2060. }
  2061. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2062. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2063. return connector_status_connected;
  2064. }
  2065. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2066. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2067. return connector_status_connected; /* CTV */
  2068. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2069. return connector_status_connected; /* STV */
  2070. }
  2071. return connector_status_disconnected;
  2072. }
  2073. void
  2074. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2075. {
  2076. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2077. if (ext_encoder)
  2078. /* ddc_setup on the dp bridge */
  2079. atombios_external_encoder_setup(encoder, ext_encoder,
  2080. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2081. }
  2082. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2083. {
  2084. struct radeon_device *rdev = encoder->dev->dev_private;
  2085. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2086. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2087. if ((radeon_encoder->active_device &
  2088. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2089. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2090. ENCODER_OBJECT_ID_NONE)) {
  2091. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2092. if (dig) {
  2093. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2094. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2095. if (rdev->family >= CHIP_R600)
  2096. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2097. else
  2098. /* RS600/690/740 have only 1 afmt block */
  2099. dig->afmt = rdev->mode_info.afmt[0];
  2100. }
  2101. }
  2102. }
  2103. radeon_atom_output_lock(encoder, true);
  2104. if (connector) {
  2105. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2106. /* select the clock/data port if it uses a router */
  2107. if (radeon_connector->router.cd_valid)
  2108. radeon_router_select_cd_port(radeon_connector);
  2109. /* turn eDP panel on for mode set */
  2110. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2111. atombios_set_edp_panel_power(connector,
  2112. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2113. }
  2114. /* this is needed for the pll/ss setup to work correctly in some cases */
  2115. atombios_set_encoder_crtc_source(encoder);
  2116. /* set up the FMT blocks */
  2117. if (ASIC_IS_DCE8(rdev))
  2118. dce8_program_fmt(encoder);
  2119. else if (ASIC_IS_DCE4(rdev))
  2120. dce4_program_fmt(encoder);
  2121. else if (ASIC_IS_DCE3(rdev))
  2122. dce3_program_fmt(encoder);
  2123. else if (ASIC_IS_AVIVO(rdev))
  2124. avivo_program_fmt(encoder);
  2125. }
  2126. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2127. {
  2128. /* need to call this here as we need the crtc set up */
  2129. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2130. radeon_atom_output_lock(encoder, false);
  2131. }
  2132. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2133. {
  2134. struct drm_device *dev = encoder->dev;
  2135. struct radeon_device *rdev = dev->dev_private;
  2136. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2137. struct radeon_encoder_atom_dig *dig;
  2138. /* check for pre-DCE3 cards with shared encoders;
  2139. * can't really use the links individually, so don't disable
  2140. * the encoder if it's in use by another connector
  2141. */
  2142. if (!ASIC_IS_DCE3(rdev)) {
  2143. struct drm_encoder *other_encoder;
  2144. struct radeon_encoder *other_radeon_encoder;
  2145. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2146. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2147. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2148. drm_helper_encoder_in_use(other_encoder))
  2149. goto disable_done;
  2150. }
  2151. }
  2152. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2153. switch (radeon_encoder->encoder_id) {
  2154. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2155. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2156. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2157. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2158. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2159. break;
  2160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2162. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2163. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2164. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2165. /* handled in dpms */
  2166. break;
  2167. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2168. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2169. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2170. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2171. break;
  2172. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2173. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2174. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2175. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2176. atombios_dac_setup(encoder, ATOM_DISABLE);
  2177. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2178. atombios_tv_setup(encoder, ATOM_DISABLE);
  2179. break;
  2180. }
  2181. disable_done:
  2182. if (radeon_encoder_is_digital(encoder)) {
  2183. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2184. if (rdev->asic->display.hdmi_enable)
  2185. radeon_hdmi_enable(rdev, encoder, false);
  2186. }
  2187. dig = radeon_encoder->enc_priv;
  2188. dig->dig_encoder = -1;
  2189. }
  2190. radeon_encoder->active_device = 0;
  2191. }
  2192. /* these are handled by the primary encoders */
  2193. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2194. {
  2195. }
  2196. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2197. {
  2198. }
  2199. static void
  2200. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2201. struct drm_display_mode *mode,
  2202. struct drm_display_mode *adjusted_mode)
  2203. {
  2204. }
  2205. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2206. {
  2207. }
  2208. static void
  2209. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2210. {
  2211. }
  2212. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2213. const struct drm_display_mode *mode,
  2214. struct drm_display_mode *adjusted_mode)
  2215. {
  2216. return true;
  2217. }
  2218. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2219. .dpms = radeon_atom_ext_dpms,
  2220. .mode_fixup = radeon_atom_ext_mode_fixup,
  2221. .prepare = radeon_atom_ext_prepare,
  2222. .mode_set = radeon_atom_ext_mode_set,
  2223. .commit = radeon_atom_ext_commit,
  2224. .disable = radeon_atom_ext_disable,
  2225. /* no detect for TMDS/LVDS yet */
  2226. };
  2227. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2228. .dpms = radeon_atom_encoder_dpms,
  2229. .mode_fixup = radeon_atom_mode_fixup,
  2230. .prepare = radeon_atom_encoder_prepare,
  2231. .mode_set = radeon_atom_encoder_mode_set,
  2232. .commit = radeon_atom_encoder_commit,
  2233. .disable = radeon_atom_encoder_disable,
  2234. .detect = radeon_atom_dig_detect,
  2235. };
  2236. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2237. .dpms = radeon_atom_encoder_dpms,
  2238. .mode_fixup = radeon_atom_mode_fixup,
  2239. .prepare = radeon_atom_encoder_prepare,
  2240. .mode_set = radeon_atom_encoder_mode_set,
  2241. .commit = radeon_atom_encoder_commit,
  2242. .detect = radeon_atom_dac_detect,
  2243. };
  2244. void radeon_enc_destroy(struct drm_encoder *encoder)
  2245. {
  2246. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2247. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2248. radeon_atom_backlight_exit(radeon_encoder);
  2249. kfree(radeon_encoder->enc_priv);
  2250. drm_encoder_cleanup(encoder);
  2251. kfree(radeon_encoder);
  2252. }
  2253. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2254. .destroy = radeon_enc_destroy,
  2255. };
  2256. static struct radeon_encoder_atom_dac *
  2257. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2258. {
  2259. struct drm_device *dev = radeon_encoder->base.dev;
  2260. struct radeon_device *rdev = dev->dev_private;
  2261. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2262. if (!dac)
  2263. return NULL;
  2264. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2265. return dac;
  2266. }
  2267. static struct radeon_encoder_atom_dig *
  2268. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2269. {
  2270. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2271. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2272. if (!dig)
  2273. return NULL;
  2274. /* coherent mode by default */
  2275. dig->coherent_mode = true;
  2276. dig->dig_encoder = -1;
  2277. if (encoder_enum == 2)
  2278. dig->linkb = true;
  2279. else
  2280. dig->linkb = false;
  2281. return dig;
  2282. }
  2283. void
  2284. radeon_add_atom_encoder(struct drm_device *dev,
  2285. uint32_t encoder_enum,
  2286. uint32_t supported_device,
  2287. u16 caps)
  2288. {
  2289. struct radeon_device *rdev = dev->dev_private;
  2290. struct drm_encoder *encoder;
  2291. struct radeon_encoder *radeon_encoder;
  2292. /* see if we already added it */
  2293. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2294. radeon_encoder = to_radeon_encoder(encoder);
  2295. if (radeon_encoder->encoder_enum == encoder_enum) {
  2296. radeon_encoder->devices |= supported_device;
  2297. return;
  2298. }
  2299. }
  2300. /* add a new one */
  2301. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2302. if (!radeon_encoder)
  2303. return;
  2304. encoder = &radeon_encoder->base;
  2305. switch (rdev->num_crtc) {
  2306. case 1:
  2307. encoder->possible_crtcs = 0x1;
  2308. break;
  2309. case 2:
  2310. default:
  2311. encoder->possible_crtcs = 0x3;
  2312. break;
  2313. case 4:
  2314. encoder->possible_crtcs = 0xf;
  2315. break;
  2316. case 6:
  2317. encoder->possible_crtcs = 0x3f;
  2318. break;
  2319. }
  2320. radeon_encoder->enc_priv = NULL;
  2321. radeon_encoder->encoder_enum = encoder_enum;
  2322. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2323. radeon_encoder->devices = supported_device;
  2324. radeon_encoder->rmx_type = RMX_OFF;
  2325. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2326. radeon_encoder->is_ext_encoder = false;
  2327. radeon_encoder->caps = caps;
  2328. switch (radeon_encoder->encoder_id) {
  2329. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2330. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2331. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2332. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2333. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2334. radeon_encoder->rmx_type = RMX_FULL;
  2335. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2336. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2337. } else {
  2338. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2339. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2340. }
  2341. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2342. break;
  2343. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2344. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2345. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2346. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2347. break;
  2348. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2349. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2350. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2351. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2352. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2353. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2354. break;
  2355. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2356. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2357. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2358. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2359. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2360. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2361. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2362. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2363. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2364. radeon_encoder->rmx_type = RMX_FULL;
  2365. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2366. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2367. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2368. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2369. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2370. } else {
  2371. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2372. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2373. }
  2374. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2375. break;
  2376. case ENCODER_OBJECT_ID_SI170B:
  2377. case ENCODER_OBJECT_ID_CH7303:
  2378. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2379. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2380. case ENCODER_OBJECT_ID_TITFP513:
  2381. case ENCODER_OBJECT_ID_VT1623:
  2382. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2383. case ENCODER_OBJECT_ID_TRAVIS:
  2384. case ENCODER_OBJECT_ID_NUTMEG:
  2385. /* these are handled by the primary encoders */
  2386. radeon_encoder->is_ext_encoder = true;
  2387. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2388. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2389. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2390. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2391. else
  2392. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2393. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2394. break;
  2395. }
  2396. }