lapic.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include <linux/jump_label.h>
  36. #include "kvm_cache_regs.h"
  37. #include "irq.h"
  38. #include "trace.h"
  39. #include "x86.h"
  40. #include "cpuid.h"
  41. #ifndef CONFIG_X86_64
  42. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  43. #else
  44. #define mod_64(x, y) ((x) % (y))
  45. #endif
  46. #define PRId64 "d"
  47. #define PRIx64 "llx"
  48. #define PRIu64 "u"
  49. #define PRIo64 "o"
  50. #define APIC_BUS_CYCLE_NS 1
  51. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  52. #define apic_debug(fmt, arg...)
  53. #define APIC_LVT_NUM 6
  54. /* 14 is the version for Xeon and Pentium 8.4.8*/
  55. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  56. #define LAPIC_MMIO_LENGTH (1 << 12)
  57. /* followed define is not in apicdef.h */
  58. #define APIC_SHORT_MASK 0xc0000
  59. #define APIC_DEST_NOSHORT 0x0
  60. #define APIC_DEST_MASK 0x800
  61. #define MAX_APIC_VECTOR 256
  62. #define APIC_VECTORS_PER_REG 32
  63. #define APIC_BROADCAST 0xFF
  64. #define X2APIC_BROADCAST 0xFFFFFFFFul
  65. #define VEC_POS(v) ((v) & (32 - 1))
  66. #define REG_POS(v) (((v) >> 5) << 4)
  67. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  68. {
  69. *((u32 *) (apic->regs + reg_off)) = val;
  70. }
  71. static inline int apic_test_vector(int vec, void *bitmap)
  72. {
  73. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  74. }
  75. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  76. {
  77. struct kvm_lapic *apic = vcpu->arch.apic;
  78. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  79. apic_test_vector(vector, apic->regs + APIC_IRR);
  80. }
  81. static inline void apic_set_vector(int vec, void *bitmap)
  82. {
  83. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  84. }
  85. static inline void apic_clear_vector(int vec, void *bitmap)
  86. {
  87. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  88. }
  89. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  90. {
  91. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  92. }
  93. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  94. {
  95. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  96. }
  97. struct static_key_deferred apic_hw_disabled __read_mostly;
  98. struct static_key_deferred apic_sw_disabled __read_mostly;
  99. static inline int apic_enabled(struct kvm_lapic *apic)
  100. {
  101. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  102. }
  103. #define LVT_MASK \
  104. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  105. #define LINT_MASK \
  106. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  107. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  108. static inline int kvm_apic_id(struct kvm_lapic *apic)
  109. {
  110. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  111. }
  112. static void recalculate_apic_map(struct kvm *kvm)
  113. {
  114. struct kvm_apic_map *new, *old = NULL;
  115. struct kvm_vcpu *vcpu;
  116. int i;
  117. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  118. mutex_lock(&kvm->arch.apic_map_lock);
  119. if (!new)
  120. goto out;
  121. new->ldr_bits = 8;
  122. /* flat mode is default */
  123. new->cid_shift = 8;
  124. new->cid_mask = 0;
  125. new->lid_mask = 0xff;
  126. new->broadcast = APIC_BROADCAST;
  127. kvm_for_each_vcpu(i, vcpu, kvm) {
  128. struct kvm_lapic *apic = vcpu->arch.apic;
  129. if (!kvm_apic_present(vcpu))
  130. continue;
  131. if (apic_x2apic_mode(apic)) {
  132. new->ldr_bits = 32;
  133. new->cid_shift = 16;
  134. new->cid_mask = new->lid_mask = 0xffff;
  135. new->broadcast = X2APIC_BROADCAST;
  136. } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
  137. if (kvm_apic_get_reg(apic, APIC_DFR) ==
  138. APIC_DFR_CLUSTER) {
  139. new->cid_shift = 4;
  140. new->cid_mask = 0xf;
  141. new->lid_mask = 0xf;
  142. } else {
  143. new->cid_shift = 8;
  144. new->cid_mask = 0;
  145. new->lid_mask = 0xff;
  146. }
  147. }
  148. /*
  149. * All APICs have to be configured in the same mode by an OS.
  150. * We take advatage of this while building logical id loockup
  151. * table. After reset APICs are in software disabled mode, so if
  152. * we find apic with different setting we assume this is the mode
  153. * OS wants all apics to be in; build lookup table accordingly.
  154. */
  155. if (kvm_apic_sw_enabled(apic))
  156. break;
  157. }
  158. kvm_for_each_vcpu(i, vcpu, kvm) {
  159. struct kvm_lapic *apic = vcpu->arch.apic;
  160. u16 cid, lid;
  161. u32 ldr, aid;
  162. aid = kvm_apic_id(apic);
  163. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  164. cid = apic_cluster_id(new, ldr);
  165. lid = apic_logical_id(new, ldr);
  166. if (aid < ARRAY_SIZE(new->phys_map))
  167. new->phys_map[aid] = apic;
  168. if (lid && cid < ARRAY_SIZE(new->logical_map))
  169. new->logical_map[cid][ffs(lid) - 1] = apic;
  170. }
  171. out:
  172. old = rcu_dereference_protected(kvm->arch.apic_map,
  173. lockdep_is_held(&kvm->arch.apic_map_lock));
  174. rcu_assign_pointer(kvm->arch.apic_map, new);
  175. mutex_unlock(&kvm->arch.apic_map_lock);
  176. if (old)
  177. kfree_rcu(old, rcu);
  178. kvm_vcpu_request_scan_ioapic(kvm);
  179. }
  180. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  181. {
  182. bool enabled = val & APIC_SPIV_APIC_ENABLED;
  183. apic_set_reg(apic, APIC_SPIV, val);
  184. if (enabled != apic->sw_enabled) {
  185. apic->sw_enabled = enabled;
  186. if (enabled) {
  187. static_key_slow_dec_deferred(&apic_sw_disabled);
  188. recalculate_apic_map(apic->vcpu->kvm);
  189. } else
  190. static_key_slow_inc(&apic_sw_disabled.key);
  191. }
  192. }
  193. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  194. {
  195. apic_set_reg(apic, APIC_ID, id << 24);
  196. recalculate_apic_map(apic->vcpu->kvm);
  197. }
  198. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  199. {
  200. apic_set_reg(apic, APIC_LDR, id);
  201. recalculate_apic_map(apic->vcpu->kvm);
  202. }
  203. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  204. {
  205. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  206. }
  207. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  208. {
  209. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  210. }
  211. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  212. {
  213. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
  214. }
  215. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  216. {
  217. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
  218. }
  219. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  220. {
  221. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
  222. }
  223. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  224. {
  225. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  226. }
  227. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  228. {
  229. struct kvm_lapic *apic = vcpu->arch.apic;
  230. struct kvm_cpuid_entry2 *feat;
  231. u32 v = APIC_VERSION;
  232. if (!kvm_vcpu_has_lapic(vcpu))
  233. return;
  234. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  235. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  236. v |= APIC_LVR_DIRECTED_EOI;
  237. apic_set_reg(apic, APIC_LVR, v);
  238. }
  239. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  240. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  241. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  242. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  243. LINT_MASK, LINT_MASK, /* LVT0-1 */
  244. LVT_MASK /* LVTERR */
  245. };
  246. static int find_highest_vector(void *bitmap)
  247. {
  248. int vec;
  249. u32 *reg;
  250. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  251. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  252. reg = bitmap + REG_POS(vec);
  253. if (*reg)
  254. return fls(*reg) - 1 + vec;
  255. }
  256. return -1;
  257. }
  258. static u8 count_vectors(void *bitmap)
  259. {
  260. int vec;
  261. u32 *reg;
  262. u8 count = 0;
  263. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  264. reg = bitmap + REG_POS(vec);
  265. count += hweight32(*reg);
  266. }
  267. return count;
  268. }
  269. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
  270. {
  271. u32 i, pir_val;
  272. struct kvm_lapic *apic = vcpu->arch.apic;
  273. for (i = 0; i <= 7; i++) {
  274. pir_val = xchg(&pir[i], 0);
  275. if (pir_val)
  276. *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
  277. }
  278. }
  279. EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
  280. static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
  281. {
  282. apic_set_vector(vec, apic->regs + APIC_IRR);
  283. /*
  284. * irr_pending must be true if any interrupt is pending; set it after
  285. * APIC_IRR to avoid race with apic_clear_irr
  286. */
  287. apic->irr_pending = true;
  288. }
  289. static inline int apic_search_irr(struct kvm_lapic *apic)
  290. {
  291. return find_highest_vector(apic->regs + APIC_IRR);
  292. }
  293. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  294. {
  295. int result;
  296. /*
  297. * Note that irr_pending is just a hint. It will be always
  298. * true with virtual interrupt delivery enabled.
  299. */
  300. if (!apic->irr_pending)
  301. return -1;
  302. kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
  303. result = apic_search_irr(apic);
  304. ASSERT(result == -1 || result >= 16);
  305. return result;
  306. }
  307. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  308. {
  309. struct kvm_vcpu *vcpu;
  310. vcpu = apic->vcpu;
  311. if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
  312. /* try to update RVI */
  313. apic_clear_vector(vec, apic->regs + APIC_IRR);
  314. kvm_make_request(KVM_REQ_EVENT, vcpu);
  315. } else {
  316. apic->irr_pending = false;
  317. apic_clear_vector(vec, apic->regs + APIC_IRR);
  318. if (apic_search_irr(apic) != -1)
  319. apic->irr_pending = true;
  320. }
  321. }
  322. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  323. {
  324. struct kvm_vcpu *vcpu;
  325. if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  326. return;
  327. vcpu = apic->vcpu;
  328. /*
  329. * With APIC virtualization enabled, all caching is disabled
  330. * because the processor can modify ISR under the hood. Instead
  331. * just set SVI.
  332. */
  333. if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
  334. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
  335. else {
  336. ++apic->isr_count;
  337. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  338. /*
  339. * ISR (in service register) bit is set when injecting an interrupt.
  340. * The highest vector is injected. Thus the latest bit set matches
  341. * the highest bit in ISR.
  342. */
  343. apic->highest_isr_cache = vec;
  344. }
  345. }
  346. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  347. {
  348. int result;
  349. /*
  350. * Note that isr_count is always 1, and highest_isr_cache
  351. * is always -1, with APIC virtualization enabled.
  352. */
  353. if (!apic->isr_count)
  354. return -1;
  355. if (likely(apic->highest_isr_cache != -1))
  356. return apic->highest_isr_cache;
  357. result = find_highest_vector(apic->regs + APIC_ISR);
  358. ASSERT(result == -1 || result >= 16);
  359. return result;
  360. }
  361. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  362. {
  363. struct kvm_vcpu *vcpu;
  364. if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  365. return;
  366. vcpu = apic->vcpu;
  367. /*
  368. * We do get here for APIC virtualization enabled if the guest
  369. * uses the Hyper-V APIC enlightenment. In this case we may need
  370. * to trigger a new interrupt delivery by writing the SVI field;
  371. * on the other hand isr_count and highest_isr_cache are unused
  372. * and must be left alone.
  373. */
  374. if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
  375. kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
  376. apic_find_highest_isr(apic));
  377. else {
  378. --apic->isr_count;
  379. BUG_ON(apic->isr_count < 0);
  380. apic->highest_isr_cache = -1;
  381. }
  382. }
  383. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  384. {
  385. int highest_irr;
  386. /* This may race with setting of irr in __apic_accept_irq() and
  387. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  388. * will cause vmexit immediately and the value will be recalculated
  389. * on the next vmentry.
  390. */
  391. if (!kvm_vcpu_has_lapic(vcpu))
  392. return 0;
  393. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  394. return highest_irr;
  395. }
  396. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  397. int vector, int level, int trig_mode,
  398. unsigned long *dest_map);
  399. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  400. unsigned long *dest_map)
  401. {
  402. struct kvm_lapic *apic = vcpu->arch.apic;
  403. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  404. irq->level, irq->trig_mode, dest_map);
  405. }
  406. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  407. {
  408. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  409. sizeof(val));
  410. }
  411. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  412. {
  413. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  414. sizeof(*val));
  415. }
  416. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  417. {
  418. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  419. }
  420. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  421. {
  422. u8 val;
  423. if (pv_eoi_get_user(vcpu, &val) < 0)
  424. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  425. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  426. return val & 0x1;
  427. }
  428. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  429. {
  430. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  431. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  432. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  433. return;
  434. }
  435. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  436. }
  437. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  438. {
  439. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  440. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  441. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  442. return;
  443. }
  444. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  445. }
  446. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
  447. {
  448. struct kvm_lapic *apic = vcpu->arch.apic;
  449. int i;
  450. for (i = 0; i < 8; i++)
  451. apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
  452. }
  453. static void apic_update_ppr(struct kvm_lapic *apic)
  454. {
  455. u32 tpr, isrv, ppr, old_ppr;
  456. int isr;
  457. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  458. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  459. isr = apic_find_highest_isr(apic);
  460. isrv = (isr != -1) ? isr : 0;
  461. if ((tpr & 0xf0) >= (isrv & 0xf0))
  462. ppr = tpr & 0xff;
  463. else
  464. ppr = isrv & 0xf0;
  465. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  466. apic, ppr, isr, isrv);
  467. if (old_ppr != ppr) {
  468. apic_set_reg(apic, APIC_PROCPRI, ppr);
  469. if (ppr < old_ppr)
  470. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  471. }
  472. }
  473. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  474. {
  475. apic_set_reg(apic, APIC_TASKPRI, tpr);
  476. apic_update_ppr(apic);
  477. }
  478. static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
  479. {
  480. return dest == (apic_x2apic_mode(apic) ?
  481. X2APIC_BROADCAST : APIC_BROADCAST);
  482. }
  483. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
  484. {
  485. return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
  486. }
  487. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
  488. {
  489. int result = 0;
  490. u32 logical_id;
  491. if (kvm_apic_broadcast(apic, mda))
  492. return 1;
  493. if (apic_x2apic_mode(apic)) {
  494. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  495. return logical_id & mda;
  496. }
  497. logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
  498. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  499. case APIC_DFR_FLAT:
  500. if (logical_id & mda)
  501. result = 1;
  502. break;
  503. case APIC_DFR_CLUSTER:
  504. if (((logical_id >> 4) == (mda >> 0x4))
  505. && (logical_id & mda & 0xf))
  506. result = 1;
  507. break;
  508. default:
  509. apic_debug("Bad DFR vcpu %d: %08x\n",
  510. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  511. break;
  512. }
  513. return result;
  514. }
  515. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  516. int short_hand, unsigned int dest, int dest_mode)
  517. {
  518. int result = 0;
  519. struct kvm_lapic *target = vcpu->arch.apic;
  520. apic_debug("target %p, source %p, dest 0x%x, "
  521. "dest_mode 0x%x, short_hand 0x%x\n",
  522. target, source, dest, dest_mode, short_hand);
  523. ASSERT(target);
  524. switch (short_hand) {
  525. case APIC_DEST_NOSHORT:
  526. if (dest_mode == 0)
  527. /* Physical mode. */
  528. result = kvm_apic_match_physical_addr(target, dest);
  529. else
  530. /* Logical mode. */
  531. result = kvm_apic_match_logical_addr(target, dest);
  532. break;
  533. case APIC_DEST_SELF:
  534. result = (target == source);
  535. break;
  536. case APIC_DEST_ALLINC:
  537. result = 1;
  538. break;
  539. case APIC_DEST_ALLBUT:
  540. result = (target != source);
  541. break;
  542. default:
  543. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  544. short_hand);
  545. break;
  546. }
  547. return result;
  548. }
  549. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  550. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  551. {
  552. struct kvm_apic_map *map;
  553. unsigned long bitmap = 1;
  554. struct kvm_lapic **dst;
  555. int i;
  556. bool ret = false;
  557. *r = -1;
  558. if (irq->shorthand == APIC_DEST_SELF) {
  559. *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
  560. return true;
  561. }
  562. if (irq->shorthand)
  563. return false;
  564. rcu_read_lock();
  565. map = rcu_dereference(kvm->arch.apic_map);
  566. if (!map)
  567. goto out;
  568. if (irq->dest_id == map->broadcast)
  569. goto out;
  570. ret = true;
  571. if (irq->dest_mode == 0) { /* physical mode */
  572. if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
  573. goto out;
  574. dst = &map->phys_map[irq->dest_id];
  575. } else {
  576. u32 mda = irq->dest_id << (32 - map->ldr_bits);
  577. u16 cid = apic_cluster_id(map, mda);
  578. if (cid >= ARRAY_SIZE(map->logical_map))
  579. goto out;
  580. dst = map->logical_map[cid];
  581. bitmap = apic_logical_id(map, mda);
  582. if (irq->delivery_mode == APIC_DM_LOWEST) {
  583. int l = -1;
  584. for_each_set_bit(i, &bitmap, 16) {
  585. if (!dst[i])
  586. continue;
  587. if (l < 0)
  588. l = i;
  589. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  590. l = i;
  591. }
  592. bitmap = (l >= 0) ? 1 << l : 0;
  593. }
  594. }
  595. for_each_set_bit(i, &bitmap, 16) {
  596. if (!dst[i])
  597. continue;
  598. if (*r < 0)
  599. *r = 0;
  600. *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  601. }
  602. out:
  603. rcu_read_unlock();
  604. return ret;
  605. }
  606. /*
  607. * Add a pending IRQ into lapic.
  608. * Return 1 if successfully added and 0 if discarded.
  609. */
  610. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  611. int vector, int level, int trig_mode,
  612. unsigned long *dest_map)
  613. {
  614. int result = 0;
  615. struct kvm_vcpu *vcpu = apic->vcpu;
  616. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  617. trig_mode, vector);
  618. switch (delivery_mode) {
  619. case APIC_DM_LOWEST:
  620. vcpu->arch.apic_arb_prio++;
  621. case APIC_DM_FIXED:
  622. /* FIXME add logic for vcpu on reset */
  623. if (unlikely(!apic_enabled(apic)))
  624. break;
  625. result = 1;
  626. if (dest_map)
  627. __set_bit(vcpu->vcpu_id, dest_map);
  628. if (kvm_x86_ops->deliver_posted_interrupt)
  629. kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
  630. else {
  631. apic_set_irr(vector, apic);
  632. kvm_make_request(KVM_REQ_EVENT, vcpu);
  633. kvm_vcpu_kick(vcpu);
  634. }
  635. break;
  636. case APIC_DM_REMRD:
  637. result = 1;
  638. vcpu->arch.pv.pv_unhalted = 1;
  639. kvm_make_request(KVM_REQ_EVENT, vcpu);
  640. kvm_vcpu_kick(vcpu);
  641. break;
  642. case APIC_DM_SMI:
  643. apic_debug("Ignoring guest SMI\n");
  644. break;
  645. case APIC_DM_NMI:
  646. result = 1;
  647. kvm_inject_nmi(vcpu);
  648. kvm_vcpu_kick(vcpu);
  649. break;
  650. case APIC_DM_INIT:
  651. if (!trig_mode || level) {
  652. result = 1;
  653. /* assumes that there are only KVM_APIC_INIT/SIPI */
  654. apic->pending_events = (1UL << KVM_APIC_INIT);
  655. /* make sure pending_events is visible before sending
  656. * the request */
  657. smp_wmb();
  658. kvm_make_request(KVM_REQ_EVENT, vcpu);
  659. kvm_vcpu_kick(vcpu);
  660. } else {
  661. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  662. vcpu->vcpu_id);
  663. }
  664. break;
  665. case APIC_DM_STARTUP:
  666. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  667. vcpu->vcpu_id, vector);
  668. result = 1;
  669. apic->sipi_vector = vector;
  670. /* make sure sipi_vector is visible for the receiver */
  671. smp_wmb();
  672. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  673. kvm_make_request(KVM_REQ_EVENT, vcpu);
  674. kvm_vcpu_kick(vcpu);
  675. break;
  676. case APIC_DM_EXTINT:
  677. /*
  678. * Should only be called by kvm_apic_local_deliver() with LVT0,
  679. * before NMI watchdog was enabled. Already handled by
  680. * kvm_apic_accept_pic_intr().
  681. */
  682. break;
  683. default:
  684. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  685. delivery_mode);
  686. break;
  687. }
  688. return result;
  689. }
  690. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  691. {
  692. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  693. }
  694. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  695. {
  696. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
  697. kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  698. int trigger_mode;
  699. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  700. trigger_mode = IOAPIC_LEVEL_TRIG;
  701. else
  702. trigger_mode = IOAPIC_EDGE_TRIG;
  703. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  704. }
  705. }
  706. static int apic_set_eoi(struct kvm_lapic *apic)
  707. {
  708. int vector = apic_find_highest_isr(apic);
  709. trace_kvm_eoi(apic, vector);
  710. /*
  711. * Not every write EOI will has corresponding ISR,
  712. * one example is when Kernel check timer on setup_IO_APIC
  713. */
  714. if (vector == -1)
  715. return vector;
  716. apic_clear_isr(vector, apic);
  717. apic_update_ppr(apic);
  718. kvm_ioapic_send_eoi(apic, vector);
  719. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  720. return vector;
  721. }
  722. /*
  723. * this interface assumes a trap-like exit, which has already finished
  724. * desired side effect including vISR and vPPR update.
  725. */
  726. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  727. {
  728. struct kvm_lapic *apic = vcpu->arch.apic;
  729. trace_kvm_eoi(apic, vector);
  730. kvm_ioapic_send_eoi(apic, vector);
  731. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  732. }
  733. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  734. static void apic_send_ipi(struct kvm_lapic *apic)
  735. {
  736. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  737. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  738. struct kvm_lapic_irq irq;
  739. irq.vector = icr_low & APIC_VECTOR_MASK;
  740. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  741. irq.dest_mode = icr_low & APIC_DEST_MASK;
  742. irq.level = icr_low & APIC_INT_ASSERT;
  743. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  744. irq.shorthand = icr_low & APIC_SHORT_MASK;
  745. if (apic_x2apic_mode(apic))
  746. irq.dest_id = icr_high;
  747. else
  748. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  749. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  750. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  751. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  752. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  753. icr_high, icr_low, irq.shorthand, irq.dest_id,
  754. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  755. irq.vector);
  756. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  757. }
  758. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  759. {
  760. ktime_t remaining;
  761. s64 ns;
  762. u32 tmcct;
  763. ASSERT(apic != NULL);
  764. /* if initial count is 0, current count should also be 0 */
  765. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
  766. apic->lapic_timer.period == 0)
  767. return 0;
  768. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  769. if (ktime_to_ns(remaining) < 0)
  770. remaining = ktime_set(0, 0);
  771. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  772. tmcct = div64_u64(ns,
  773. (APIC_BUS_CYCLE_NS * apic->divide_count));
  774. return tmcct;
  775. }
  776. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  777. {
  778. struct kvm_vcpu *vcpu = apic->vcpu;
  779. struct kvm_run *run = vcpu->run;
  780. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  781. run->tpr_access.rip = kvm_rip_read(vcpu);
  782. run->tpr_access.is_write = write;
  783. }
  784. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  785. {
  786. if (apic->vcpu->arch.tpr_access_reporting)
  787. __report_tpr_access(apic, write);
  788. }
  789. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  790. {
  791. u32 val = 0;
  792. if (offset >= LAPIC_MMIO_LENGTH)
  793. return 0;
  794. switch (offset) {
  795. case APIC_ID:
  796. if (apic_x2apic_mode(apic))
  797. val = kvm_apic_id(apic);
  798. else
  799. val = kvm_apic_id(apic) << 24;
  800. break;
  801. case APIC_ARBPRI:
  802. apic_debug("Access APIC ARBPRI register which is for P6\n");
  803. break;
  804. case APIC_TMCCT: /* Timer CCR */
  805. if (apic_lvtt_tscdeadline(apic))
  806. return 0;
  807. val = apic_get_tmcct(apic);
  808. break;
  809. case APIC_PROCPRI:
  810. apic_update_ppr(apic);
  811. val = kvm_apic_get_reg(apic, offset);
  812. break;
  813. case APIC_TASKPRI:
  814. report_tpr_access(apic, false);
  815. /* fall thru */
  816. default:
  817. val = kvm_apic_get_reg(apic, offset);
  818. break;
  819. }
  820. return val;
  821. }
  822. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  823. {
  824. return container_of(dev, struct kvm_lapic, dev);
  825. }
  826. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  827. void *data)
  828. {
  829. unsigned char alignment = offset & 0xf;
  830. u32 result;
  831. /* this bitmask has a bit cleared for each reserved register */
  832. static const u64 rmask = 0x43ff01ffffffe70cULL;
  833. if ((alignment + len) > 4) {
  834. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  835. offset, len);
  836. return 1;
  837. }
  838. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  839. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  840. offset);
  841. return 1;
  842. }
  843. result = __apic_read(apic, offset & ~0xf);
  844. trace_kvm_apic_read(offset, result);
  845. switch (len) {
  846. case 1:
  847. case 2:
  848. case 4:
  849. memcpy(data, (char *)&result + alignment, len);
  850. break;
  851. default:
  852. printk(KERN_ERR "Local APIC read with len = %x, "
  853. "should be 1,2, or 4 instead\n", len);
  854. break;
  855. }
  856. return 0;
  857. }
  858. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  859. {
  860. return kvm_apic_hw_enabled(apic) &&
  861. addr >= apic->base_address &&
  862. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  863. }
  864. static int apic_mmio_read(struct kvm_io_device *this,
  865. gpa_t address, int len, void *data)
  866. {
  867. struct kvm_lapic *apic = to_lapic(this);
  868. u32 offset = address - apic->base_address;
  869. if (!apic_mmio_in_range(apic, address))
  870. return -EOPNOTSUPP;
  871. apic_reg_read(apic, offset, len, data);
  872. return 0;
  873. }
  874. static void update_divide_count(struct kvm_lapic *apic)
  875. {
  876. u32 tmp1, tmp2, tdcr;
  877. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  878. tmp1 = tdcr & 0xf;
  879. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  880. apic->divide_count = 0x1 << (tmp2 & 0x7);
  881. apic_debug("timer divide count is 0x%x\n",
  882. apic->divide_count);
  883. }
  884. static void apic_timer_expired(struct kvm_lapic *apic)
  885. {
  886. struct kvm_vcpu *vcpu = apic->vcpu;
  887. wait_queue_head_t *q = &vcpu->wq;
  888. /*
  889. * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
  890. * vcpu_enter_guest.
  891. */
  892. if (atomic_read(&apic->lapic_timer.pending))
  893. return;
  894. atomic_inc(&apic->lapic_timer.pending);
  895. /* FIXME: this code should not know anything about vcpus */
  896. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  897. if (waitqueue_active(q))
  898. wake_up_interruptible(q);
  899. }
  900. static void start_apic_timer(struct kvm_lapic *apic)
  901. {
  902. ktime_t now;
  903. atomic_set(&apic->lapic_timer.pending, 0);
  904. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  905. /* lapic timer in oneshot or periodic mode */
  906. now = apic->lapic_timer.timer.base->get_time();
  907. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  908. * APIC_BUS_CYCLE_NS * apic->divide_count;
  909. if (!apic->lapic_timer.period)
  910. return;
  911. /*
  912. * Do not allow the guest to program periodic timers with small
  913. * interval, since the hrtimers are not throttled by the host
  914. * scheduler.
  915. */
  916. if (apic_lvtt_period(apic)) {
  917. s64 min_period = min_timer_period_us * 1000LL;
  918. if (apic->lapic_timer.period < min_period) {
  919. pr_info_ratelimited(
  920. "kvm: vcpu %i: requested %lld ns "
  921. "lapic timer period limited to %lld ns\n",
  922. apic->vcpu->vcpu_id,
  923. apic->lapic_timer.period, min_period);
  924. apic->lapic_timer.period = min_period;
  925. }
  926. }
  927. hrtimer_start(&apic->lapic_timer.timer,
  928. ktime_add_ns(now, apic->lapic_timer.period),
  929. HRTIMER_MODE_ABS);
  930. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  931. PRIx64 ", "
  932. "timer initial count 0x%x, period %lldns, "
  933. "expire @ 0x%016" PRIx64 ".\n", __func__,
  934. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  935. kvm_apic_get_reg(apic, APIC_TMICT),
  936. apic->lapic_timer.period,
  937. ktime_to_ns(ktime_add_ns(now,
  938. apic->lapic_timer.period)));
  939. } else if (apic_lvtt_tscdeadline(apic)) {
  940. /* lapic timer in tsc deadline mode */
  941. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  942. u64 ns = 0;
  943. struct kvm_vcpu *vcpu = apic->vcpu;
  944. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  945. unsigned long flags;
  946. if (unlikely(!tscdeadline || !this_tsc_khz))
  947. return;
  948. local_irq_save(flags);
  949. now = apic->lapic_timer.timer.base->get_time();
  950. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  951. if (likely(tscdeadline > guest_tsc)) {
  952. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  953. do_div(ns, this_tsc_khz);
  954. hrtimer_start(&apic->lapic_timer.timer,
  955. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  956. } else
  957. apic_timer_expired(apic);
  958. local_irq_restore(flags);
  959. }
  960. }
  961. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  962. {
  963. int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
  964. if (apic_lvt_nmi_mode(lvt0_val)) {
  965. if (!nmi_wd_enabled) {
  966. apic_debug("Receive NMI setting on APIC_LVT0 "
  967. "for cpu %d\n", apic->vcpu->vcpu_id);
  968. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  969. }
  970. } else if (nmi_wd_enabled)
  971. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  972. }
  973. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  974. {
  975. int ret = 0;
  976. trace_kvm_apic_write(reg, val);
  977. switch (reg) {
  978. case APIC_ID: /* Local APIC ID */
  979. if (!apic_x2apic_mode(apic))
  980. kvm_apic_set_id(apic, val >> 24);
  981. else
  982. ret = 1;
  983. break;
  984. case APIC_TASKPRI:
  985. report_tpr_access(apic, true);
  986. apic_set_tpr(apic, val & 0xff);
  987. break;
  988. case APIC_EOI:
  989. apic_set_eoi(apic);
  990. break;
  991. case APIC_LDR:
  992. if (!apic_x2apic_mode(apic))
  993. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  994. else
  995. ret = 1;
  996. break;
  997. case APIC_DFR:
  998. if (!apic_x2apic_mode(apic)) {
  999. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  1000. recalculate_apic_map(apic->vcpu->kvm);
  1001. } else
  1002. ret = 1;
  1003. break;
  1004. case APIC_SPIV: {
  1005. u32 mask = 0x3ff;
  1006. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  1007. mask |= APIC_SPIV_DIRECTED_EOI;
  1008. apic_set_spiv(apic, val & mask);
  1009. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  1010. int i;
  1011. u32 lvt_val;
  1012. for (i = 0; i < APIC_LVT_NUM; i++) {
  1013. lvt_val = kvm_apic_get_reg(apic,
  1014. APIC_LVTT + 0x10 * i);
  1015. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  1016. lvt_val | APIC_LVT_MASKED);
  1017. }
  1018. atomic_set(&apic->lapic_timer.pending, 0);
  1019. }
  1020. break;
  1021. }
  1022. case APIC_ICR:
  1023. /* No delay here, so we always clear the pending bit */
  1024. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  1025. apic_send_ipi(apic);
  1026. break;
  1027. case APIC_ICR2:
  1028. if (!apic_x2apic_mode(apic))
  1029. val &= 0xff000000;
  1030. apic_set_reg(apic, APIC_ICR2, val);
  1031. break;
  1032. case APIC_LVT0:
  1033. apic_manage_nmi_watchdog(apic, val);
  1034. case APIC_LVTTHMR:
  1035. case APIC_LVTPC:
  1036. case APIC_LVT1:
  1037. case APIC_LVTERR:
  1038. /* TODO: Check vector */
  1039. if (!kvm_apic_sw_enabled(apic))
  1040. val |= APIC_LVT_MASKED;
  1041. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  1042. apic_set_reg(apic, reg, val);
  1043. break;
  1044. case APIC_LVTT: {
  1045. u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
  1046. if (apic->lapic_timer.timer_mode != timer_mode) {
  1047. apic->lapic_timer.timer_mode = timer_mode;
  1048. hrtimer_cancel(&apic->lapic_timer.timer);
  1049. }
  1050. if (!kvm_apic_sw_enabled(apic))
  1051. val |= APIC_LVT_MASKED;
  1052. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  1053. apic_set_reg(apic, APIC_LVTT, val);
  1054. break;
  1055. }
  1056. case APIC_TMICT:
  1057. if (apic_lvtt_tscdeadline(apic))
  1058. break;
  1059. hrtimer_cancel(&apic->lapic_timer.timer);
  1060. apic_set_reg(apic, APIC_TMICT, val);
  1061. start_apic_timer(apic);
  1062. break;
  1063. case APIC_TDCR:
  1064. if (val & 4)
  1065. apic_debug("KVM_WRITE:TDCR %x\n", val);
  1066. apic_set_reg(apic, APIC_TDCR, val);
  1067. update_divide_count(apic);
  1068. break;
  1069. case APIC_ESR:
  1070. if (apic_x2apic_mode(apic) && val != 0) {
  1071. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  1072. ret = 1;
  1073. }
  1074. break;
  1075. case APIC_SELF_IPI:
  1076. if (apic_x2apic_mode(apic)) {
  1077. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  1078. } else
  1079. ret = 1;
  1080. break;
  1081. default:
  1082. ret = 1;
  1083. break;
  1084. }
  1085. if (ret)
  1086. apic_debug("Local APIC Write to read-only register %x\n", reg);
  1087. return ret;
  1088. }
  1089. static int apic_mmio_write(struct kvm_io_device *this,
  1090. gpa_t address, int len, const void *data)
  1091. {
  1092. struct kvm_lapic *apic = to_lapic(this);
  1093. unsigned int offset = address - apic->base_address;
  1094. u32 val;
  1095. if (!apic_mmio_in_range(apic, address))
  1096. return -EOPNOTSUPP;
  1097. /*
  1098. * APIC register must be aligned on 128-bits boundary.
  1099. * 32/64/128 bits registers must be accessed thru 32 bits.
  1100. * Refer SDM 8.4.1
  1101. */
  1102. if (len != 4 || (offset & 0xf)) {
  1103. /* Don't shout loud, $infamous_os would cause only noise. */
  1104. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1105. return 0;
  1106. }
  1107. val = *(u32*)data;
  1108. /* too common printing */
  1109. if (offset != APIC_EOI)
  1110. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1111. "0x%x\n", __func__, offset, len, val);
  1112. apic_reg_write(apic, offset & 0xff0, val);
  1113. return 0;
  1114. }
  1115. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1116. {
  1117. if (kvm_vcpu_has_lapic(vcpu))
  1118. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1119. }
  1120. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1121. /* emulate APIC access in a trap manner */
  1122. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1123. {
  1124. u32 val = 0;
  1125. /* hw has done the conditional check and inst decode */
  1126. offset &= 0xff0;
  1127. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1128. /* TODO: optimize to just emulate side effect w/o one more write */
  1129. apic_reg_write(vcpu->arch.apic, offset, val);
  1130. }
  1131. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1132. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1133. {
  1134. struct kvm_lapic *apic = vcpu->arch.apic;
  1135. if (!vcpu->arch.apic)
  1136. return;
  1137. hrtimer_cancel(&apic->lapic_timer.timer);
  1138. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1139. static_key_slow_dec_deferred(&apic_hw_disabled);
  1140. if (!apic->sw_enabled)
  1141. static_key_slow_dec_deferred(&apic_sw_disabled);
  1142. if (apic->regs)
  1143. free_page((unsigned long)apic->regs);
  1144. kfree(apic);
  1145. }
  1146. /*
  1147. *----------------------------------------------------------------------
  1148. * LAPIC interface
  1149. *----------------------------------------------------------------------
  1150. */
  1151. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1152. {
  1153. struct kvm_lapic *apic = vcpu->arch.apic;
  1154. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1155. apic_lvtt_period(apic))
  1156. return 0;
  1157. return apic->lapic_timer.tscdeadline;
  1158. }
  1159. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1160. {
  1161. struct kvm_lapic *apic = vcpu->arch.apic;
  1162. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1163. apic_lvtt_period(apic))
  1164. return;
  1165. hrtimer_cancel(&apic->lapic_timer.timer);
  1166. apic->lapic_timer.tscdeadline = data;
  1167. start_apic_timer(apic);
  1168. }
  1169. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1170. {
  1171. struct kvm_lapic *apic = vcpu->arch.apic;
  1172. if (!kvm_vcpu_has_lapic(vcpu))
  1173. return;
  1174. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1175. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1176. }
  1177. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1178. {
  1179. u64 tpr;
  1180. if (!kvm_vcpu_has_lapic(vcpu))
  1181. return 0;
  1182. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1183. return (tpr & 0xf0) >> 4;
  1184. }
  1185. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1186. {
  1187. u64 old_value = vcpu->arch.apic_base;
  1188. struct kvm_lapic *apic = vcpu->arch.apic;
  1189. if (!apic) {
  1190. value |= MSR_IA32_APICBASE_BSP;
  1191. vcpu->arch.apic_base = value;
  1192. return;
  1193. }
  1194. if (!kvm_vcpu_is_bsp(apic->vcpu))
  1195. value &= ~MSR_IA32_APICBASE_BSP;
  1196. vcpu->arch.apic_base = value;
  1197. /* update jump label if enable bit changes */
  1198. if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1199. if (value & MSR_IA32_APICBASE_ENABLE)
  1200. static_key_slow_dec_deferred(&apic_hw_disabled);
  1201. else
  1202. static_key_slow_inc(&apic_hw_disabled.key);
  1203. recalculate_apic_map(vcpu->kvm);
  1204. }
  1205. if ((old_value ^ value) & X2APIC_ENABLE) {
  1206. if (value & X2APIC_ENABLE) {
  1207. u32 id = kvm_apic_id(apic);
  1208. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  1209. kvm_apic_set_ldr(apic, ldr);
  1210. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1211. } else
  1212. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1213. }
  1214. apic->base_address = apic->vcpu->arch.apic_base &
  1215. MSR_IA32_APICBASE_BASE;
  1216. if ((value & MSR_IA32_APICBASE_ENABLE) &&
  1217. apic->base_address != APIC_DEFAULT_PHYS_BASE)
  1218. pr_warn_once("APIC base relocation is unsupported by KVM");
  1219. /* with FSB delivery interrupt, we can restart APIC functionality */
  1220. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1221. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1222. }
  1223. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  1224. {
  1225. struct kvm_lapic *apic;
  1226. int i;
  1227. apic_debug("%s\n", __func__);
  1228. ASSERT(vcpu);
  1229. apic = vcpu->arch.apic;
  1230. ASSERT(apic != NULL);
  1231. /* Stop the timer in case it's a reset to an active apic */
  1232. hrtimer_cancel(&apic->lapic_timer.timer);
  1233. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1234. kvm_apic_set_version(apic->vcpu);
  1235. for (i = 0; i < APIC_LVT_NUM; i++)
  1236. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1237. apic->lapic_timer.timer_mode = 0;
  1238. apic_set_reg(apic, APIC_LVT0,
  1239. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1240. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1241. apic_set_spiv(apic, 0xff);
  1242. apic_set_reg(apic, APIC_TASKPRI, 0);
  1243. kvm_apic_set_ldr(apic, 0);
  1244. apic_set_reg(apic, APIC_ESR, 0);
  1245. apic_set_reg(apic, APIC_ICR, 0);
  1246. apic_set_reg(apic, APIC_ICR2, 0);
  1247. apic_set_reg(apic, APIC_TDCR, 0);
  1248. apic_set_reg(apic, APIC_TMICT, 0);
  1249. for (i = 0; i < 8; i++) {
  1250. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1251. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1252. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1253. }
  1254. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1255. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
  1256. apic->highest_isr_cache = -1;
  1257. update_divide_count(apic);
  1258. atomic_set(&apic->lapic_timer.pending, 0);
  1259. if (kvm_vcpu_is_bsp(vcpu))
  1260. kvm_lapic_set_base(vcpu,
  1261. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1262. vcpu->arch.pv_eoi.msr_val = 0;
  1263. apic_update_ppr(apic);
  1264. vcpu->arch.apic_arb_prio = 0;
  1265. vcpu->arch.apic_attention = 0;
  1266. apic_debug("%s: vcpu=%p, id=%d, base_msr="
  1267. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1268. vcpu, kvm_apic_id(apic),
  1269. vcpu->arch.apic_base, apic->base_address);
  1270. }
  1271. /*
  1272. *----------------------------------------------------------------------
  1273. * timer interface
  1274. *----------------------------------------------------------------------
  1275. */
  1276. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1277. {
  1278. return apic_lvtt_period(apic);
  1279. }
  1280. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1281. {
  1282. struct kvm_lapic *apic = vcpu->arch.apic;
  1283. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1284. apic_lvt_enabled(apic, APIC_LVTT))
  1285. return atomic_read(&apic->lapic_timer.pending);
  1286. return 0;
  1287. }
  1288. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1289. {
  1290. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1291. int vector, mode, trig_mode;
  1292. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1293. vector = reg & APIC_VECTOR_MASK;
  1294. mode = reg & APIC_MODE_MASK;
  1295. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1296. return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
  1297. NULL);
  1298. }
  1299. return 0;
  1300. }
  1301. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1302. {
  1303. struct kvm_lapic *apic = vcpu->arch.apic;
  1304. if (apic)
  1305. kvm_apic_local_deliver(apic, APIC_LVT0);
  1306. }
  1307. static const struct kvm_io_device_ops apic_mmio_ops = {
  1308. .read = apic_mmio_read,
  1309. .write = apic_mmio_write,
  1310. };
  1311. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1312. {
  1313. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1314. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1315. apic_timer_expired(apic);
  1316. if (lapic_is_periodic(apic)) {
  1317. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1318. return HRTIMER_RESTART;
  1319. } else
  1320. return HRTIMER_NORESTART;
  1321. }
  1322. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1323. {
  1324. struct kvm_lapic *apic;
  1325. ASSERT(vcpu != NULL);
  1326. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1327. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1328. if (!apic)
  1329. goto nomem;
  1330. vcpu->arch.apic = apic;
  1331. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1332. if (!apic->regs) {
  1333. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1334. vcpu->vcpu_id);
  1335. goto nomem_free_apic;
  1336. }
  1337. apic->vcpu = vcpu;
  1338. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1339. HRTIMER_MODE_ABS);
  1340. apic->lapic_timer.timer.function = apic_timer_fn;
  1341. /*
  1342. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1343. * thinking that APIC satet has changed.
  1344. */
  1345. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1346. kvm_lapic_set_base(vcpu,
  1347. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1348. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1349. kvm_lapic_reset(vcpu);
  1350. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1351. return 0;
  1352. nomem_free_apic:
  1353. kfree(apic);
  1354. nomem:
  1355. return -ENOMEM;
  1356. }
  1357. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1358. {
  1359. struct kvm_lapic *apic = vcpu->arch.apic;
  1360. int highest_irr;
  1361. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1362. return -1;
  1363. apic_update_ppr(apic);
  1364. highest_irr = apic_find_highest_irr(apic);
  1365. if ((highest_irr == -1) ||
  1366. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1367. return -1;
  1368. return highest_irr;
  1369. }
  1370. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1371. {
  1372. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1373. int r = 0;
  1374. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1375. r = 1;
  1376. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1377. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1378. r = 1;
  1379. return r;
  1380. }
  1381. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1382. {
  1383. struct kvm_lapic *apic = vcpu->arch.apic;
  1384. if (!kvm_vcpu_has_lapic(vcpu))
  1385. return;
  1386. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1387. kvm_apic_local_deliver(apic, APIC_LVTT);
  1388. if (apic_lvtt_tscdeadline(apic))
  1389. apic->lapic_timer.tscdeadline = 0;
  1390. atomic_set(&apic->lapic_timer.pending, 0);
  1391. }
  1392. }
  1393. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1394. {
  1395. int vector = kvm_apic_has_interrupt(vcpu);
  1396. struct kvm_lapic *apic = vcpu->arch.apic;
  1397. if (vector == -1)
  1398. return -1;
  1399. /*
  1400. * We get here even with APIC virtualization enabled, if doing
  1401. * nested virtualization and L1 runs with the "acknowledge interrupt
  1402. * on exit" mode. Then we cannot inject the interrupt via RVI,
  1403. * because the process would deliver it through the IDT.
  1404. */
  1405. apic_set_isr(vector, apic);
  1406. apic_update_ppr(apic);
  1407. apic_clear_irr(vector, apic);
  1408. return vector;
  1409. }
  1410. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1411. struct kvm_lapic_state *s)
  1412. {
  1413. struct kvm_lapic *apic = vcpu->arch.apic;
  1414. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1415. /* set SPIV separately to get count of SW disabled APICs right */
  1416. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1417. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1418. /* call kvm_apic_set_id() to put apic into apic_map */
  1419. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1420. kvm_apic_set_version(vcpu);
  1421. apic_update_ppr(apic);
  1422. hrtimer_cancel(&apic->lapic_timer.timer);
  1423. update_divide_count(apic);
  1424. start_apic_timer(apic);
  1425. apic->irr_pending = true;
  1426. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
  1427. 1 : count_vectors(apic->regs + APIC_ISR);
  1428. apic->highest_isr_cache = -1;
  1429. if (kvm_x86_ops->hwapic_irr_update)
  1430. kvm_x86_ops->hwapic_irr_update(vcpu,
  1431. apic_find_highest_irr(apic));
  1432. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
  1433. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1434. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1435. }
  1436. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1437. {
  1438. struct hrtimer *timer;
  1439. if (!kvm_vcpu_has_lapic(vcpu))
  1440. return;
  1441. timer = &vcpu->arch.apic->lapic_timer.timer;
  1442. if (hrtimer_cancel(timer))
  1443. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1444. }
  1445. /*
  1446. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1447. *
  1448. * Detect whether guest triggered PV EOI since the
  1449. * last entry. If yes, set EOI on guests's behalf.
  1450. * Clear PV EOI in guest memory in any case.
  1451. */
  1452. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1453. struct kvm_lapic *apic)
  1454. {
  1455. bool pending;
  1456. int vector;
  1457. /*
  1458. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1459. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1460. *
  1461. * KVM_APIC_PV_EOI_PENDING is unset:
  1462. * -> host disabled PV EOI.
  1463. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1464. * -> host enabled PV EOI, guest did not execute EOI yet.
  1465. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1466. * -> host enabled PV EOI, guest executed EOI.
  1467. */
  1468. BUG_ON(!pv_eoi_enabled(vcpu));
  1469. pending = pv_eoi_get_pending(vcpu);
  1470. /*
  1471. * Clear pending bit in any case: it will be set again on vmentry.
  1472. * While this might not be ideal from performance point of view,
  1473. * this makes sure pv eoi is only enabled when we know it's safe.
  1474. */
  1475. pv_eoi_clr_pending(vcpu);
  1476. if (pending)
  1477. return;
  1478. vector = apic_set_eoi(apic);
  1479. trace_kvm_pv_eoi(apic, vector);
  1480. }
  1481. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1482. {
  1483. u32 data;
  1484. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1485. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1486. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1487. return;
  1488. kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1489. sizeof(u32));
  1490. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1491. }
  1492. /*
  1493. * apic_sync_pv_eoi_to_guest - called before vmentry
  1494. *
  1495. * Detect whether it's safe to enable PV EOI and
  1496. * if yes do so.
  1497. */
  1498. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1499. struct kvm_lapic *apic)
  1500. {
  1501. if (!pv_eoi_enabled(vcpu) ||
  1502. /* IRR set or many bits in ISR: could be nested. */
  1503. apic->irr_pending ||
  1504. /* Cache not set: could be safe but we don't bother. */
  1505. apic->highest_isr_cache == -1 ||
  1506. /* Need EOI to update ioapic. */
  1507. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1508. /*
  1509. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1510. * so we need not do anything here.
  1511. */
  1512. return;
  1513. }
  1514. pv_eoi_set_pending(apic->vcpu);
  1515. }
  1516. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1517. {
  1518. u32 data, tpr;
  1519. int max_irr, max_isr;
  1520. struct kvm_lapic *apic = vcpu->arch.apic;
  1521. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1522. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1523. return;
  1524. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1525. max_irr = apic_find_highest_irr(apic);
  1526. if (max_irr < 0)
  1527. max_irr = 0;
  1528. max_isr = apic_find_highest_isr(apic);
  1529. if (max_isr < 0)
  1530. max_isr = 0;
  1531. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1532. kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1533. sizeof(u32));
  1534. }
  1535. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1536. {
  1537. if (vapic_addr) {
  1538. if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
  1539. &vcpu->arch.apic->vapic_cache,
  1540. vapic_addr, sizeof(u32)))
  1541. return -EINVAL;
  1542. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1543. } else {
  1544. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1545. }
  1546. vcpu->arch.apic->vapic_addr = vapic_addr;
  1547. return 0;
  1548. }
  1549. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1550. {
  1551. struct kvm_lapic *apic = vcpu->arch.apic;
  1552. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1553. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1554. return 1;
  1555. if (reg == APIC_ICR2)
  1556. return 1;
  1557. /* if this is ICR write vector before command */
  1558. if (reg == APIC_ICR)
  1559. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1560. return apic_reg_write(apic, reg, (u32)data);
  1561. }
  1562. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1563. {
  1564. struct kvm_lapic *apic = vcpu->arch.apic;
  1565. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1566. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1567. return 1;
  1568. if (reg == APIC_DFR || reg == APIC_ICR2) {
  1569. apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
  1570. reg);
  1571. return 1;
  1572. }
  1573. if (apic_reg_read(apic, reg, 4, &low))
  1574. return 1;
  1575. if (reg == APIC_ICR)
  1576. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1577. *data = (((u64)high) << 32) | low;
  1578. return 0;
  1579. }
  1580. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1581. {
  1582. struct kvm_lapic *apic = vcpu->arch.apic;
  1583. if (!kvm_vcpu_has_lapic(vcpu))
  1584. return 1;
  1585. /* if this is ICR write vector before command */
  1586. if (reg == APIC_ICR)
  1587. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1588. return apic_reg_write(apic, reg, (u32)data);
  1589. }
  1590. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1591. {
  1592. struct kvm_lapic *apic = vcpu->arch.apic;
  1593. u32 low, high = 0;
  1594. if (!kvm_vcpu_has_lapic(vcpu))
  1595. return 1;
  1596. if (apic_reg_read(apic, reg, 4, &low))
  1597. return 1;
  1598. if (reg == APIC_ICR)
  1599. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1600. *data = (((u64)high) << 32) | low;
  1601. return 0;
  1602. }
  1603. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1604. {
  1605. u64 addr = data & ~KVM_MSR_ENABLED;
  1606. if (!IS_ALIGNED(addr, 4))
  1607. return 1;
  1608. vcpu->arch.pv_eoi.msr_val = data;
  1609. if (!pv_eoi_enabled(vcpu))
  1610. return 0;
  1611. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1612. addr, sizeof(u8));
  1613. }
  1614. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1615. {
  1616. struct kvm_lapic *apic = vcpu->arch.apic;
  1617. u8 sipi_vector;
  1618. unsigned long pe;
  1619. if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
  1620. return;
  1621. pe = xchg(&apic->pending_events, 0);
  1622. if (test_bit(KVM_APIC_INIT, &pe)) {
  1623. kvm_lapic_reset(vcpu);
  1624. kvm_vcpu_reset(vcpu);
  1625. if (kvm_vcpu_is_bsp(apic->vcpu))
  1626. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1627. else
  1628. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1629. }
  1630. if (test_bit(KVM_APIC_SIPI, &pe) &&
  1631. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1632. /* evaluate pending_events before reading the vector */
  1633. smp_rmb();
  1634. sipi_vector = apic->sipi_vector;
  1635. apic_debug("vcpu %d received sipi with vector # %x\n",
  1636. vcpu->vcpu_id, sipi_vector);
  1637. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1638. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1639. }
  1640. }
  1641. void kvm_lapic_init(void)
  1642. {
  1643. /* do not patch jump label more than once per second */
  1644. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1645. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1646. }