pci-common.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/byteorder.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/eeh.h>
  41. static DEFINE_SPINLOCK(hose_spinlock);
  42. LIST_HEAD(hose_list);
  43. /* XXX kill that some day ... */
  44. static int global_phb_number; /* Global phb counter */
  45. /* ISA Memory physical address */
  46. resource_size_t isa_mem_base;
  47. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (phb == NULL)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = mem_init_done;
  69. #ifdef CONFIG_PPC64
  70. if (dev) {
  71. int nid = of_node_to_nid(dev);
  72. if (nid < 0 || !node_online(nid))
  73. nid = -1;
  74. PHB_SET_NODE(phb, nid);
  75. }
  76. #endif
  77. return phb;
  78. }
  79. void pcibios_free_controller(struct pci_controller *phb)
  80. {
  81. spin_lock(&hose_spinlock);
  82. list_del(&phb->list_node);
  83. spin_unlock(&hose_spinlock);
  84. if (phb->is_dynamic)
  85. kfree(phb);
  86. }
  87. /*
  88. * The function is used to return the minimal alignment
  89. * for memory or I/O windows of the associated P2P bridge.
  90. * By default, 4KiB alignment for I/O windows and 1MiB for
  91. * memory windows.
  92. */
  93. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  94. unsigned long type)
  95. {
  96. if (ppc_md.pcibios_window_alignment)
  97. return ppc_md.pcibios_window_alignment(bus, type);
  98. /*
  99. * PCI core will figure out the default
  100. * alignment: 4KiB for I/O and 1MiB for
  101. * memory window.
  102. */
  103. return 1;
  104. }
  105. void pcibios_reset_secondary_bus(struct pci_dev *dev)
  106. {
  107. if (ppc_md.pcibios_reset_secondary_bus) {
  108. ppc_md.pcibios_reset_secondary_bus(dev);
  109. return;
  110. }
  111. pci_reset_secondary_bus(dev);
  112. }
  113. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  114. {
  115. #ifdef CONFIG_PPC64
  116. return hose->pci_io_size;
  117. #else
  118. return resource_size(&hose->io_resource);
  119. #endif
  120. }
  121. int pcibios_vaddr_is_ioport(void __iomem *address)
  122. {
  123. int ret = 0;
  124. struct pci_controller *hose;
  125. resource_size_t size;
  126. spin_lock(&hose_spinlock);
  127. list_for_each_entry(hose, &hose_list, list_node) {
  128. size = pcibios_io_size(hose);
  129. if (address >= hose->io_base_virt &&
  130. address < (hose->io_base_virt + size)) {
  131. ret = 1;
  132. break;
  133. }
  134. }
  135. spin_unlock(&hose_spinlock);
  136. return ret;
  137. }
  138. unsigned long pci_address_to_pio(phys_addr_t address)
  139. {
  140. struct pci_controller *hose;
  141. resource_size_t size;
  142. unsigned long ret = ~0;
  143. spin_lock(&hose_spinlock);
  144. list_for_each_entry(hose, &hose_list, list_node) {
  145. size = pcibios_io_size(hose);
  146. if (address >= hose->io_base_phys &&
  147. address < (hose->io_base_phys + size)) {
  148. unsigned long base =
  149. (unsigned long)hose->io_base_virt - _IO_BASE;
  150. ret = base + (address - hose->io_base_phys);
  151. break;
  152. }
  153. }
  154. spin_unlock(&hose_spinlock);
  155. return ret;
  156. }
  157. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  158. /*
  159. * Return the domain number for this bus.
  160. */
  161. int pci_domain_nr(struct pci_bus *bus)
  162. {
  163. struct pci_controller *hose = pci_bus_to_host(bus);
  164. return hose->global_number;
  165. }
  166. EXPORT_SYMBOL(pci_domain_nr);
  167. /* This routine is meant to be used early during boot, when the
  168. * PCI bus numbers have not yet been assigned, and you need to
  169. * issue PCI config cycles to an OF device.
  170. * It could also be used to "fix" RTAS config cycles if you want
  171. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  172. * config cycles.
  173. */
  174. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  175. {
  176. while(node) {
  177. struct pci_controller *hose, *tmp;
  178. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  179. if (hose->dn == node)
  180. return hose;
  181. node = node->parent;
  182. }
  183. return NULL;
  184. }
  185. /*
  186. * Reads the interrupt pin to determine if interrupt is use by card.
  187. * If the interrupt is used, then gets the interrupt line from the
  188. * openfirmware and sets it in the pci_dev and pci_config line.
  189. */
  190. static int pci_read_irq_line(struct pci_dev *pci_dev)
  191. {
  192. struct of_phandle_args oirq;
  193. unsigned int virq;
  194. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  195. #ifdef DEBUG
  196. memset(&oirq, 0xff, sizeof(oirq));
  197. #endif
  198. /* Try to get a mapping from the device-tree */
  199. if (of_irq_parse_pci(pci_dev, &oirq)) {
  200. u8 line, pin;
  201. /* If that fails, lets fallback to what is in the config
  202. * space and map that through the default controller. We
  203. * also set the type to level low since that's what PCI
  204. * interrupts are. If your platform does differently, then
  205. * either provide a proper interrupt tree or don't use this
  206. * function.
  207. */
  208. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  209. return -1;
  210. if (pin == 0)
  211. return -1;
  212. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  213. line == 0xff || line == 0) {
  214. return -1;
  215. }
  216. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  217. line, pin);
  218. virq = irq_create_mapping(NULL, line);
  219. if (virq != NO_IRQ)
  220. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  221. } else {
  222. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  223. oirq.args_count, oirq.args[0], oirq.args[1],
  224. of_node_full_name(oirq.np));
  225. virq = irq_create_of_mapping(&oirq);
  226. }
  227. if(virq == NO_IRQ) {
  228. pr_debug(" Failed to map !\n");
  229. return -1;
  230. }
  231. pr_debug(" Mapped to linux irq %d\n", virq);
  232. pci_dev->irq = virq;
  233. return 0;
  234. }
  235. /*
  236. * Platform support for /proc/bus/pci/X/Y mmap()s,
  237. * modelled on the sparc64 implementation by Dave Miller.
  238. * -- paulus.
  239. */
  240. /*
  241. * Adjust vm_pgoff of VMA such that it is the physical page offset
  242. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  243. *
  244. * Basically, the user finds the base address for his device which he wishes
  245. * to mmap. They read the 32-bit value from the config space base register,
  246. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  247. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  248. *
  249. * Returns negative error code on failure, zero on success.
  250. */
  251. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  252. resource_size_t *offset,
  253. enum pci_mmap_state mmap_state)
  254. {
  255. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  256. unsigned long io_offset = 0;
  257. int i, res_bit;
  258. if (hose == NULL)
  259. return NULL; /* should never happen */
  260. /* If memory, add on the PCI bridge address offset */
  261. if (mmap_state == pci_mmap_mem) {
  262. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  263. *offset += hose->pci_mem_offset;
  264. #endif
  265. res_bit = IORESOURCE_MEM;
  266. } else {
  267. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  268. *offset += io_offset;
  269. res_bit = IORESOURCE_IO;
  270. }
  271. /*
  272. * Check that the offset requested corresponds to one of the
  273. * resources of the device.
  274. */
  275. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  276. struct resource *rp = &dev->resource[i];
  277. int flags = rp->flags;
  278. /* treat ROM as memory (should be already) */
  279. if (i == PCI_ROM_RESOURCE)
  280. flags |= IORESOURCE_MEM;
  281. /* Active and same type? */
  282. if ((flags & res_bit) == 0)
  283. continue;
  284. /* In the range of this resource? */
  285. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  286. continue;
  287. /* found it! construct the final physical address */
  288. if (mmap_state == pci_mmap_io)
  289. *offset += hose->io_base_phys - io_offset;
  290. return rp;
  291. }
  292. return NULL;
  293. }
  294. /*
  295. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  296. * device mapping.
  297. */
  298. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  299. pgprot_t protection,
  300. enum pci_mmap_state mmap_state,
  301. int write_combine)
  302. {
  303. /* Write combine is always 0 on non-memory space mappings. On
  304. * memory space, if the user didn't pass 1, we check for a
  305. * "prefetchable" resource. This is a bit hackish, but we use
  306. * this to workaround the inability of /sysfs to provide a write
  307. * combine bit
  308. */
  309. if (mmap_state != pci_mmap_mem)
  310. write_combine = 0;
  311. else if (write_combine == 0) {
  312. if (rp->flags & IORESOURCE_PREFETCH)
  313. write_combine = 1;
  314. }
  315. /* XXX would be nice to have a way to ask for write-through */
  316. if (write_combine)
  317. return pgprot_noncached_wc(protection);
  318. else
  319. return pgprot_noncached(protection);
  320. }
  321. /*
  322. * This one is used by /dev/mem and fbdev who have no clue about the
  323. * PCI device, it tries to find the PCI device first and calls the
  324. * above routine
  325. */
  326. pgprot_t pci_phys_mem_access_prot(struct file *file,
  327. unsigned long pfn,
  328. unsigned long size,
  329. pgprot_t prot)
  330. {
  331. struct pci_dev *pdev = NULL;
  332. struct resource *found = NULL;
  333. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  334. int i;
  335. if (page_is_ram(pfn))
  336. return prot;
  337. prot = pgprot_noncached(prot);
  338. for_each_pci_dev(pdev) {
  339. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  340. struct resource *rp = &pdev->resource[i];
  341. int flags = rp->flags;
  342. /* Active and same type? */
  343. if ((flags & IORESOURCE_MEM) == 0)
  344. continue;
  345. /* In the range of this resource? */
  346. if (offset < (rp->start & PAGE_MASK) ||
  347. offset > rp->end)
  348. continue;
  349. found = rp;
  350. break;
  351. }
  352. if (found)
  353. break;
  354. }
  355. if (found) {
  356. if (found->flags & IORESOURCE_PREFETCH)
  357. prot = pgprot_noncached_wc(prot);
  358. pci_dev_put(pdev);
  359. }
  360. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  361. (unsigned long long)offset, pgprot_val(prot));
  362. return prot;
  363. }
  364. /*
  365. * Perform the actual remap of the pages for a PCI device mapping, as
  366. * appropriate for this architecture. The region in the process to map
  367. * is described by vm_start and vm_end members of VMA, the base physical
  368. * address is found in vm_pgoff.
  369. * The pci device structure is provided so that architectures may make mapping
  370. * decisions on a per-device or per-bus basis.
  371. *
  372. * Returns a negative error code on failure, zero on success.
  373. */
  374. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  375. enum pci_mmap_state mmap_state, int write_combine)
  376. {
  377. resource_size_t offset =
  378. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  379. struct resource *rp;
  380. int ret;
  381. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  382. if (rp == NULL)
  383. return -EINVAL;
  384. vma->vm_pgoff = offset >> PAGE_SHIFT;
  385. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  386. vma->vm_page_prot,
  387. mmap_state, write_combine);
  388. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  389. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  390. return ret;
  391. }
  392. /* This provides legacy IO read access on a bus */
  393. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  394. {
  395. unsigned long offset;
  396. struct pci_controller *hose = pci_bus_to_host(bus);
  397. struct resource *rp = &hose->io_resource;
  398. void __iomem *addr;
  399. /* Check if port can be supported by that bus. We only check
  400. * the ranges of the PHB though, not the bus itself as the rules
  401. * for forwarding legacy cycles down bridges are not our problem
  402. * here. So if the host bridge supports it, we do it.
  403. */
  404. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  405. offset += port;
  406. if (!(rp->flags & IORESOURCE_IO))
  407. return -ENXIO;
  408. if (offset < rp->start || (offset + size) > rp->end)
  409. return -ENXIO;
  410. addr = hose->io_base_virt + port;
  411. switch(size) {
  412. case 1:
  413. *((u8 *)val) = in_8(addr);
  414. return 1;
  415. case 2:
  416. if (port & 1)
  417. return -EINVAL;
  418. *((u16 *)val) = in_le16(addr);
  419. return 2;
  420. case 4:
  421. if (port & 3)
  422. return -EINVAL;
  423. *((u32 *)val) = in_le32(addr);
  424. return 4;
  425. }
  426. return -EINVAL;
  427. }
  428. /* This provides legacy IO write access on a bus */
  429. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  430. {
  431. unsigned long offset;
  432. struct pci_controller *hose = pci_bus_to_host(bus);
  433. struct resource *rp = &hose->io_resource;
  434. void __iomem *addr;
  435. /* Check if port can be supported by that bus. We only check
  436. * the ranges of the PHB though, not the bus itself as the rules
  437. * for forwarding legacy cycles down bridges are not our problem
  438. * here. So if the host bridge supports it, we do it.
  439. */
  440. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  441. offset += port;
  442. if (!(rp->flags & IORESOURCE_IO))
  443. return -ENXIO;
  444. if (offset < rp->start || (offset + size) > rp->end)
  445. return -ENXIO;
  446. addr = hose->io_base_virt + port;
  447. /* WARNING: The generic code is idiotic. It gets passed a pointer
  448. * to what can be a 1, 2 or 4 byte quantity and always reads that
  449. * as a u32, which means that we have to correct the location of
  450. * the data read within those 32 bits for size 1 and 2
  451. */
  452. switch(size) {
  453. case 1:
  454. out_8(addr, val >> 24);
  455. return 1;
  456. case 2:
  457. if (port & 1)
  458. return -EINVAL;
  459. out_le16(addr, val >> 16);
  460. return 2;
  461. case 4:
  462. if (port & 3)
  463. return -EINVAL;
  464. out_le32(addr, val);
  465. return 4;
  466. }
  467. return -EINVAL;
  468. }
  469. /* This provides legacy IO or memory mmap access on a bus */
  470. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  471. struct vm_area_struct *vma,
  472. enum pci_mmap_state mmap_state)
  473. {
  474. struct pci_controller *hose = pci_bus_to_host(bus);
  475. resource_size_t offset =
  476. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  477. resource_size_t size = vma->vm_end - vma->vm_start;
  478. struct resource *rp;
  479. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  480. pci_domain_nr(bus), bus->number,
  481. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  482. (unsigned long long)offset,
  483. (unsigned long long)(offset + size - 1));
  484. if (mmap_state == pci_mmap_mem) {
  485. /* Hack alert !
  486. *
  487. * Because X is lame and can fail starting if it gets an error trying
  488. * to mmap legacy_mem (instead of just moving on without legacy memory
  489. * access) we fake it here by giving it anonymous memory, effectively
  490. * behaving just like /dev/zero
  491. */
  492. if ((offset + size) > hose->isa_mem_size) {
  493. printk(KERN_DEBUG
  494. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  495. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  496. if (vma->vm_flags & VM_SHARED)
  497. return shmem_zero_setup(vma);
  498. return 0;
  499. }
  500. offset += hose->isa_mem_phys;
  501. } else {
  502. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  503. unsigned long roffset = offset + io_offset;
  504. rp = &hose->io_resource;
  505. if (!(rp->flags & IORESOURCE_IO))
  506. return -ENXIO;
  507. if (roffset < rp->start || (roffset + size) > rp->end)
  508. return -ENXIO;
  509. offset += hose->io_base_phys;
  510. }
  511. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  512. vma->vm_pgoff = offset >> PAGE_SHIFT;
  513. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  514. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  515. vma->vm_end - vma->vm_start,
  516. vma->vm_page_prot);
  517. }
  518. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  519. const struct resource *rsrc,
  520. resource_size_t *start, resource_size_t *end)
  521. {
  522. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  523. resource_size_t offset = 0;
  524. if (hose == NULL)
  525. return;
  526. if (rsrc->flags & IORESOURCE_IO)
  527. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  528. /* We pass a fully fixed up address to userland for MMIO instead of
  529. * a BAR value because X is lame and expects to be able to use that
  530. * to pass to /dev/mem !
  531. *
  532. * That means that we'll have potentially 64 bits values where some
  533. * userland apps only expect 32 (like X itself since it thinks only
  534. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  535. * 32 bits CHRPs :-(
  536. *
  537. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  538. * has been fixed (and the fix spread enough), we can re-enable the
  539. * 2 lines below and pass down a BAR value to userland. In that case
  540. * we'll also have to re-enable the matching code in
  541. * __pci_mmap_make_offset().
  542. *
  543. * BenH.
  544. */
  545. #if 0
  546. else if (rsrc->flags & IORESOURCE_MEM)
  547. offset = hose->pci_mem_offset;
  548. #endif
  549. *start = rsrc->start - offset;
  550. *end = rsrc->end - offset;
  551. }
  552. /**
  553. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  554. * @hose: newly allocated pci_controller to be setup
  555. * @dev: device node of the host bridge
  556. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  557. *
  558. * This function will parse the "ranges" property of a PCI host bridge device
  559. * node and setup the resource mapping of a pci controller based on its
  560. * content.
  561. *
  562. * Life would be boring if it wasn't for a few issues that we have to deal
  563. * with here:
  564. *
  565. * - We can only cope with one IO space range and up to 3 Memory space
  566. * ranges. However, some machines (thanks Apple !) tend to split their
  567. * space into lots of small contiguous ranges. So we have to coalesce.
  568. *
  569. * - Some busses have IO space not starting at 0, which causes trouble with
  570. * the way we do our IO resource renumbering. The code somewhat deals with
  571. * it for 64 bits but I would expect problems on 32 bits.
  572. *
  573. * - Some 32 bits platforms such as 4xx can have physical space larger than
  574. * 32 bits so we need to use 64 bits values for the parsing
  575. */
  576. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  577. struct device_node *dev, int primary)
  578. {
  579. int memno = 0;
  580. struct resource *res;
  581. struct of_pci_range range;
  582. struct of_pci_range_parser parser;
  583. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  584. dev->full_name, primary ? "(primary)" : "");
  585. /* Check for ranges property */
  586. if (of_pci_range_parser_init(&parser, dev))
  587. return;
  588. /* Parse it */
  589. for_each_of_pci_range(&parser, &range) {
  590. /* If we failed translation or got a zero-sized region
  591. * (some FW try to feed us with non sensical zero sized regions
  592. * such as power3 which look like some kind of attempt at exposing
  593. * the VGA memory hole)
  594. */
  595. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  596. continue;
  597. /* Act based on address space type */
  598. res = NULL;
  599. switch (range.flags & IORESOURCE_TYPE_BITS) {
  600. case IORESOURCE_IO:
  601. printk(KERN_INFO
  602. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  603. range.cpu_addr, range.cpu_addr + range.size - 1,
  604. range.pci_addr);
  605. /* We support only one IO range */
  606. if (hose->pci_io_size) {
  607. printk(KERN_INFO
  608. " \\--> Skipped (too many) !\n");
  609. continue;
  610. }
  611. #ifdef CONFIG_PPC32
  612. /* On 32 bits, limit I/O space to 16MB */
  613. if (range.size > 0x01000000)
  614. range.size = 0x01000000;
  615. /* 32 bits needs to map IOs here */
  616. hose->io_base_virt = ioremap(range.cpu_addr,
  617. range.size);
  618. /* Expect trouble if pci_addr is not 0 */
  619. if (primary)
  620. isa_io_base =
  621. (unsigned long)hose->io_base_virt;
  622. #endif /* CONFIG_PPC32 */
  623. /* pci_io_size and io_base_phys always represent IO
  624. * space starting at 0 so we factor in pci_addr
  625. */
  626. hose->pci_io_size = range.pci_addr + range.size;
  627. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  628. /* Build resource */
  629. res = &hose->io_resource;
  630. range.cpu_addr = range.pci_addr;
  631. break;
  632. case IORESOURCE_MEM:
  633. printk(KERN_INFO
  634. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  635. range.cpu_addr, range.cpu_addr + range.size - 1,
  636. range.pci_addr,
  637. (range.pci_space & 0x40000000) ?
  638. "Prefetch" : "");
  639. /* We support only 3 memory ranges */
  640. if (memno >= 3) {
  641. printk(KERN_INFO
  642. " \\--> Skipped (too many) !\n");
  643. continue;
  644. }
  645. /* Handles ISA memory hole space here */
  646. if (range.pci_addr == 0) {
  647. if (primary || isa_mem_base == 0)
  648. isa_mem_base = range.cpu_addr;
  649. hose->isa_mem_phys = range.cpu_addr;
  650. hose->isa_mem_size = range.size;
  651. }
  652. /* Build resource */
  653. hose->mem_offset[memno] = range.cpu_addr -
  654. range.pci_addr;
  655. res = &hose->mem_resources[memno++];
  656. break;
  657. }
  658. if (res != NULL) {
  659. res->name = dev->full_name;
  660. res->flags = range.flags;
  661. res->start = range.cpu_addr;
  662. res->end = range.cpu_addr + range.size - 1;
  663. res->parent = res->child = res->sibling = NULL;
  664. }
  665. }
  666. }
  667. /* Decide whether to display the domain number in /proc */
  668. int pci_proc_domain(struct pci_bus *bus)
  669. {
  670. struct pci_controller *hose = pci_bus_to_host(bus);
  671. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  672. return 0;
  673. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  674. return hose->global_number != 0;
  675. return 1;
  676. }
  677. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  678. {
  679. if (ppc_md.pcibios_root_bridge_prepare)
  680. return ppc_md.pcibios_root_bridge_prepare(bridge);
  681. return 0;
  682. }
  683. /* This header fixup will do the resource fixup for all devices as they are
  684. * probed, but not for bridge ranges
  685. */
  686. static void pcibios_fixup_resources(struct pci_dev *dev)
  687. {
  688. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  689. int i;
  690. if (!hose) {
  691. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  692. pci_name(dev));
  693. return;
  694. }
  695. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  696. struct resource *res = dev->resource + i;
  697. struct pci_bus_region reg;
  698. if (!res->flags)
  699. continue;
  700. /* If we're going to re-assign everything, we mark all resources
  701. * as unset (and 0-base them). In addition, we mark BARs starting
  702. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  703. * since in that case, we don't want to re-assign anything
  704. */
  705. pcibios_resource_to_bus(dev->bus, &reg, res);
  706. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  707. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  708. /* Only print message if not re-assigning */
  709. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  710. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  711. "is unassigned\n",
  712. pci_name(dev), i,
  713. (unsigned long long)res->start,
  714. (unsigned long long)res->end,
  715. (unsigned int)res->flags);
  716. res->end -= res->start;
  717. res->start = 0;
  718. res->flags |= IORESOURCE_UNSET;
  719. continue;
  720. }
  721. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  722. pci_name(dev), i,
  723. (unsigned long long)res->start,\
  724. (unsigned long long)res->end,
  725. (unsigned int)res->flags);
  726. }
  727. /* Call machine specific resource fixup */
  728. if (ppc_md.pcibios_fixup_resources)
  729. ppc_md.pcibios_fixup_resources(dev);
  730. }
  731. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  732. /* This function tries to figure out if a bridge resource has been initialized
  733. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  734. * things go more smoothly when it gets it right. It should covers cases such
  735. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  736. */
  737. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  738. struct resource *res)
  739. {
  740. struct pci_controller *hose = pci_bus_to_host(bus);
  741. struct pci_dev *dev = bus->self;
  742. resource_size_t offset;
  743. struct pci_bus_region region;
  744. u16 command;
  745. int i;
  746. /* We don't do anything if PCI_PROBE_ONLY is set */
  747. if (pci_has_flag(PCI_PROBE_ONLY))
  748. return 0;
  749. /* Job is a bit different between memory and IO */
  750. if (res->flags & IORESOURCE_MEM) {
  751. pcibios_resource_to_bus(dev->bus, &region, res);
  752. /* If the BAR is non-0 then it's probably been initialized */
  753. if (region.start != 0)
  754. return 0;
  755. /* The BAR is 0, let's check if memory decoding is enabled on
  756. * the bridge. If not, we consider it unassigned
  757. */
  758. pci_read_config_word(dev, PCI_COMMAND, &command);
  759. if ((command & PCI_COMMAND_MEMORY) == 0)
  760. return 1;
  761. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  762. * resources covers that starting address (0 then it's good enough for
  763. * us for memory space)
  764. */
  765. for (i = 0; i < 3; i++) {
  766. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  767. hose->mem_resources[i].start == hose->mem_offset[i])
  768. return 0;
  769. }
  770. /* Well, it starts at 0 and we know it will collide so we may as
  771. * well consider it as unassigned. That covers the Apple case.
  772. */
  773. return 1;
  774. } else {
  775. /* If the BAR is non-0, then we consider it assigned */
  776. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  777. if (((res->start - offset) & 0xfffffffful) != 0)
  778. return 0;
  779. /* Here, we are a bit different than memory as typically IO space
  780. * starting at low addresses -is- valid. What we do instead if that
  781. * we consider as unassigned anything that doesn't have IO enabled
  782. * in the PCI command register, and that's it.
  783. */
  784. pci_read_config_word(dev, PCI_COMMAND, &command);
  785. if (command & PCI_COMMAND_IO)
  786. return 0;
  787. /* It's starting at 0 and IO is disabled in the bridge, consider
  788. * it unassigned
  789. */
  790. return 1;
  791. }
  792. }
  793. /* Fixup resources of a PCI<->PCI bridge */
  794. static void pcibios_fixup_bridge(struct pci_bus *bus)
  795. {
  796. struct resource *res;
  797. int i;
  798. struct pci_dev *dev = bus->self;
  799. pci_bus_for_each_resource(bus, res, i) {
  800. if (!res || !res->flags)
  801. continue;
  802. if (i >= 3 && bus->self->transparent)
  803. continue;
  804. /* If we're going to reassign everything, we can
  805. * shrink the P2P resource to have size as being
  806. * of 0 in order to save space.
  807. */
  808. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  809. res->flags |= IORESOURCE_UNSET;
  810. res->start = 0;
  811. res->end = -1;
  812. continue;
  813. }
  814. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  815. pci_name(dev), i,
  816. (unsigned long long)res->start,\
  817. (unsigned long long)res->end,
  818. (unsigned int)res->flags);
  819. /* Try to detect uninitialized P2P bridge resources,
  820. * and clear them out so they get re-assigned later
  821. */
  822. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  823. res->flags = 0;
  824. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  825. }
  826. }
  827. }
  828. void pcibios_setup_bus_self(struct pci_bus *bus)
  829. {
  830. /* Fix up the bus resources for P2P bridges */
  831. if (bus->self != NULL)
  832. pcibios_fixup_bridge(bus);
  833. /* Platform specific bus fixups. This is currently only used
  834. * by fsl_pci and I'm hoping to get rid of it at some point
  835. */
  836. if (ppc_md.pcibios_fixup_bus)
  837. ppc_md.pcibios_fixup_bus(bus);
  838. /* Setup bus DMA mappings */
  839. if (ppc_md.pci_dma_bus_setup)
  840. ppc_md.pci_dma_bus_setup(bus);
  841. }
  842. static void pcibios_setup_device(struct pci_dev *dev)
  843. {
  844. /* Fixup NUMA node as it may not be setup yet by the generic
  845. * code and is needed by the DMA init
  846. */
  847. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  848. /* Hook up default DMA ops */
  849. set_dma_ops(&dev->dev, pci_dma_ops);
  850. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  851. /* Additional platform DMA/iommu setup */
  852. if (ppc_md.pci_dma_dev_setup)
  853. ppc_md.pci_dma_dev_setup(dev);
  854. /* Read default IRQs and fixup if necessary */
  855. pci_read_irq_line(dev);
  856. if (ppc_md.pci_irq_fixup)
  857. ppc_md.pci_irq_fixup(dev);
  858. }
  859. int pcibios_add_device(struct pci_dev *dev)
  860. {
  861. /*
  862. * We can only call pcibios_setup_device() after bus setup is complete,
  863. * since some of the platform specific DMA setup code depends on it.
  864. */
  865. if (dev->bus->is_added)
  866. pcibios_setup_device(dev);
  867. return 0;
  868. }
  869. void pcibios_setup_bus_devices(struct pci_bus *bus)
  870. {
  871. struct pci_dev *dev;
  872. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  873. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  874. list_for_each_entry(dev, &bus->devices, bus_list) {
  875. /* Cardbus can call us to add new devices to a bus, so ignore
  876. * those who are already fully discovered
  877. */
  878. if (dev->is_added)
  879. continue;
  880. pcibios_setup_device(dev);
  881. }
  882. }
  883. void pcibios_set_master(struct pci_dev *dev)
  884. {
  885. /* No special bus mastering setup handling */
  886. }
  887. void pcibios_fixup_bus(struct pci_bus *bus)
  888. {
  889. /* When called from the generic PCI probe, read PCI<->PCI bridge
  890. * bases. This is -not- called when generating the PCI tree from
  891. * the OF device-tree.
  892. */
  893. pci_read_bridge_bases(bus);
  894. /* Now fixup the bus bus */
  895. pcibios_setup_bus_self(bus);
  896. /* Now fixup devices on that bus */
  897. pcibios_setup_bus_devices(bus);
  898. }
  899. EXPORT_SYMBOL(pcibios_fixup_bus);
  900. void pci_fixup_cardbus(struct pci_bus *bus)
  901. {
  902. /* Now fixup devices on that bus */
  903. pcibios_setup_bus_devices(bus);
  904. }
  905. static int skip_isa_ioresource_align(struct pci_dev *dev)
  906. {
  907. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  908. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  909. return 1;
  910. return 0;
  911. }
  912. /*
  913. * We need to avoid collisions with `mirrored' VGA ports
  914. * and other strange ISA hardware, so we always want the
  915. * addresses to be allocated in the 0x000-0x0ff region
  916. * modulo 0x400.
  917. *
  918. * Why? Because some silly external IO cards only decode
  919. * the low 10 bits of the IO address. The 0x00-0xff region
  920. * is reserved for motherboard devices that decode all 16
  921. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  922. * but we want to try to avoid allocating at 0x2900-0x2bff
  923. * which might have be mirrored at 0x0100-0x03ff..
  924. */
  925. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  926. resource_size_t size, resource_size_t align)
  927. {
  928. struct pci_dev *dev = data;
  929. resource_size_t start = res->start;
  930. if (res->flags & IORESOURCE_IO) {
  931. if (skip_isa_ioresource_align(dev))
  932. return start;
  933. if (start & 0x300)
  934. start = (start + 0x3ff) & ~0x3ff;
  935. }
  936. return start;
  937. }
  938. EXPORT_SYMBOL(pcibios_align_resource);
  939. /*
  940. * Reparent resource children of pr that conflict with res
  941. * under res, and make res replace those children.
  942. */
  943. static int reparent_resources(struct resource *parent,
  944. struct resource *res)
  945. {
  946. struct resource *p, **pp;
  947. struct resource **firstpp = NULL;
  948. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  949. if (p->end < res->start)
  950. continue;
  951. if (res->end < p->start)
  952. break;
  953. if (p->start < res->start || p->end > res->end)
  954. return -1; /* not completely contained */
  955. if (firstpp == NULL)
  956. firstpp = pp;
  957. }
  958. if (firstpp == NULL)
  959. return -1; /* didn't find any conflicting entries? */
  960. res->parent = parent;
  961. res->child = *firstpp;
  962. res->sibling = *pp;
  963. *firstpp = res;
  964. *pp = NULL;
  965. for (p = res->child; p != NULL; p = p->sibling) {
  966. p->parent = res;
  967. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  968. p->name,
  969. (unsigned long long)p->start,
  970. (unsigned long long)p->end, res->name);
  971. }
  972. return 0;
  973. }
  974. /*
  975. * Handle resources of PCI devices. If the world were perfect, we could
  976. * just allocate all the resource regions and do nothing more. It isn't.
  977. * On the other hand, we cannot just re-allocate all devices, as it would
  978. * require us to know lots of host bridge internals. So we attempt to
  979. * keep as much of the original configuration as possible, but tweak it
  980. * when it's found to be wrong.
  981. *
  982. * Known BIOS problems we have to work around:
  983. * - I/O or memory regions not configured
  984. * - regions configured, but not enabled in the command register
  985. * - bogus I/O addresses above 64K used
  986. * - expansion ROMs left enabled (this may sound harmless, but given
  987. * the fact the PCI specs explicitly allow address decoders to be
  988. * shared between expansion ROMs and other resource regions, it's
  989. * at least dangerous)
  990. *
  991. * Our solution:
  992. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  993. * This gives us fixed barriers on where we can allocate.
  994. * (2) Allocate resources for all enabled devices. If there is
  995. * a collision, just mark the resource as unallocated. Also
  996. * disable expansion ROMs during this step.
  997. * (3) Try to allocate resources for disabled devices. If the
  998. * resources were assigned correctly, everything goes well,
  999. * if they weren't, they won't disturb allocation of other
  1000. * resources.
  1001. * (4) Assign new addresses to resources which were either
  1002. * not configured at all or misconfigured. If explicitly
  1003. * requested by the user, configure expansion ROM address
  1004. * as well.
  1005. */
  1006. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1007. {
  1008. struct pci_bus *b;
  1009. int i;
  1010. struct resource *res, *pr;
  1011. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1012. pci_domain_nr(bus), bus->number);
  1013. pci_bus_for_each_resource(bus, res, i) {
  1014. if (!res || !res->flags || res->start > res->end || res->parent)
  1015. continue;
  1016. /* If the resource was left unset at this point, we clear it */
  1017. if (res->flags & IORESOURCE_UNSET)
  1018. goto clear_resource;
  1019. if (bus->parent == NULL)
  1020. pr = (res->flags & IORESOURCE_IO) ?
  1021. &ioport_resource : &iomem_resource;
  1022. else {
  1023. pr = pci_find_parent_resource(bus->self, res);
  1024. if (pr == res) {
  1025. /* this happens when the generic PCI
  1026. * code (wrongly) decides that this
  1027. * bridge is transparent -- paulus
  1028. */
  1029. continue;
  1030. }
  1031. }
  1032. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1033. "[0x%x], parent %p (%s)\n",
  1034. bus->self ? pci_name(bus->self) : "PHB",
  1035. bus->number, i,
  1036. (unsigned long long)res->start,
  1037. (unsigned long long)res->end,
  1038. (unsigned int)res->flags,
  1039. pr, (pr && pr->name) ? pr->name : "nil");
  1040. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1041. if (request_resource(pr, res) == 0)
  1042. continue;
  1043. /*
  1044. * Must be a conflict with an existing entry.
  1045. * Move that entry (or entries) under the
  1046. * bridge resource and try again.
  1047. */
  1048. if (reparent_resources(pr, res) == 0)
  1049. continue;
  1050. }
  1051. pr_warning("PCI: Cannot allocate resource region "
  1052. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1053. clear_resource:
  1054. /* The resource might be figured out when doing
  1055. * reassignment based on the resources required
  1056. * by the downstream PCI devices. Here we set
  1057. * the size of the resource to be 0 in order to
  1058. * save more space.
  1059. */
  1060. res->start = 0;
  1061. res->end = -1;
  1062. res->flags = 0;
  1063. }
  1064. list_for_each_entry(b, &bus->children, node)
  1065. pcibios_allocate_bus_resources(b);
  1066. }
  1067. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1068. {
  1069. struct resource *pr, *r = &dev->resource[idx];
  1070. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1071. pci_name(dev), idx,
  1072. (unsigned long long)r->start,
  1073. (unsigned long long)r->end,
  1074. (unsigned int)r->flags);
  1075. pr = pci_find_parent_resource(dev, r);
  1076. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1077. request_resource(pr, r) < 0) {
  1078. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1079. " of device %s, will remap\n", idx, pci_name(dev));
  1080. if (pr)
  1081. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1082. pr,
  1083. (unsigned long long)pr->start,
  1084. (unsigned long long)pr->end,
  1085. (unsigned int)pr->flags);
  1086. /* We'll assign a new address later */
  1087. r->flags |= IORESOURCE_UNSET;
  1088. r->end -= r->start;
  1089. r->start = 0;
  1090. }
  1091. }
  1092. static void __init pcibios_allocate_resources(int pass)
  1093. {
  1094. struct pci_dev *dev = NULL;
  1095. int idx, disabled;
  1096. u16 command;
  1097. struct resource *r;
  1098. for_each_pci_dev(dev) {
  1099. pci_read_config_word(dev, PCI_COMMAND, &command);
  1100. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1101. r = &dev->resource[idx];
  1102. if (r->parent) /* Already allocated */
  1103. continue;
  1104. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1105. continue; /* Not assigned at all */
  1106. /* We only allocate ROMs on pass 1 just in case they
  1107. * have been screwed up by firmware
  1108. */
  1109. if (idx == PCI_ROM_RESOURCE )
  1110. disabled = 1;
  1111. if (r->flags & IORESOURCE_IO)
  1112. disabled = !(command & PCI_COMMAND_IO);
  1113. else
  1114. disabled = !(command & PCI_COMMAND_MEMORY);
  1115. if (pass == disabled)
  1116. alloc_resource(dev, idx);
  1117. }
  1118. if (pass)
  1119. continue;
  1120. r = &dev->resource[PCI_ROM_RESOURCE];
  1121. if (r->flags) {
  1122. /* Turn the ROM off, leave the resource region,
  1123. * but keep it unregistered.
  1124. */
  1125. u32 reg;
  1126. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1127. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1128. pr_debug("PCI: Switching off ROM of %s\n",
  1129. pci_name(dev));
  1130. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1131. pci_write_config_dword(dev, dev->rom_base_reg,
  1132. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1133. }
  1134. }
  1135. }
  1136. }
  1137. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1138. {
  1139. struct pci_controller *hose = pci_bus_to_host(bus);
  1140. resource_size_t offset;
  1141. struct resource *res, *pres;
  1142. int i;
  1143. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1144. /* Check for IO */
  1145. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1146. goto no_io;
  1147. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1148. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1149. BUG_ON(res == NULL);
  1150. res->name = "Legacy IO";
  1151. res->flags = IORESOURCE_IO;
  1152. res->start = offset;
  1153. res->end = (offset + 0xfff) & 0xfffffffful;
  1154. pr_debug("Candidate legacy IO: %pR\n", res);
  1155. if (request_resource(&hose->io_resource, res)) {
  1156. printk(KERN_DEBUG
  1157. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1158. pci_domain_nr(bus), bus->number, res);
  1159. kfree(res);
  1160. }
  1161. no_io:
  1162. /* Check for memory */
  1163. for (i = 0; i < 3; i++) {
  1164. pres = &hose->mem_resources[i];
  1165. offset = hose->mem_offset[i];
  1166. if (!(pres->flags & IORESOURCE_MEM))
  1167. continue;
  1168. pr_debug("hose mem res: %pR\n", pres);
  1169. if ((pres->start - offset) <= 0xa0000 &&
  1170. (pres->end - offset) >= 0xbffff)
  1171. break;
  1172. }
  1173. if (i >= 3)
  1174. return;
  1175. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1176. BUG_ON(res == NULL);
  1177. res->name = "Legacy VGA memory";
  1178. res->flags = IORESOURCE_MEM;
  1179. res->start = 0xa0000 + offset;
  1180. res->end = 0xbffff + offset;
  1181. pr_debug("Candidate VGA memory: %pR\n", res);
  1182. if (request_resource(pres, res)) {
  1183. printk(KERN_DEBUG
  1184. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1185. pci_domain_nr(bus), bus->number, res);
  1186. kfree(res);
  1187. }
  1188. }
  1189. void __init pcibios_resource_survey(void)
  1190. {
  1191. struct pci_bus *b;
  1192. /* Allocate and assign resources */
  1193. list_for_each_entry(b, &pci_root_buses, node)
  1194. pcibios_allocate_bus_resources(b);
  1195. pcibios_allocate_resources(0);
  1196. pcibios_allocate_resources(1);
  1197. /* Before we start assigning unassigned resource, we try to reserve
  1198. * the low IO area and the VGA memory area if they intersect the
  1199. * bus available resources to avoid allocating things on top of them
  1200. */
  1201. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1202. list_for_each_entry(b, &pci_root_buses, node)
  1203. pcibios_reserve_legacy_regions(b);
  1204. }
  1205. /* Now, if the platform didn't decide to blindly trust the firmware,
  1206. * we proceed to assigning things that were left unassigned
  1207. */
  1208. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1209. pr_debug("PCI: Assigning unassigned resources...\n");
  1210. pci_assign_unassigned_resources();
  1211. }
  1212. /* Call machine dependent fixup */
  1213. if (ppc_md.pcibios_fixup)
  1214. ppc_md.pcibios_fixup();
  1215. }
  1216. /* This is used by the PCI hotplug driver to allocate resource
  1217. * of newly plugged busses. We can try to consolidate with the
  1218. * rest of the code later, for now, keep it as-is as our main
  1219. * resource allocation function doesn't deal with sub-trees yet.
  1220. */
  1221. void pcibios_claim_one_bus(struct pci_bus *bus)
  1222. {
  1223. struct pci_dev *dev;
  1224. struct pci_bus *child_bus;
  1225. list_for_each_entry(dev, &bus->devices, bus_list) {
  1226. int i;
  1227. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1228. struct resource *r = &dev->resource[i];
  1229. if (r->parent || !r->start || !r->flags)
  1230. continue;
  1231. pr_debug("PCI: Claiming %s: "
  1232. "Resource %d: %016llx..%016llx [%x]\n",
  1233. pci_name(dev), i,
  1234. (unsigned long long)r->start,
  1235. (unsigned long long)r->end,
  1236. (unsigned int)r->flags);
  1237. pci_claim_resource(dev, i);
  1238. }
  1239. }
  1240. list_for_each_entry(child_bus, &bus->children, node)
  1241. pcibios_claim_one_bus(child_bus);
  1242. }
  1243. /* pcibios_finish_adding_to_bus
  1244. *
  1245. * This is to be called by the hotplug code after devices have been
  1246. * added to a bus, this include calling it for a PHB that is just
  1247. * being added
  1248. */
  1249. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1250. {
  1251. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1252. pci_domain_nr(bus), bus->number);
  1253. /* Allocate bus and devices resources */
  1254. pcibios_allocate_bus_resources(bus);
  1255. pcibios_claim_one_bus(bus);
  1256. if (!pci_has_flag(PCI_PROBE_ONLY))
  1257. pci_assign_unassigned_bus_resources(bus);
  1258. /* Fixup EEH */
  1259. eeh_add_device_tree_late(bus);
  1260. /* Add new devices to global lists. Register in proc, sysfs. */
  1261. pci_bus_add_devices(bus);
  1262. /* sysfs files should only be added after devices are added */
  1263. eeh_add_sysfs_files(bus);
  1264. }
  1265. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1266. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1267. {
  1268. if (ppc_md.pcibios_enable_device_hook)
  1269. if (ppc_md.pcibios_enable_device_hook(dev))
  1270. return -EINVAL;
  1271. return pci_enable_resources(dev, mask);
  1272. }
  1273. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1274. {
  1275. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1276. }
  1277. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1278. struct list_head *resources)
  1279. {
  1280. struct resource *res;
  1281. resource_size_t offset;
  1282. int i;
  1283. /* Hookup PHB IO resource */
  1284. res = &hose->io_resource;
  1285. if (!res->flags) {
  1286. pr_info("PCI: I/O resource not set for host"
  1287. " bridge %s (domain %d)\n",
  1288. hose->dn->full_name, hose->global_number);
  1289. } else {
  1290. offset = pcibios_io_space_offset(hose);
  1291. pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n",
  1292. (unsigned long long)res->start,
  1293. (unsigned long long)res->end,
  1294. (unsigned long)res->flags,
  1295. (unsigned long long)offset);
  1296. pci_add_resource_offset(resources, res, offset);
  1297. }
  1298. /* Hookup PHB Memory resources */
  1299. for (i = 0; i < 3; ++i) {
  1300. res = &hose->mem_resources[i];
  1301. if (!res->flags) {
  1302. if (i == 0)
  1303. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1304. "host bridge %s (domain %d)\n",
  1305. hose->dn->full_name, hose->global_number);
  1306. continue;
  1307. }
  1308. offset = hose->mem_offset[i];
  1309. pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
  1310. (unsigned long long)res->start,
  1311. (unsigned long long)res->end,
  1312. (unsigned long)res->flags,
  1313. (unsigned long long)offset);
  1314. pci_add_resource_offset(resources, res, offset);
  1315. }
  1316. }
  1317. /*
  1318. * Null PCI config access functions, for the case when we can't
  1319. * find a hose.
  1320. */
  1321. #define NULL_PCI_OP(rw, size, type) \
  1322. static int \
  1323. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1324. { \
  1325. return PCIBIOS_DEVICE_NOT_FOUND; \
  1326. }
  1327. static int
  1328. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1329. int len, u32 *val)
  1330. {
  1331. return PCIBIOS_DEVICE_NOT_FOUND;
  1332. }
  1333. static int
  1334. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1335. int len, u32 val)
  1336. {
  1337. return PCIBIOS_DEVICE_NOT_FOUND;
  1338. }
  1339. static struct pci_ops null_pci_ops =
  1340. {
  1341. .read = null_read_config,
  1342. .write = null_write_config,
  1343. };
  1344. /*
  1345. * These functions are used early on before PCI scanning is done
  1346. * and all of the pci_dev and pci_bus structures have been created.
  1347. */
  1348. static struct pci_bus *
  1349. fake_pci_bus(struct pci_controller *hose, int busnr)
  1350. {
  1351. static struct pci_bus bus;
  1352. if (hose == NULL) {
  1353. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1354. }
  1355. bus.number = busnr;
  1356. bus.sysdata = hose;
  1357. bus.ops = hose? hose->ops: &null_pci_ops;
  1358. return &bus;
  1359. }
  1360. #define EARLY_PCI_OP(rw, size, type) \
  1361. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1362. int devfn, int offset, type value) \
  1363. { \
  1364. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1365. devfn, offset, value); \
  1366. }
  1367. EARLY_PCI_OP(read, byte, u8 *)
  1368. EARLY_PCI_OP(read, word, u16 *)
  1369. EARLY_PCI_OP(read, dword, u32 *)
  1370. EARLY_PCI_OP(write, byte, u8)
  1371. EARLY_PCI_OP(write, word, u16)
  1372. EARLY_PCI_OP(write, dword, u32)
  1373. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1374. int cap)
  1375. {
  1376. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1377. }
  1378. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1379. {
  1380. struct pci_controller *hose = bus->sysdata;
  1381. return of_node_get(hose->dn);
  1382. }
  1383. /**
  1384. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1385. * @hose: Pointer to the PCI host controller instance structure
  1386. */
  1387. void pcibios_scan_phb(struct pci_controller *hose)
  1388. {
  1389. LIST_HEAD(resources);
  1390. struct pci_bus *bus;
  1391. struct device_node *node = hose->dn;
  1392. int mode;
  1393. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1394. /* Get some IO space for the new PHB */
  1395. pcibios_setup_phb_io_space(hose);
  1396. /* Wire up PHB bus resources */
  1397. pcibios_setup_phb_resources(hose, &resources);
  1398. hose->busn.start = hose->first_busno;
  1399. hose->busn.end = hose->last_busno;
  1400. hose->busn.flags = IORESOURCE_BUS;
  1401. pci_add_resource(&resources, &hose->busn);
  1402. /* Create an empty bus for the toplevel */
  1403. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1404. hose->ops, hose, &resources);
  1405. if (bus == NULL) {
  1406. pr_err("Failed to create bus for PCI domain %04x\n",
  1407. hose->global_number);
  1408. pci_free_resource_list(&resources);
  1409. return;
  1410. }
  1411. hose->bus = bus;
  1412. /* Get probe mode and perform scan */
  1413. mode = PCI_PROBE_NORMAL;
  1414. if (node && ppc_md.pci_probe_mode)
  1415. mode = ppc_md.pci_probe_mode(bus);
  1416. pr_debug(" probe mode: %d\n", mode);
  1417. if (mode == PCI_PROBE_DEVTREE)
  1418. of_scan_bus(node, bus);
  1419. if (mode == PCI_PROBE_NORMAL) {
  1420. pci_bus_update_busn_res_end(bus, 255);
  1421. hose->last_busno = pci_scan_child_bus(bus);
  1422. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1423. }
  1424. /* Platform gets a chance to do some global fixups before
  1425. * we proceed to resource allocation
  1426. */
  1427. if (ppc_md.pcibios_fixup_phb)
  1428. ppc_md.pcibios_fixup_phb(hose);
  1429. /* Configure PCI Express settings */
  1430. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1431. struct pci_bus *child;
  1432. list_for_each_entry(child, &bus->children, node)
  1433. pcie_bus_configure_settings(child);
  1434. }
  1435. }
  1436. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1437. {
  1438. int i, class = dev->class >> 8;
  1439. /* When configured as agent, programing interface = 1 */
  1440. int prog_if = dev->class & 0xf;
  1441. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1442. class == PCI_CLASS_BRIDGE_OTHER) &&
  1443. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1444. (prog_if == 0) &&
  1445. (dev->bus->parent == NULL)) {
  1446. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1447. dev->resource[i].start = 0;
  1448. dev->resource[i].end = 0;
  1449. dev->resource[i].flags = 0;
  1450. }
  1451. }
  1452. }
  1453. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1454. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1455. static void fixup_vga(struct pci_dev *pdev)
  1456. {
  1457. u16 cmd;
  1458. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1459. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1460. vga_set_default_device(pdev);
  1461. }
  1462. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1463. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);