head_8xx.S 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/ptrace.h>
  32. /* Macro to make the code more readable. */
  33. #ifdef CONFIG_8xx_CPU6
  34. #define SPRN_MI_TWC_ADDR 0x2b80
  35. #define SPRN_MI_RPN_ADDR 0x2d80
  36. #define SPRN_MD_TWC_ADDR 0x3b80
  37. #define SPRN_MD_RPN_ADDR 0x3d80
  38. #define MTSPR_CPU6(spr, reg, treg) \
  39. li treg, spr##_ADDR; \
  40. stw treg, 12(r0); \
  41. lwz treg, 12(r0); \
  42. mtspr spr, reg
  43. #else
  44. #define MTSPR_CPU6(spr, reg, treg) \
  45. mtspr spr, reg
  46. #endif
  47. /*
  48. * Value for the bits that have fixed value in RPN entries.
  49. * Also used for tagging DAR for DTLBerror.
  50. */
  51. #ifdef CONFIG_PPC_16K_PAGES
  52. #define RPN_PATTERN (0x00f0 | MD_SPS16K)
  53. #else
  54. #define RPN_PATTERN 0x00f0
  55. #endif
  56. __HEAD
  57. _ENTRY(_stext);
  58. _ENTRY(_start);
  59. /* MPC8xx
  60. * This port was done on an MBX board with an 860. Right now I only
  61. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  62. * code there loads up some registers before calling us:
  63. * r3: ptr to board info data
  64. * r4: initrd_start or if no initrd then 0
  65. * r5: initrd_end - unused if r4 is 0
  66. * r6: Start of command line string
  67. * r7: End of command line string
  68. *
  69. * I decided to use conditional compilation instead of checking PVR and
  70. * adding more processor specific branches around code I don't need.
  71. * Since this is an embedded processor, I also appreciate any memory
  72. * savings I can get.
  73. *
  74. * The MPC8xx does not have any BATs, but it supports large page sizes.
  75. * We first initialize the MMU to support 8M byte pages, then load one
  76. * entry into each of the instruction and data TLBs to map the first
  77. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  78. * the "internal" processor registers before MMU_init is called.
  79. *
  80. * -- Dan
  81. */
  82. .globl __start
  83. __start:
  84. mr r31,r3 /* save device tree ptr */
  85. /* We have to turn on the MMU right away so we get cache modes
  86. * set correctly.
  87. */
  88. bl initial_mmu
  89. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  90. * ready to work.
  91. */
  92. turn_on_mmu:
  93. mfmsr r0
  94. ori r0,r0,MSR_DR|MSR_IR
  95. mtspr SPRN_SRR1,r0
  96. lis r0,start_here@h
  97. ori r0,r0,start_here@l
  98. mtspr SPRN_SRR0,r0
  99. SYNC
  100. rfi /* enables MMU */
  101. /*
  102. * Exception entry code. This code runs with address translation
  103. * turned off, i.e. using physical addresses.
  104. * We assume sprg3 has the physical address of the current
  105. * task's thread_struct.
  106. */
  107. #define EXCEPTION_PROLOG \
  108. EXCEPTION_PROLOG_0; \
  109. EXCEPTION_PROLOG_1; \
  110. EXCEPTION_PROLOG_2
  111. #define EXCEPTION_PROLOG_0 \
  112. mtspr SPRN_SPRG_SCRATCH0,r10; \
  113. mtspr SPRN_SPRG_SCRATCH1,r11; \
  114. mfcr r10
  115. #define EXCEPTION_PROLOG_1 \
  116. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  117. andi. r11,r11,MSR_PR; \
  118. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  119. beq 1f; \
  120. mfspr r11,SPRN_SPRG_THREAD; \
  121. lwz r11,THREAD_INFO-THREAD(r11); \
  122. addi r11,r11,THREAD_SIZE; \
  123. tophys(r11,r11); \
  124. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  125. #define EXCEPTION_PROLOG_2 \
  126. CLR_TOP32(r11); \
  127. stw r10,_CCR(r11); /* save registers */ \
  128. stw r12,GPR12(r11); \
  129. stw r9,GPR9(r11); \
  130. mfspr r10,SPRN_SPRG_SCRATCH0; \
  131. stw r10,GPR10(r11); \
  132. mfspr r12,SPRN_SPRG_SCRATCH1; \
  133. stw r12,GPR11(r11); \
  134. mflr r10; \
  135. stw r10,_LINK(r11); \
  136. mfspr r12,SPRN_SRR0; \
  137. mfspr r9,SPRN_SRR1; \
  138. stw r1,GPR1(r11); \
  139. stw r1,0(r11); \
  140. tovirt(r1,r11); /* set new kernel sp */ \
  141. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  142. MTMSRD(r10); /* (except for mach check in rtas) */ \
  143. stw r0,GPR0(r11); \
  144. SAVE_4GPRS(3, r11); \
  145. SAVE_2GPRS(7, r11)
  146. /*
  147. * Exception exit code.
  148. */
  149. #define EXCEPTION_EPILOG_0 \
  150. mtcr r10; \
  151. mfspr r10,SPRN_SPRG_SCRATCH0; \
  152. mfspr r11,SPRN_SPRG_SCRATCH1
  153. /*
  154. * Note: code which follows this uses cr0.eq (set if from kernel),
  155. * r11, r12 (SRR0), and r9 (SRR1).
  156. *
  157. * Note2: once we have set r1 we are in a position to take exceptions
  158. * again, and we could thus set MSR:RI at that point.
  159. */
  160. /*
  161. * Exception vectors.
  162. */
  163. #define EXCEPTION(n, label, hdlr, xfer) \
  164. . = n; \
  165. label: \
  166. EXCEPTION_PROLOG; \
  167. addi r3,r1,STACK_FRAME_OVERHEAD; \
  168. xfer(n, hdlr)
  169. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  170. li r10,trap; \
  171. stw r10,_TRAP(r11); \
  172. li r10,MSR_KERNEL; \
  173. copyee(r10, r9); \
  174. bl tfer; \
  175. i##n: \
  176. .long hdlr; \
  177. .long ret
  178. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  179. #define NOCOPY(d, s)
  180. #define EXC_XFER_STD(n, hdlr) \
  181. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  182. ret_from_except_full)
  183. #define EXC_XFER_LITE(n, hdlr) \
  184. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  185. ret_from_except)
  186. #define EXC_XFER_EE(n, hdlr) \
  187. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  188. ret_from_except_full)
  189. #define EXC_XFER_EE_LITE(n, hdlr) \
  190. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  191. ret_from_except)
  192. /* System reset */
  193. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  194. /* Machine check */
  195. . = 0x200
  196. MachineCheck:
  197. EXCEPTION_PROLOG
  198. mfspr r4,SPRN_DAR
  199. stw r4,_DAR(r11)
  200. li r5,RPN_PATTERN
  201. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  202. mfspr r5,SPRN_DSISR
  203. stw r5,_DSISR(r11)
  204. addi r3,r1,STACK_FRAME_OVERHEAD
  205. EXC_XFER_STD(0x200, machine_check_exception)
  206. /* Data access exception.
  207. * This is "never generated" by the MPC8xx.
  208. */
  209. . = 0x300
  210. DataAccess:
  211. /* Instruction access exception.
  212. * This is "never generated" by the MPC8xx.
  213. */
  214. . = 0x400
  215. InstructionAccess:
  216. /* External interrupt */
  217. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  218. /* Alignment exception */
  219. . = 0x600
  220. Alignment:
  221. EXCEPTION_PROLOG
  222. mfspr r4,SPRN_DAR
  223. stw r4,_DAR(r11)
  224. li r5,RPN_PATTERN
  225. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  226. mfspr r5,SPRN_DSISR
  227. stw r5,_DSISR(r11)
  228. addi r3,r1,STACK_FRAME_OVERHEAD
  229. EXC_XFER_EE(0x600, alignment_exception)
  230. /* Program check exception */
  231. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  232. /* No FPU on MPC8xx. This exception is not supposed to happen.
  233. */
  234. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  235. /* Decrementer */
  236. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  237. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  238. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  239. /* System call */
  240. . = 0xc00
  241. SystemCall:
  242. EXCEPTION_PROLOG
  243. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  244. /* Single step - not used on 601 */
  245. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  246. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  247. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  248. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  249. * for all unimplemented and illegal instructions.
  250. */
  251. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  252. . = 0x1100
  253. /*
  254. * For the MPC8xx, this is a software tablewalk to load the instruction
  255. * TLB. The task switch loads the M_TW register with the pointer to the first
  256. * level table.
  257. * If we discover there is no second level table (value is zero) or if there
  258. * is an invalid pte, we load that into the TLB, which causes another fault
  259. * into the TLB Error interrupt where we can handle such problems.
  260. * We have to use the MD_xxx registers for the tablewalk because the
  261. * equivalent MI_xxx registers only perform the attribute functions.
  262. */
  263. InstructionTLBMiss:
  264. #ifdef CONFIG_8xx_CPU6
  265. mtspr SPRN_DAR, r3
  266. #endif
  267. EXCEPTION_PROLOG_0
  268. mtspr SPRN_SPRG_SCRATCH2, r10
  269. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  270. #ifdef CONFIG_8xx_CPU15
  271. addi r11, r10, PAGE_SIZE
  272. tlbie r11
  273. addi r11, r10, -PAGE_SIZE
  274. tlbie r11
  275. #endif
  276. /* If we are faulting a kernel address, we have to use the
  277. * kernel page tables.
  278. */
  279. #ifdef CONFIG_MODULES
  280. /* Only modules will cause ITLB Misses as we always
  281. * pin the first 8MB of kernel memory */
  282. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  283. #endif
  284. mfspr r11, SPRN_M_TW /* Get level 1 table base address */
  285. #ifdef CONFIG_MODULES
  286. beq 3f
  287. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  288. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  289. 3:
  290. #endif
  291. /* Extract level 1 index */
  292. rlwinm r10, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  293. lwzx r11, r10, r11 /* Get the level 1 entry */
  294. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  295. beq 2f /* If zero, don't try to find a pte */
  296. /* We have a pte table, so load the MI_TWC with the attributes
  297. * for this "segment."
  298. */
  299. MTSPR_CPU6(SPRN_MI_TWC, r11, r3) /* Set segment attributes */
  300. mfspr r11, SPRN_SRR0 /* Get effective address of fault */
  301. /* Extract level 2 index */
  302. rlwinm r11, r11, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  303. lwzx r10, r10, r11 /* Get the pte */
  304. #ifdef CONFIG_SWAP
  305. andi. r11, r10, _PAGE_ACCESSED | _PAGE_PRESENT
  306. cmpwi cr0, r11, _PAGE_ACCESSED | _PAGE_PRESENT
  307. li r11, RPN_PATTERN
  308. bne- cr0, 2f
  309. #else
  310. li r11, RPN_PATTERN
  311. #endif
  312. /* The Linux PTE won't go exactly into the MMU TLB.
  313. * Software indicator bits 21 and 28 must be clear.
  314. * Software indicator bits 24, 25, 26, and 27 must be
  315. * set. All other Linux PTE bits control the behavior
  316. * of the MMU.
  317. */
  318. rlwimi r10, r11, 0, 0x07f8 /* Set 24-27, clear 21-23,28 */
  319. MTSPR_CPU6(SPRN_MI_RPN, r10, r3) /* Update TLB entry */
  320. /* Restore registers */
  321. #ifdef CONFIG_8xx_CPU6
  322. mfspr r3, SPRN_DAR
  323. mtspr SPRN_DAR, r11 /* Tag DAR */
  324. #endif
  325. mfspr r10, SPRN_SPRG_SCRATCH2
  326. EXCEPTION_EPILOG_0
  327. rfi
  328. 2:
  329. mfspr r10, SPRN_SRR1
  330. /* clear all error bits as TLB Miss
  331. * sets a few unconditionally
  332. */
  333. rlwinm r10, r10, 0, 0xffff
  334. mtspr SPRN_SRR1, r10
  335. /* Restore registers */
  336. #ifdef CONFIG_8xx_CPU6
  337. mfspr r3, SPRN_DAR
  338. mtspr SPRN_DAR, r11 /* Tag DAR */
  339. #endif
  340. mfspr r10, SPRN_SPRG_SCRATCH2
  341. b InstructionTLBError1
  342. . = 0x1200
  343. DataStoreTLBMiss:
  344. #ifdef CONFIG_8xx_CPU6
  345. mtspr SPRN_DAR, r3
  346. #endif
  347. EXCEPTION_PROLOG_0
  348. mtspr SPRN_SPRG_SCRATCH2, r10
  349. mfspr r10, SPRN_MD_EPN
  350. /* If we are faulting a kernel address, we have to use the
  351. * kernel page tables.
  352. */
  353. andis. r11, r10, 0x8000
  354. mfspr r11, SPRN_M_TW /* Get level 1 table base address */
  355. beq 3f
  356. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  357. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  358. 3:
  359. /* Extract level 1 index */
  360. rlwinm r10, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  361. lwzx r11, r10, r11 /* Get the level 1 entry */
  362. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  363. beq 2f /* If zero, don't try to find a pte */
  364. /* We have a pte table, so load fetch the pte from the table.
  365. */
  366. mfspr r10, SPRN_MD_EPN /* Get address of fault */
  367. /* Extract level 2 index */
  368. rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  369. rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
  370. lwz r10, 0(r10) /* Get the pte */
  371. /* Insert the Guarded flag into the TWC from the Linux PTE.
  372. * It is bit 27 of both the Linux PTE and the TWC (at least
  373. * I got that right :-). It will be better when we can put
  374. * this into the Linux pgd/pmd and load it in the operation
  375. * above.
  376. */
  377. rlwimi r11, r10, 0, 27, 27
  378. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  379. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  380. */
  381. rlwimi r11, r10, 32-5, 30, 30
  382. MTSPR_CPU6(SPRN_MD_TWC, r11, r3)
  383. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  384. * We also need to know if the insn is a load/store, so:
  385. * Clear _PAGE_PRESENT and load that which will
  386. * trap into DTLB Error with store bit set accordinly.
  387. */
  388. /* PRESENT=0x1, ACCESSED=0x20
  389. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  390. * r10 = (r10 & ~PRESENT) | r11;
  391. */
  392. #ifdef CONFIG_SWAP
  393. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  394. and r11, r11, r10
  395. rlwimi r10, r11, 0, _PAGE_PRESENT
  396. #endif
  397. /* invert RW */
  398. xori r10, r10, _PAGE_RW
  399. /* The Linux PTE won't go exactly into the MMU TLB.
  400. * Software indicator bits 22 and 28 must be clear.
  401. * Software indicator bits 24, 25, 26, and 27 must be
  402. * set. All other Linux PTE bits control the behavior
  403. * of the MMU.
  404. */
  405. 2: li r11, RPN_PATTERN
  406. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  407. MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
  408. /* Restore registers */
  409. #ifdef CONFIG_8xx_CPU6
  410. mfspr r3, SPRN_DAR
  411. #endif
  412. mtspr SPRN_DAR, r11 /* Tag DAR */
  413. mfspr r10, SPRN_SPRG_SCRATCH2
  414. EXCEPTION_EPILOG_0
  415. rfi
  416. /* This is an instruction TLB error on the MPC8xx. This could be due
  417. * to many reasons, such as executing guarded memory or illegal instruction
  418. * addresses. There is nothing to do but handle a big time error fault.
  419. */
  420. . = 0x1300
  421. InstructionTLBError:
  422. EXCEPTION_PROLOG_0
  423. InstructionTLBError1:
  424. EXCEPTION_PROLOG_1
  425. EXCEPTION_PROLOG_2
  426. mr r4,r12
  427. mr r5,r9
  428. andis. r10,r5,0x4000
  429. beq+ 1f
  430. tlbie r4
  431. /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
  432. 1: EXC_XFER_LITE(0x400, handle_page_fault)
  433. /* This is the data TLB error on the MPC8xx. This could be due to
  434. * many reasons, including a dirty update to a pte. We bail out to
  435. * a higher level function that can handle it.
  436. */
  437. . = 0x1400
  438. DataTLBError:
  439. EXCEPTION_PROLOG_0
  440. mfspr r11, SPRN_DAR
  441. cmpwi cr0, r11, RPN_PATTERN
  442. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  443. DARFixed:/* Return from dcbx instruction bug workaround */
  444. EXCEPTION_PROLOG_1
  445. EXCEPTION_PROLOG_2
  446. mfspr r5,SPRN_DSISR
  447. stw r5,_DSISR(r11)
  448. mfspr r4,SPRN_DAR
  449. andis. r10,r5,0x4000
  450. beq+ 1f
  451. tlbie r4
  452. 1: li r10,RPN_PATTERN
  453. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  454. /* 0x300 is DataAccess exception, needed by bad_page_fault() */
  455. EXC_XFER_LITE(0x300, handle_page_fault)
  456. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  457. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  458. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  459. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  460. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  461. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  462. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  463. /* On the MPC8xx, these next four traps are used for development
  464. * support of breakpoints and such. Someday I will get around to
  465. * using them.
  466. */
  467. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  468. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  469. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  470. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  471. . = 0x2000
  472. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  473. * by decoding the registers used by the dcbx instruction and adding them.
  474. * DAR is set to the calculated address.
  475. */
  476. /* define if you don't want to use self modifying code */
  477. #define NO_SELF_MODIFYING_CODE
  478. FixupDAR:/* Entry point for dcbx workaround. */
  479. #ifdef CONFIG_8xx_CPU6
  480. mtspr SPRN_DAR, r3
  481. #endif
  482. mtspr SPRN_SPRG_SCRATCH2, r10
  483. /* fetch instruction from memory. */
  484. mfspr r10, SPRN_SRR0
  485. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  486. mfspr r11, SPRN_M_TW /* Get level 1 table base address */
  487. beq- 3f /* Branch if user space */
  488. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  489. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  490. /* Extract level 1 index */
  491. 3: rlwinm r10, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  492. lwzx r11, r10, r11 /* Get the level 1 entry */
  493. rlwinm r10, r11,0,0,19 /* Extract page descriptor page address */
  494. mfspr r11, SPRN_SRR0 /* Get effective address of fault */
  495. /* Extract level 2 index */
  496. rlwinm r11, r11, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  497. lwzx r11, r10, r11 /* Get the pte */
  498. #ifdef CONFIG_8xx_CPU6
  499. mfspr r3, SPRN_DAR
  500. #endif
  501. /* concat physical page address(r11) and page offset(r10) */
  502. mfspr r10, SPRN_SRR0
  503. rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
  504. lwz r11,0(r11)
  505. /* Check if it really is a dcbx instruction. */
  506. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  507. * no need to include them here */
  508. xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
  509. rlwinm r10, r10, 0, 21, 5
  510. cmpwi cr0, r10, 2028 /* Is dcbz? */
  511. beq+ 142f
  512. cmpwi cr0, r10, 940 /* Is dcbi? */
  513. beq+ 142f
  514. cmpwi cr0, r10, 108 /* Is dcbst? */
  515. beq+ 144f /* Fix up store bit! */
  516. cmpwi cr0, r10, 172 /* Is dcbf? */
  517. beq+ 142f
  518. cmpwi cr0, r10, 1964 /* Is icbi? */
  519. beq+ 142f
  520. 141: mfspr r10,SPRN_SPRG_SCRATCH2
  521. b DARFixed /* Nope, go back to normal TLB processing */
  522. 144: mfspr r10, SPRN_DSISR
  523. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  524. mtspr SPRN_DSISR, r10
  525. 142: /* continue, it was a dcbx, dcbi instruction. */
  526. #ifndef NO_SELF_MODIFYING_CODE
  527. andis. r10,r11,0x1f /* test if reg RA is r0 */
  528. li r10,modified_instr@l
  529. dcbtst r0,r10 /* touch for store */
  530. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  531. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  532. ori r11,r11,532
  533. stw r11,0(r10) /* store add/and instruction */
  534. dcbf 0,r10 /* flush new instr. to memory. */
  535. icbi 0,r10 /* invalidate instr. cache line */
  536. mfspr r11, SPRN_SPRG_SCRATCH1 /* restore r11 */
  537. mfspr r10, SPRN_SPRG_SCRATCH0 /* restore r10 */
  538. isync /* Wait until new instr is loaded from memory */
  539. modified_instr:
  540. .space 4 /* this is where the add instr. is stored */
  541. bne+ 143f
  542. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  543. 143: mtdar r10 /* store faulting EA in DAR */
  544. mfspr r10,SPRN_SPRG_SCRATCH2
  545. b DARFixed /* Go back to normal TLB handling */
  546. #else
  547. mfctr r10
  548. mtdar r10 /* save ctr reg in DAR */
  549. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  550. addi r10, r10, 150f@l /* add start of table */
  551. mtctr r10 /* load ctr with jump address */
  552. xor r10, r10, r10 /* sum starts at zero */
  553. bctr /* jump into table */
  554. 150:
  555. add r10, r10, r0 ;b 151f
  556. add r10, r10, r1 ;b 151f
  557. add r10, r10, r2 ;b 151f
  558. add r10, r10, r3 ;b 151f
  559. add r10, r10, r4 ;b 151f
  560. add r10, r10, r5 ;b 151f
  561. add r10, r10, r6 ;b 151f
  562. add r10, r10, r7 ;b 151f
  563. add r10, r10, r8 ;b 151f
  564. add r10, r10, r9 ;b 151f
  565. mtctr r11 ;b 154f /* r10 needs special handling */
  566. mtctr r11 ;b 153f /* r11 needs special handling */
  567. add r10, r10, r12 ;b 151f
  568. add r10, r10, r13 ;b 151f
  569. add r10, r10, r14 ;b 151f
  570. add r10, r10, r15 ;b 151f
  571. add r10, r10, r16 ;b 151f
  572. add r10, r10, r17 ;b 151f
  573. add r10, r10, r18 ;b 151f
  574. add r10, r10, r19 ;b 151f
  575. add r10, r10, r20 ;b 151f
  576. add r10, r10, r21 ;b 151f
  577. add r10, r10, r22 ;b 151f
  578. add r10, r10, r23 ;b 151f
  579. add r10, r10, r24 ;b 151f
  580. add r10, r10, r25 ;b 151f
  581. add r10, r10, r26 ;b 151f
  582. add r10, r10, r27 ;b 151f
  583. add r10, r10, r28 ;b 151f
  584. add r10, r10, r29 ;b 151f
  585. add r10, r10, r30 ;b 151f
  586. add r10, r10, r31
  587. 151:
  588. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  589. beq 152f /* if reg RA is zero, don't add it */
  590. addi r11, r11, 150b@l /* add start of table */
  591. mtctr r11 /* load ctr with jump address */
  592. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  593. bctr /* jump into table */
  594. 152:
  595. mfdar r11
  596. mtctr r11 /* restore ctr reg from DAR */
  597. mtdar r10 /* save fault EA to DAR */
  598. mfspr r10,SPRN_SPRG_SCRATCH2
  599. b DARFixed /* Go back to normal TLB handling */
  600. /* special handling for r10,r11 since these are modified already */
  601. 153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
  602. add r10, r10, r11 /* add it */
  603. mfctr r11 /* restore r11 */
  604. b 151b
  605. 154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
  606. add r10, r10, r11 /* add it */
  607. mfctr r11 /* restore r11 */
  608. b 151b
  609. #endif
  610. /*
  611. * This is where the main kernel code starts.
  612. */
  613. start_here:
  614. /* ptr to current */
  615. lis r2,init_task@h
  616. ori r2,r2,init_task@l
  617. /* ptr to phys current thread */
  618. tophys(r4,r2)
  619. addi r4,r4,THREAD /* init task's THREAD */
  620. mtspr SPRN_SPRG_THREAD,r4
  621. /* stack */
  622. lis r1,init_thread_union@ha
  623. addi r1,r1,init_thread_union@l
  624. li r0,0
  625. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  626. bl early_init /* We have to do this with MMU on */
  627. /*
  628. * Decide what sort of machine this is and initialize the MMU.
  629. */
  630. li r3,0
  631. mr r4,r31
  632. bl machine_init
  633. bl MMU_init
  634. /*
  635. * Go back to running unmapped so we can load up new values
  636. * and change to using our exception vectors.
  637. * On the 8xx, all we have to do is invalidate the TLB to clear
  638. * the old 8M byte TLB mappings and load the page table base register.
  639. */
  640. /* The right way to do this would be to track it down through
  641. * init's THREAD like the context switch code does, but this is
  642. * easier......until someone changes init's static structures.
  643. */
  644. lis r6, swapper_pg_dir@h
  645. ori r6, r6, swapper_pg_dir@l
  646. tophys(r6,r6)
  647. #ifdef CONFIG_8xx_CPU6
  648. lis r4, cpu6_errata_word@h
  649. ori r4, r4, cpu6_errata_word@l
  650. li r3, 0x3f80
  651. stw r3, 12(r4)
  652. lwz r3, 12(r4)
  653. #endif
  654. mtspr SPRN_M_TW, r6
  655. lis r4,2f@h
  656. ori r4,r4,2f@l
  657. tophys(r4,r4)
  658. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  659. mtspr SPRN_SRR0,r4
  660. mtspr SPRN_SRR1,r3
  661. rfi
  662. /* Load up the kernel context */
  663. 2:
  664. SYNC /* Force all PTE updates to finish */
  665. tlbia /* Clear all TLB entries */
  666. sync /* wait for tlbia/tlbie to finish */
  667. TLBSYNC /* ... on all CPUs */
  668. /* set up the PTE pointers for the Abatron bdiGDB.
  669. */
  670. tovirt(r6,r6)
  671. lis r5, abatron_pteptrs@h
  672. ori r5, r5, abatron_pteptrs@l
  673. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  674. tophys(r5,r5)
  675. stw r6, 0(r5)
  676. /* Now turn on the MMU for real! */
  677. li r4,MSR_KERNEL
  678. lis r3,start_kernel@h
  679. ori r3,r3,start_kernel@l
  680. mtspr SPRN_SRR0,r3
  681. mtspr SPRN_SRR1,r4
  682. rfi /* enable MMU and jump to start_kernel */
  683. /* Set up the initial MMU state so we can do the first level of
  684. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  685. * virtual to physical. Also, set the cache mode since that is defined
  686. * by TLB entries and perform any additional mapping (like of the IMMR).
  687. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  688. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  689. * these mappings is mapped by page tables.
  690. */
  691. initial_mmu:
  692. tlbia /* Invalidate all TLB entries */
  693. /* Always pin the first 8 MB ITLB to prevent ITLB
  694. misses while mucking around with SRR0/SRR1 in asm
  695. */
  696. lis r8, MI_RSV4I@h
  697. ori r8, r8, 0x1c00
  698. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  699. #ifdef CONFIG_PIN_TLB
  700. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  701. ori r10, r10, 0x1c00
  702. mr r8, r10
  703. #else
  704. lis r10, MD_RESETVAL@h
  705. #endif
  706. #ifndef CONFIG_8xx_COPYBACK
  707. oris r10, r10, MD_WTDEF@h
  708. #endif
  709. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  710. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  711. * we can load the instruction and data TLB registers with the
  712. * same values.
  713. */
  714. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  715. ori r8, r8, MI_EVALID /* Mark it valid */
  716. mtspr SPRN_MI_EPN, r8
  717. mtspr SPRN_MD_EPN, r8
  718. li r8, MI_PS8MEG /* Set 8M byte page */
  719. ori r8, r8, MI_SVALID /* Make it valid */
  720. mtspr SPRN_MI_TWC, r8
  721. mtspr SPRN_MD_TWC, r8
  722. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  723. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  724. mtspr SPRN_MD_RPN, r8
  725. lis r8, MI_Kp@h /* Set the protection mode */
  726. mtspr SPRN_MI_AP, r8
  727. mtspr SPRN_MD_AP, r8
  728. /* Map another 8 MByte at the IMMR to get the processor
  729. * internal registers (among other things).
  730. */
  731. #ifdef CONFIG_PIN_TLB
  732. addi r10, r10, 0x0100
  733. mtspr SPRN_MD_CTR, r10
  734. #endif
  735. mfspr r9, 638 /* Get current IMMR */
  736. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  737. mr r8, r9 /* Create vaddr for TLB */
  738. ori r8, r8, MD_EVALID /* Mark it valid */
  739. mtspr SPRN_MD_EPN, r8
  740. li r8, MD_PS8MEG /* Set 8M byte page */
  741. ori r8, r8, MD_SVALID /* Make it valid */
  742. mtspr SPRN_MD_TWC, r8
  743. mr r8, r9 /* Create paddr for TLB */
  744. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  745. mtspr SPRN_MD_RPN, r8
  746. #ifdef CONFIG_PIN_TLB
  747. /* Map two more 8M kernel data pages.
  748. */
  749. addi r10, r10, 0x0100
  750. mtspr SPRN_MD_CTR, r10
  751. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  752. addis r8, r8, 0x0080 /* Add 8M */
  753. ori r8, r8, MI_EVALID /* Mark it valid */
  754. mtspr SPRN_MD_EPN, r8
  755. li r9, MI_PS8MEG /* Set 8M byte page */
  756. ori r9, r9, MI_SVALID /* Make it valid */
  757. mtspr SPRN_MD_TWC, r9
  758. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  759. addis r11, r11, 0x0080 /* Add 8M */
  760. mtspr SPRN_MD_RPN, r11
  761. addi r10, r10, 0x0100
  762. mtspr SPRN_MD_CTR, r10
  763. addis r8, r8, 0x0080 /* Add 8M */
  764. mtspr SPRN_MD_EPN, r8
  765. mtspr SPRN_MD_TWC, r9
  766. addis r11, r11, 0x0080 /* Add 8M */
  767. mtspr SPRN_MD_RPN, r11
  768. #endif
  769. /* Since the cache is enabled according to the information we
  770. * just loaded into the TLB, invalidate and enable the caches here.
  771. * We should probably check/set other modes....later.
  772. */
  773. lis r8, IDC_INVALL@h
  774. mtspr SPRN_IC_CST, r8
  775. mtspr SPRN_DC_CST, r8
  776. lis r8, IDC_ENABLE@h
  777. mtspr SPRN_IC_CST, r8
  778. #ifdef CONFIG_8xx_COPYBACK
  779. mtspr SPRN_DC_CST, r8
  780. #else
  781. /* For a debug option, I left this here to easily enable
  782. * the write through cache mode
  783. */
  784. lis r8, DC_SFWT@h
  785. mtspr SPRN_DC_CST, r8
  786. lis r8, IDC_ENABLE@h
  787. mtspr SPRN_DC_CST, r8
  788. #endif
  789. blr
  790. /*
  791. * Set up to use a given MMU context.
  792. * r3 is context number, r4 is PGD pointer.
  793. *
  794. * We place the physical address of the new task page directory loaded
  795. * into the MMU base register, and set the ASID compare register with
  796. * the new "context."
  797. */
  798. _GLOBAL(set_context)
  799. #ifdef CONFIG_BDI_SWITCH
  800. /* Context switch the PTE pointer for the Abatron BDI2000.
  801. * The PGDIR is passed as second argument.
  802. */
  803. lis r5, KERNELBASE@h
  804. lwz r5, 0xf0(r5)
  805. stw r4, 0x4(r5)
  806. #endif
  807. #ifdef CONFIG_8xx_CPU6
  808. lis r6, cpu6_errata_word@h
  809. ori r6, r6, cpu6_errata_word@l
  810. tophys (r4, r4)
  811. li r7, 0x3f80
  812. stw r7, 12(r6)
  813. lwz r7, 12(r6)
  814. mtspr SPRN_M_TW, r4 /* Update MMU base address */
  815. li r7, 0x3380
  816. stw r7, 12(r6)
  817. lwz r7, 12(r6)
  818. mtspr SPRN_M_CASID, r3 /* Update context */
  819. #else
  820. mtspr SPRN_M_CASID,r3 /* Update context */
  821. tophys (r4, r4)
  822. mtspr SPRN_M_TW, r4 /* and pgd */
  823. #endif
  824. SYNC
  825. blr
  826. #ifdef CONFIG_8xx_CPU6
  827. /* It's here because it is unique to the 8xx.
  828. * It is important we get called with interrupts disabled. I used to
  829. * do that, but it appears that all code that calls this already had
  830. * interrupt disabled.
  831. */
  832. .globl set_dec_cpu6
  833. set_dec_cpu6:
  834. lis r7, cpu6_errata_word@h
  835. ori r7, r7, cpu6_errata_word@l
  836. li r4, 0x2c00
  837. stw r4, 8(r7)
  838. lwz r4, 8(r7)
  839. mtspr 22, r3 /* Update Decrementer */
  840. SYNC
  841. blr
  842. #endif
  843. /*
  844. * We put a few things here that have to be page-aligned.
  845. * This stuff goes at the beginning of the data segment,
  846. * which is page-aligned.
  847. */
  848. .data
  849. .globl sdata
  850. sdata:
  851. .globl empty_zero_page
  852. .align PAGE_SHIFT
  853. empty_zero_page:
  854. .space PAGE_SIZE
  855. .globl swapper_pg_dir
  856. swapper_pg_dir:
  857. .space PGD_TABLE_SIZE
  858. /* Room for two PTE table poiners, usually the kernel and current user
  859. * pointer to their respective root page table (pgdir).
  860. */
  861. abatron_pteptrs:
  862. .space 8
  863. #ifdef CONFIG_8xx_CPU6
  864. .globl cpu6_errata_word
  865. cpu6_errata_word:
  866. .space 16
  867. #endif