traps.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
  7. * Copyright (C) 1995, 1996 Paul M. Antoine
  8. * Copyright (C) 1998 Ulf Carlsson
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  11. * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
  12. * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
  13. * Copyright (C) 2014, Imagination Technologies Ltd.
  14. */
  15. #include <linux/bug.h>
  16. #include <linux/compiler.h>
  17. #include <linux/context_tracking.h>
  18. #include <linux/cpu_pm.h>
  19. #include <linux/kexec.h>
  20. #include <linux/init.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/mm.h>
  24. #include <linux/sched.h>
  25. #include <linux/smp.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/kallsyms.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/ptrace.h>
  31. #include <linux/kgdb.h>
  32. #include <linux/kdebug.h>
  33. #include <linux/kprobes.h>
  34. #include <linux/notifier.h>
  35. #include <linux/kdb.h>
  36. #include <linux/irq.h>
  37. #include <linux/perf_event.h>
  38. #include <asm/bootinfo.h>
  39. #include <asm/branch.h>
  40. #include <asm/break.h>
  41. #include <asm/cop2.h>
  42. #include <asm/cpu.h>
  43. #include <asm/cpu-type.h>
  44. #include <asm/dsp.h>
  45. #include <asm/fpu.h>
  46. #include <asm/fpu_emulator.h>
  47. #include <asm/idle.h>
  48. #include <asm/mipsregs.h>
  49. #include <asm/mipsmtregs.h>
  50. #include <asm/module.h>
  51. #include <asm/msa.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/ptrace.h>
  54. #include <asm/sections.h>
  55. #include <asm/tlbdebug.h>
  56. #include <asm/traps.h>
  57. #include <asm/uaccess.h>
  58. #include <asm/watch.h>
  59. #include <asm/mmu_context.h>
  60. #include <asm/types.h>
  61. #include <asm/stacktrace.h>
  62. #include <asm/uasm.h>
  63. extern void check_wait(void);
  64. extern asmlinkage void rollback_handle_int(void);
  65. extern asmlinkage void handle_int(void);
  66. extern u32 handle_tlbl[];
  67. extern u32 handle_tlbs[];
  68. extern u32 handle_tlbm[];
  69. extern asmlinkage void handle_adel(void);
  70. extern asmlinkage void handle_ades(void);
  71. extern asmlinkage void handle_ibe(void);
  72. extern asmlinkage void handle_dbe(void);
  73. extern asmlinkage void handle_sys(void);
  74. extern asmlinkage void handle_bp(void);
  75. extern asmlinkage void handle_ri(void);
  76. extern asmlinkage void handle_ri_rdhwr_vivt(void);
  77. extern asmlinkage void handle_ri_rdhwr(void);
  78. extern asmlinkage void handle_cpu(void);
  79. extern asmlinkage void handle_ov(void);
  80. extern asmlinkage void handle_tr(void);
  81. extern asmlinkage void handle_msa_fpe(void);
  82. extern asmlinkage void handle_fpe(void);
  83. extern asmlinkage void handle_ftlb(void);
  84. extern asmlinkage void handle_msa(void);
  85. extern asmlinkage void handle_mdmx(void);
  86. extern asmlinkage void handle_watch(void);
  87. extern asmlinkage void handle_mt(void);
  88. extern asmlinkage void handle_dsp(void);
  89. extern asmlinkage void handle_mcheck(void);
  90. extern asmlinkage void handle_reserved(void);
  91. extern void tlb_do_page_fault_0(void);
  92. void (*board_be_init)(void);
  93. int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
  94. void (*board_nmi_handler_setup)(void);
  95. void (*board_ejtag_handler_setup)(void);
  96. void (*board_bind_eic_interrupt)(int irq, int regset);
  97. void (*board_ebase_setup)(void);
  98. void(*board_cache_error_setup)(void);
  99. static void show_raw_backtrace(unsigned long reg29)
  100. {
  101. unsigned long *sp = (unsigned long *)(reg29 & ~3);
  102. unsigned long addr;
  103. printk("Call Trace:");
  104. #ifdef CONFIG_KALLSYMS
  105. printk("\n");
  106. #endif
  107. while (!kstack_end(sp)) {
  108. unsigned long __user *p =
  109. (unsigned long __user *)(unsigned long)sp++;
  110. if (__get_user(addr, p)) {
  111. printk(" (Bad stack address)");
  112. break;
  113. }
  114. if (__kernel_text_address(addr))
  115. print_ip_sym(addr);
  116. }
  117. printk("\n");
  118. }
  119. #ifdef CONFIG_KALLSYMS
  120. int raw_show_trace;
  121. static int __init set_raw_show_trace(char *str)
  122. {
  123. raw_show_trace = 1;
  124. return 1;
  125. }
  126. __setup("raw_show_trace", set_raw_show_trace);
  127. #endif
  128. static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
  129. {
  130. unsigned long sp = regs->regs[29];
  131. unsigned long ra = regs->regs[31];
  132. unsigned long pc = regs->cp0_epc;
  133. if (!task)
  134. task = current;
  135. if (raw_show_trace || !__kernel_text_address(pc)) {
  136. show_raw_backtrace(sp);
  137. return;
  138. }
  139. printk("Call Trace:\n");
  140. do {
  141. print_ip_sym(pc);
  142. pc = unwind_stack(task, &sp, pc, &ra);
  143. } while (pc);
  144. printk("\n");
  145. }
  146. /*
  147. * This routine abuses get_user()/put_user() to reference pointers
  148. * with at least a bit of error checking ...
  149. */
  150. static void show_stacktrace(struct task_struct *task,
  151. const struct pt_regs *regs)
  152. {
  153. const int field = 2 * sizeof(unsigned long);
  154. long stackdata;
  155. int i;
  156. unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
  157. printk("Stack :");
  158. i = 0;
  159. while ((unsigned long) sp & (PAGE_SIZE - 1)) {
  160. if (i && ((i % (64 / field)) == 0))
  161. printk("\n ");
  162. if (i > 39) {
  163. printk(" ...");
  164. break;
  165. }
  166. if (__get_user(stackdata, sp++)) {
  167. printk(" (Bad stack address)");
  168. break;
  169. }
  170. printk(" %0*lx", field, stackdata);
  171. i++;
  172. }
  173. printk("\n");
  174. show_backtrace(task, regs);
  175. }
  176. void show_stack(struct task_struct *task, unsigned long *sp)
  177. {
  178. struct pt_regs regs;
  179. if (sp) {
  180. regs.regs[29] = (unsigned long)sp;
  181. regs.regs[31] = 0;
  182. regs.cp0_epc = 0;
  183. } else {
  184. if (task && task != current) {
  185. regs.regs[29] = task->thread.reg29;
  186. regs.regs[31] = 0;
  187. regs.cp0_epc = task->thread.reg31;
  188. #ifdef CONFIG_KGDB_KDB
  189. } else if (atomic_read(&kgdb_active) != -1 &&
  190. kdb_current_regs) {
  191. memcpy(&regs, kdb_current_regs, sizeof(regs));
  192. #endif /* CONFIG_KGDB_KDB */
  193. } else {
  194. prepare_frametrace(&regs);
  195. }
  196. }
  197. show_stacktrace(task, &regs);
  198. }
  199. static void show_code(unsigned int __user *pc)
  200. {
  201. long i;
  202. unsigned short __user *pc16 = NULL;
  203. printk("\nCode:");
  204. if ((unsigned long)pc & 1)
  205. pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
  206. for(i = -3 ; i < 6 ; i++) {
  207. unsigned int insn;
  208. if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
  209. printk(" (Bad address in epc)\n");
  210. break;
  211. }
  212. printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
  213. }
  214. }
  215. static void __show_regs(const struct pt_regs *regs)
  216. {
  217. const int field = 2 * sizeof(unsigned long);
  218. unsigned int cause = regs->cp0_cause;
  219. int i;
  220. show_regs_print_info(KERN_DEFAULT);
  221. /*
  222. * Saved main processor registers
  223. */
  224. for (i = 0; i < 32; ) {
  225. if ((i % 4) == 0)
  226. printk("$%2d :", i);
  227. if (i == 0)
  228. printk(" %0*lx", field, 0UL);
  229. else if (i == 26 || i == 27)
  230. printk(" %*s", field, "");
  231. else
  232. printk(" %0*lx", field, regs->regs[i]);
  233. i++;
  234. if ((i % 4) == 0)
  235. printk("\n");
  236. }
  237. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  238. printk("Acx : %0*lx\n", field, regs->acx);
  239. #endif
  240. printk("Hi : %0*lx\n", field, regs->hi);
  241. printk("Lo : %0*lx\n", field, regs->lo);
  242. /*
  243. * Saved cp0 registers
  244. */
  245. printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
  246. (void *) regs->cp0_epc);
  247. printk(" %s\n", print_tainted());
  248. printk("ra : %0*lx %pS\n", field, regs->regs[31],
  249. (void *) regs->regs[31]);
  250. printk("Status: %08x ", (uint32_t) regs->cp0_status);
  251. if (cpu_has_3kex) {
  252. if (regs->cp0_status & ST0_KUO)
  253. printk("KUo ");
  254. if (regs->cp0_status & ST0_IEO)
  255. printk("IEo ");
  256. if (regs->cp0_status & ST0_KUP)
  257. printk("KUp ");
  258. if (regs->cp0_status & ST0_IEP)
  259. printk("IEp ");
  260. if (regs->cp0_status & ST0_KUC)
  261. printk("KUc ");
  262. if (regs->cp0_status & ST0_IEC)
  263. printk("IEc ");
  264. } else if (cpu_has_4kex) {
  265. if (regs->cp0_status & ST0_KX)
  266. printk("KX ");
  267. if (regs->cp0_status & ST0_SX)
  268. printk("SX ");
  269. if (regs->cp0_status & ST0_UX)
  270. printk("UX ");
  271. switch (regs->cp0_status & ST0_KSU) {
  272. case KSU_USER:
  273. printk("USER ");
  274. break;
  275. case KSU_SUPERVISOR:
  276. printk("SUPERVISOR ");
  277. break;
  278. case KSU_KERNEL:
  279. printk("KERNEL ");
  280. break;
  281. default:
  282. printk("BAD_MODE ");
  283. break;
  284. }
  285. if (regs->cp0_status & ST0_ERL)
  286. printk("ERL ");
  287. if (regs->cp0_status & ST0_EXL)
  288. printk("EXL ");
  289. if (regs->cp0_status & ST0_IE)
  290. printk("IE ");
  291. }
  292. printk("\n");
  293. printk("Cause : %08x\n", cause);
  294. cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
  295. if (1 <= cause && cause <= 5)
  296. printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
  297. printk("PrId : %08x (%s)\n", read_c0_prid(),
  298. cpu_name_string());
  299. }
  300. /*
  301. * FIXME: really the generic show_regs should take a const pointer argument.
  302. */
  303. void show_regs(struct pt_regs *regs)
  304. {
  305. __show_regs((struct pt_regs *)regs);
  306. }
  307. void show_registers(struct pt_regs *regs)
  308. {
  309. const int field = 2 * sizeof(unsigned long);
  310. mm_segment_t old_fs = get_fs();
  311. __show_regs(regs);
  312. print_modules();
  313. printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
  314. current->comm, current->pid, current_thread_info(), current,
  315. field, current_thread_info()->tp_value);
  316. if (cpu_has_userlocal) {
  317. unsigned long tls;
  318. tls = read_c0_userlocal();
  319. if (tls != current_thread_info()->tp_value)
  320. printk("*HwTLS: %0*lx\n", field, tls);
  321. }
  322. if (!user_mode(regs))
  323. /* Necessary for getting the correct stack content */
  324. set_fs(KERNEL_DS);
  325. show_stacktrace(current, regs);
  326. show_code((unsigned int __user *) regs->cp0_epc);
  327. printk("\n");
  328. set_fs(old_fs);
  329. }
  330. static int regs_to_trapnr(struct pt_regs *regs)
  331. {
  332. return (regs->cp0_cause >> 2) & 0x1f;
  333. }
  334. static DEFINE_RAW_SPINLOCK(die_lock);
  335. void __noreturn die(const char *str, struct pt_regs *regs)
  336. {
  337. static int die_counter;
  338. int sig = SIGSEGV;
  339. oops_enter();
  340. if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
  341. SIGSEGV) == NOTIFY_STOP)
  342. sig = 0;
  343. console_verbose();
  344. raw_spin_lock_irq(&die_lock);
  345. bust_spinlocks(1);
  346. printk("%s[#%d]:\n", str, ++die_counter);
  347. show_registers(regs);
  348. add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
  349. raw_spin_unlock_irq(&die_lock);
  350. oops_exit();
  351. if (in_interrupt())
  352. panic("Fatal exception in interrupt");
  353. if (panic_on_oops) {
  354. printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
  355. ssleep(5);
  356. panic("Fatal exception");
  357. }
  358. if (regs && kexec_should_crash(current))
  359. crash_kexec(regs);
  360. do_exit(sig);
  361. }
  362. extern struct exception_table_entry __start___dbe_table[];
  363. extern struct exception_table_entry __stop___dbe_table[];
  364. __asm__(
  365. " .section __dbe_table, \"a\"\n"
  366. " .previous \n");
  367. /* Given an address, look for it in the exception tables. */
  368. static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
  369. {
  370. const struct exception_table_entry *e;
  371. e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
  372. if (!e)
  373. e = search_module_dbetables(addr);
  374. return e;
  375. }
  376. asmlinkage void do_be(struct pt_regs *regs)
  377. {
  378. const int field = 2 * sizeof(unsigned long);
  379. const struct exception_table_entry *fixup = NULL;
  380. int data = regs->cp0_cause & 4;
  381. int action = MIPS_BE_FATAL;
  382. enum ctx_state prev_state;
  383. prev_state = exception_enter();
  384. /* XXX For now. Fixme, this searches the wrong table ... */
  385. if (data && !user_mode(regs))
  386. fixup = search_dbe_tables(exception_epc(regs));
  387. if (fixup)
  388. action = MIPS_BE_FIXUP;
  389. if (board_be_handler)
  390. action = board_be_handler(regs, fixup != NULL);
  391. switch (action) {
  392. case MIPS_BE_DISCARD:
  393. goto out;
  394. case MIPS_BE_FIXUP:
  395. if (fixup) {
  396. regs->cp0_epc = fixup->nextinsn;
  397. goto out;
  398. }
  399. break;
  400. default:
  401. break;
  402. }
  403. /*
  404. * Assume it would be too dangerous to continue ...
  405. */
  406. printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
  407. data ? "Data" : "Instruction",
  408. field, regs->cp0_epc, field, regs->regs[31]);
  409. if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
  410. SIGBUS) == NOTIFY_STOP)
  411. goto out;
  412. die_if_kernel("Oops", regs);
  413. force_sig(SIGBUS, current);
  414. out:
  415. exception_exit(prev_state);
  416. }
  417. /*
  418. * ll/sc, rdhwr, sync emulation
  419. */
  420. #define OPCODE 0xfc000000
  421. #define BASE 0x03e00000
  422. #define RT 0x001f0000
  423. #define OFFSET 0x0000ffff
  424. #define LL 0xc0000000
  425. #define SC 0xe0000000
  426. #define SPEC0 0x00000000
  427. #define SPEC3 0x7c000000
  428. #define RD 0x0000f800
  429. #define FUNC 0x0000003f
  430. #define SYNC 0x0000000f
  431. #define RDHWR 0x0000003b
  432. /* microMIPS definitions */
  433. #define MM_POOL32A_FUNC 0xfc00ffff
  434. #define MM_RDHWR 0x00006b3c
  435. #define MM_RS 0x001f0000
  436. #define MM_RT 0x03e00000
  437. /*
  438. * The ll_bit is cleared by r*_switch.S
  439. */
  440. unsigned int ll_bit;
  441. struct task_struct *ll_task;
  442. static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
  443. {
  444. unsigned long value, __user *vaddr;
  445. long offset;
  446. /*
  447. * analyse the ll instruction that just caused a ri exception
  448. * and put the referenced address to addr.
  449. */
  450. /* sign extend offset */
  451. offset = opcode & OFFSET;
  452. offset <<= 16;
  453. offset >>= 16;
  454. vaddr = (unsigned long __user *)
  455. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  456. if ((unsigned long)vaddr & 3)
  457. return SIGBUS;
  458. if (get_user(value, vaddr))
  459. return SIGSEGV;
  460. preempt_disable();
  461. if (ll_task == NULL || ll_task == current) {
  462. ll_bit = 1;
  463. } else {
  464. ll_bit = 0;
  465. }
  466. ll_task = current;
  467. preempt_enable();
  468. regs->regs[(opcode & RT) >> 16] = value;
  469. return 0;
  470. }
  471. static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
  472. {
  473. unsigned long __user *vaddr;
  474. unsigned long reg;
  475. long offset;
  476. /*
  477. * analyse the sc instruction that just caused a ri exception
  478. * and put the referenced address to addr.
  479. */
  480. /* sign extend offset */
  481. offset = opcode & OFFSET;
  482. offset <<= 16;
  483. offset >>= 16;
  484. vaddr = (unsigned long __user *)
  485. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  486. reg = (opcode & RT) >> 16;
  487. if ((unsigned long)vaddr & 3)
  488. return SIGBUS;
  489. preempt_disable();
  490. if (ll_bit == 0 || ll_task != current) {
  491. regs->regs[reg] = 0;
  492. preempt_enable();
  493. return 0;
  494. }
  495. preempt_enable();
  496. if (put_user(regs->regs[reg], vaddr))
  497. return SIGSEGV;
  498. regs->regs[reg] = 1;
  499. return 0;
  500. }
  501. /*
  502. * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
  503. * opcodes are supposed to result in coprocessor unusable exceptions if
  504. * executed on ll/sc-less processors. That's the theory. In practice a
  505. * few processors such as NEC's VR4100 throw reserved instruction exceptions
  506. * instead, so we're doing the emulation thing in both exception handlers.
  507. */
  508. static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
  509. {
  510. if ((opcode & OPCODE) == LL) {
  511. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  512. 1, regs, 0);
  513. return simulate_ll(regs, opcode);
  514. }
  515. if ((opcode & OPCODE) == SC) {
  516. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  517. 1, regs, 0);
  518. return simulate_sc(regs, opcode);
  519. }
  520. return -1; /* Must be something else ... */
  521. }
  522. /*
  523. * Simulate trapping 'rdhwr' instructions to provide user accessible
  524. * registers not implemented in hardware.
  525. */
  526. static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
  527. {
  528. struct thread_info *ti = task_thread_info(current);
  529. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  530. 1, regs, 0);
  531. switch (rd) {
  532. case 0: /* CPU number */
  533. regs->regs[rt] = smp_processor_id();
  534. return 0;
  535. case 1: /* SYNCI length */
  536. regs->regs[rt] = min(current_cpu_data.dcache.linesz,
  537. current_cpu_data.icache.linesz);
  538. return 0;
  539. case 2: /* Read count register */
  540. regs->regs[rt] = read_c0_count();
  541. return 0;
  542. case 3: /* Count register resolution */
  543. switch (current_cpu_type()) {
  544. case CPU_20KC:
  545. case CPU_25KF:
  546. regs->regs[rt] = 1;
  547. break;
  548. default:
  549. regs->regs[rt] = 2;
  550. }
  551. return 0;
  552. case 29:
  553. regs->regs[rt] = ti->tp_value;
  554. return 0;
  555. default:
  556. return -1;
  557. }
  558. }
  559. static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
  560. {
  561. if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
  562. int rd = (opcode & RD) >> 11;
  563. int rt = (opcode & RT) >> 16;
  564. simulate_rdhwr(regs, rd, rt);
  565. return 0;
  566. }
  567. /* Not ours. */
  568. return -1;
  569. }
  570. static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
  571. {
  572. if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
  573. int rd = (opcode & MM_RS) >> 16;
  574. int rt = (opcode & MM_RT) >> 21;
  575. simulate_rdhwr(regs, rd, rt);
  576. return 0;
  577. }
  578. /* Not ours. */
  579. return -1;
  580. }
  581. static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
  582. {
  583. if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
  584. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  585. 1, regs, 0);
  586. return 0;
  587. }
  588. return -1; /* Must be something else ... */
  589. }
  590. asmlinkage void do_ov(struct pt_regs *regs)
  591. {
  592. enum ctx_state prev_state;
  593. siginfo_t info;
  594. prev_state = exception_enter();
  595. die_if_kernel("Integer overflow", regs);
  596. info.si_code = FPE_INTOVF;
  597. info.si_signo = SIGFPE;
  598. info.si_errno = 0;
  599. info.si_addr = (void __user *) regs->cp0_epc;
  600. force_sig_info(SIGFPE, &info, current);
  601. exception_exit(prev_state);
  602. }
  603. int process_fpemu_return(int sig, void __user *fault_addr)
  604. {
  605. if (sig == SIGSEGV || sig == SIGBUS) {
  606. struct siginfo si = {0};
  607. si.si_addr = fault_addr;
  608. si.si_signo = sig;
  609. if (sig == SIGSEGV) {
  610. down_read(&current->mm->mmap_sem);
  611. if (find_vma(current->mm, (unsigned long)fault_addr))
  612. si.si_code = SEGV_ACCERR;
  613. else
  614. si.si_code = SEGV_MAPERR;
  615. up_read(&current->mm->mmap_sem);
  616. } else {
  617. si.si_code = BUS_ADRERR;
  618. }
  619. force_sig_info(sig, &si, current);
  620. return 1;
  621. } else if (sig) {
  622. force_sig(sig, current);
  623. return 1;
  624. } else {
  625. return 0;
  626. }
  627. }
  628. static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
  629. unsigned long old_epc, unsigned long old_ra)
  630. {
  631. union mips_instruction inst = { .word = opcode };
  632. void __user *fault_addr = NULL;
  633. int sig;
  634. /* If it's obviously not an FP instruction, skip it */
  635. switch (inst.i_format.opcode) {
  636. case cop1_op:
  637. case cop1x_op:
  638. case lwc1_op:
  639. case ldc1_op:
  640. case swc1_op:
  641. case sdc1_op:
  642. break;
  643. default:
  644. return -1;
  645. }
  646. /*
  647. * do_ri skipped over the instruction via compute_return_epc, undo
  648. * that for the FPU emulator.
  649. */
  650. regs->cp0_epc = old_epc;
  651. regs->regs[31] = old_ra;
  652. /* Save the FP context to struct thread_struct */
  653. lose_fpu(1);
  654. /* Run the emulator */
  655. sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
  656. &fault_addr);
  657. /* If something went wrong, signal */
  658. process_fpemu_return(sig, fault_addr);
  659. /* Restore the hardware register state */
  660. own_fpu(1);
  661. return 0;
  662. }
  663. /*
  664. * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
  665. */
  666. asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
  667. {
  668. enum ctx_state prev_state;
  669. siginfo_t info = {0};
  670. prev_state = exception_enter();
  671. if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
  672. SIGFPE) == NOTIFY_STOP)
  673. goto out;
  674. die_if_kernel("FP exception in kernel code", regs);
  675. if (fcr31 & FPU_CSR_UNI_X) {
  676. int sig;
  677. void __user *fault_addr = NULL;
  678. /*
  679. * Unimplemented operation exception. If we've got the full
  680. * software emulator on-board, let's use it...
  681. *
  682. * Force FPU to dump state into task/thread context. We're
  683. * moving a lot of data here for what is probably a single
  684. * instruction, but the alternative is to pre-decode the FP
  685. * register operands before invoking the emulator, which seems
  686. * a bit extreme for what should be an infrequent event.
  687. */
  688. /* Ensure 'resume' not overwrite saved fp context again. */
  689. lose_fpu(1);
  690. /* Run the emulator */
  691. sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
  692. &fault_addr);
  693. /*
  694. * We can't allow the emulated instruction to leave any of
  695. * the cause bit set in $fcr31.
  696. */
  697. current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
  698. /* Restore the hardware register state */
  699. own_fpu(1); /* Using the FPU again. */
  700. /* If something went wrong, signal */
  701. process_fpemu_return(sig, fault_addr);
  702. goto out;
  703. } else if (fcr31 & FPU_CSR_INV_X)
  704. info.si_code = FPE_FLTINV;
  705. else if (fcr31 & FPU_CSR_DIV_X)
  706. info.si_code = FPE_FLTDIV;
  707. else if (fcr31 & FPU_CSR_OVF_X)
  708. info.si_code = FPE_FLTOVF;
  709. else if (fcr31 & FPU_CSR_UDF_X)
  710. info.si_code = FPE_FLTUND;
  711. else if (fcr31 & FPU_CSR_INE_X)
  712. info.si_code = FPE_FLTRES;
  713. else
  714. info.si_code = __SI_FAULT;
  715. info.si_signo = SIGFPE;
  716. info.si_errno = 0;
  717. info.si_addr = (void __user *) regs->cp0_epc;
  718. force_sig_info(SIGFPE, &info, current);
  719. out:
  720. exception_exit(prev_state);
  721. }
  722. static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
  723. const char *str)
  724. {
  725. siginfo_t info;
  726. char b[40];
  727. #ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
  728. if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  729. return;
  730. #endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
  731. if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
  732. SIGTRAP) == NOTIFY_STOP)
  733. return;
  734. /*
  735. * A short test says that IRIX 5.3 sends SIGTRAP for all trap
  736. * insns, even for trap and break codes that indicate arithmetic
  737. * failures. Weird ...
  738. * But should we continue the brokenness??? --macro
  739. */
  740. switch (code) {
  741. case BRK_OVERFLOW:
  742. case BRK_DIVZERO:
  743. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  744. die_if_kernel(b, regs);
  745. if (code == BRK_DIVZERO)
  746. info.si_code = FPE_INTDIV;
  747. else
  748. info.si_code = FPE_INTOVF;
  749. info.si_signo = SIGFPE;
  750. info.si_errno = 0;
  751. info.si_addr = (void __user *) regs->cp0_epc;
  752. force_sig_info(SIGFPE, &info, current);
  753. break;
  754. case BRK_BUG:
  755. die_if_kernel("Kernel bug detected", regs);
  756. force_sig(SIGTRAP, current);
  757. break;
  758. case BRK_MEMU:
  759. /*
  760. * Address errors may be deliberately induced by the FPU
  761. * emulator to retake control of the CPU after executing the
  762. * instruction in the delay slot of an emulated branch.
  763. *
  764. * Terminate if exception was recognized as a delay slot return
  765. * otherwise handle as normal.
  766. */
  767. if (do_dsemulret(regs))
  768. return;
  769. die_if_kernel("Math emu break/trap", regs);
  770. force_sig(SIGTRAP, current);
  771. break;
  772. default:
  773. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  774. die_if_kernel(b, regs);
  775. force_sig(SIGTRAP, current);
  776. }
  777. }
  778. asmlinkage void do_bp(struct pt_regs *regs)
  779. {
  780. unsigned int opcode, bcode;
  781. enum ctx_state prev_state;
  782. unsigned long epc;
  783. u16 instr[2];
  784. mm_segment_t seg;
  785. seg = get_fs();
  786. if (!user_mode(regs))
  787. set_fs(KERNEL_DS);
  788. prev_state = exception_enter();
  789. if (get_isa16_mode(regs->cp0_epc)) {
  790. /* Calculate EPC. */
  791. epc = exception_epc(regs);
  792. if (cpu_has_mmips) {
  793. if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
  794. (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
  795. goto out_sigsegv;
  796. opcode = (instr[0] << 16) | instr[1];
  797. } else {
  798. /* MIPS16e mode */
  799. if (__get_user(instr[0],
  800. (u16 __user *)msk_isa16_mode(epc)))
  801. goto out_sigsegv;
  802. bcode = (instr[0] >> 6) & 0x3f;
  803. do_trap_or_bp(regs, bcode, "Break");
  804. goto out;
  805. }
  806. } else {
  807. if (__get_user(opcode,
  808. (unsigned int __user *) exception_epc(regs)))
  809. goto out_sigsegv;
  810. }
  811. /*
  812. * There is the ancient bug in the MIPS assemblers that the break
  813. * code starts left to bit 16 instead to bit 6 in the opcode.
  814. * Gas is bug-compatible, but not always, grrr...
  815. * We handle both cases with a simple heuristics. --macro
  816. */
  817. bcode = ((opcode >> 6) & ((1 << 20) - 1));
  818. if (bcode >= (1 << 10))
  819. bcode >>= 10;
  820. /*
  821. * notify the kprobe handlers, if instruction is likely to
  822. * pertain to them.
  823. */
  824. switch (bcode) {
  825. case BRK_KPROBE_BP:
  826. if (notify_die(DIE_BREAK, "debug", regs, bcode,
  827. regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  828. goto out;
  829. else
  830. break;
  831. case BRK_KPROBE_SSTEPBP:
  832. if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
  833. regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
  834. goto out;
  835. else
  836. break;
  837. default:
  838. break;
  839. }
  840. do_trap_or_bp(regs, bcode, "Break");
  841. out:
  842. set_fs(seg);
  843. exception_exit(prev_state);
  844. return;
  845. out_sigsegv:
  846. force_sig(SIGSEGV, current);
  847. goto out;
  848. }
  849. asmlinkage void do_tr(struct pt_regs *regs)
  850. {
  851. u32 opcode, tcode = 0;
  852. enum ctx_state prev_state;
  853. u16 instr[2];
  854. mm_segment_t seg;
  855. unsigned long epc = msk_isa16_mode(exception_epc(regs));
  856. seg = get_fs();
  857. if (!user_mode(regs))
  858. set_fs(get_ds());
  859. prev_state = exception_enter();
  860. if (get_isa16_mode(regs->cp0_epc)) {
  861. if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
  862. __get_user(instr[1], (u16 __user *)(epc + 2)))
  863. goto out_sigsegv;
  864. opcode = (instr[0] << 16) | instr[1];
  865. /* Immediate versions don't provide a code. */
  866. if (!(opcode & OPCODE))
  867. tcode = (opcode >> 12) & ((1 << 4) - 1);
  868. } else {
  869. if (__get_user(opcode, (u32 __user *)epc))
  870. goto out_sigsegv;
  871. /* Immediate versions don't provide a code. */
  872. if (!(opcode & OPCODE))
  873. tcode = (opcode >> 6) & ((1 << 10) - 1);
  874. }
  875. do_trap_or_bp(regs, tcode, "Trap");
  876. out:
  877. set_fs(seg);
  878. exception_exit(prev_state);
  879. return;
  880. out_sigsegv:
  881. force_sig(SIGSEGV, current);
  882. goto out;
  883. }
  884. asmlinkage void do_ri(struct pt_regs *regs)
  885. {
  886. unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
  887. unsigned long old_epc = regs->cp0_epc;
  888. unsigned long old31 = regs->regs[31];
  889. enum ctx_state prev_state;
  890. unsigned int opcode = 0;
  891. int status = -1;
  892. prev_state = exception_enter();
  893. if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
  894. SIGILL) == NOTIFY_STOP)
  895. goto out;
  896. die_if_kernel("Reserved instruction in kernel code", regs);
  897. if (unlikely(compute_return_epc(regs) < 0))
  898. goto out;
  899. if (get_isa16_mode(regs->cp0_epc)) {
  900. unsigned short mmop[2] = { 0 };
  901. if (unlikely(get_user(mmop[0], epc) < 0))
  902. status = SIGSEGV;
  903. if (unlikely(get_user(mmop[1], epc) < 0))
  904. status = SIGSEGV;
  905. opcode = (mmop[0] << 16) | mmop[1];
  906. if (status < 0)
  907. status = simulate_rdhwr_mm(regs, opcode);
  908. } else {
  909. if (unlikely(get_user(opcode, epc) < 0))
  910. status = SIGSEGV;
  911. if (!cpu_has_llsc && status < 0)
  912. status = simulate_llsc(regs, opcode);
  913. if (status < 0)
  914. status = simulate_rdhwr_normal(regs, opcode);
  915. if (status < 0)
  916. status = simulate_sync(regs, opcode);
  917. if (status < 0)
  918. status = simulate_fp(regs, opcode, old_epc, old31);
  919. }
  920. if (status < 0)
  921. status = SIGILL;
  922. if (unlikely(status > 0)) {
  923. regs->cp0_epc = old_epc; /* Undo skip-over. */
  924. regs->regs[31] = old31;
  925. force_sig(status, current);
  926. }
  927. out:
  928. exception_exit(prev_state);
  929. }
  930. /*
  931. * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
  932. * emulated more than some threshold number of instructions, force migration to
  933. * a "CPU" that has FP support.
  934. */
  935. static void mt_ase_fp_affinity(void)
  936. {
  937. #ifdef CONFIG_MIPS_MT_FPAFF
  938. if (mt_fpemul_threshold > 0 &&
  939. ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
  940. /*
  941. * If there's no FPU present, or if the application has already
  942. * restricted the allowed set to exclude any CPUs with FPUs,
  943. * we'll skip the procedure.
  944. */
  945. if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
  946. cpumask_t tmask;
  947. current->thread.user_cpus_allowed
  948. = current->cpus_allowed;
  949. cpus_and(tmask, current->cpus_allowed,
  950. mt_fpu_cpumask);
  951. set_cpus_allowed_ptr(current, &tmask);
  952. set_thread_flag(TIF_FPUBOUND);
  953. }
  954. }
  955. #endif /* CONFIG_MIPS_MT_FPAFF */
  956. }
  957. /*
  958. * No lock; only written during early bootup by CPU 0.
  959. */
  960. static RAW_NOTIFIER_HEAD(cu2_chain);
  961. int __ref register_cu2_notifier(struct notifier_block *nb)
  962. {
  963. return raw_notifier_chain_register(&cu2_chain, nb);
  964. }
  965. int cu2_notifier_call_chain(unsigned long val, void *v)
  966. {
  967. return raw_notifier_call_chain(&cu2_chain, val, v);
  968. }
  969. static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
  970. void *data)
  971. {
  972. struct pt_regs *regs = data;
  973. die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
  974. "instruction", regs);
  975. force_sig(SIGILL, current);
  976. return NOTIFY_OK;
  977. }
  978. static int enable_restore_fp_context(int msa)
  979. {
  980. int err, was_fpu_owner, prior_msa;
  981. if (!used_math()) {
  982. /* First time FP context user. */
  983. preempt_disable();
  984. err = init_fpu();
  985. if (msa && !err) {
  986. enable_msa();
  987. _init_msa_upper();
  988. set_thread_flag(TIF_USEDMSA);
  989. set_thread_flag(TIF_MSA_CTX_LIVE);
  990. }
  991. preempt_enable();
  992. if (!err)
  993. set_used_math();
  994. return err;
  995. }
  996. /*
  997. * This task has formerly used the FP context.
  998. *
  999. * If this thread has no live MSA vector context then we can simply
  1000. * restore the scalar FP context. If it has live MSA vector context
  1001. * (that is, it has or may have used MSA since last performing a
  1002. * function call) then we'll need to restore the vector context. This
  1003. * applies even if we're currently only executing a scalar FP
  1004. * instruction. This is because if we were to later execute an MSA
  1005. * instruction then we'd either have to:
  1006. *
  1007. * - Restore the vector context & clobber any registers modified by
  1008. * scalar FP instructions between now & then.
  1009. *
  1010. * or
  1011. *
  1012. * - Not restore the vector context & lose the most significant bits
  1013. * of all vector registers.
  1014. *
  1015. * Neither of those options is acceptable. We cannot restore the least
  1016. * significant bits of the registers now & only restore the most
  1017. * significant bits later because the most significant bits of any
  1018. * vector registers whose aliased FP register is modified now will have
  1019. * been zeroed. We'd have no way to know that when restoring the vector
  1020. * context & thus may load an outdated value for the most significant
  1021. * bits of a vector register.
  1022. */
  1023. if (!msa && !thread_msa_context_live())
  1024. return own_fpu(1);
  1025. /*
  1026. * This task is using or has previously used MSA. Thus we require
  1027. * that Status.FR == 1.
  1028. */
  1029. preempt_disable();
  1030. was_fpu_owner = is_fpu_owner();
  1031. err = own_fpu_inatomic(0);
  1032. if (err)
  1033. goto out;
  1034. enable_msa();
  1035. write_msa_csr(current->thread.fpu.msacsr);
  1036. set_thread_flag(TIF_USEDMSA);
  1037. /*
  1038. * If this is the first time that the task is using MSA and it has
  1039. * previously used scalar FP in this time slice then we already nave
  1040. * FP context which we shouldn't clobber. We do however need to clear
  1041. * the upper 64b of each vector register so that this task has no
  1042. * opportunity to see data left behind by another.
  1043. */
  1044. prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
  1045. if (!prior_msa && was_fpu_owner) {
  1046. _init_msa_upper();
  1047. goto out;
  1048. }
  1049. if (!prior_msa) {
  1050. /*
  1051. * Restore the least significant 64b of each vector register
  1052. * from the existing scalar FP context.
  1053. */
  1054. _restore_fp(current);
  1055. /*
  1056. * The task has not formerly used MSA, so clear the upper 64b
  1057. * of each vector register such that it cannot see data left
  1058. * behind by another task.
  1059. */
  1060. _init_msa_upper();
  1061. } else {
  1062. /* We need to restore the vector context. */
  1063. restore_msa(current);
  1064. /* Restore the scalar FP control & status register */
  1065. if (!was_fpu_owner)
  1066. asm volatile("ctc1 %0, $31" : : "r"(current->thread.fpu.fcr31));
  1067. }
  1068. out:
  1069. preempt_enable();
  1070. return 0;
  1071. }
  1072. asmlinkage void do_cpu(struct pt_regs *regs)
  1073. {
  1074. enum ctx_state prev_state;
  1075. unsigned int __user *epc;
  1076. unsigned long old_epc, old31;
  1077. unsigned int opcode;
  1078. unsigned int cpid;
  1079. int status, err;
  1080. unsigned long __maybe_unused flags;
  1081. prev_state = exception_enter();
  1082. cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
  1083. if (cpid != 2)
  1084. die_if_kernel("do_cpu invoked from kernel context!", regs);
  1085. switch (cpid) {
  1086. case 0:
  1087. epc = (unsigned int __user *)exception_epc(regs);
  1088. old_epc = regs->cp0_epc;
  1089. old31 = regs->regs[31];
  1090. opcode = 0;
  1091. status = -1;
  1092. if (unlikely(compute_return_epc(regs) < 0))
  1093. goto out;
  1094. if (get_isa16_mode(regs->cp0_epc)) {
  1095. unsigned short mmop[2] = { 0 };
  1096. if (unlikely(get_user(mmop[0], epc) < 0))
  1097. status = SIGSEGV;
  1098. if (unlikely(get_user(mmop[1], epc) < 0))
  1099. status = SIGSEGV;
  1100. opcode = (mmop[0] << 16) | mmop[1];
  1101. if (status < 0)
  1102. status = simulate_rdhwr_mm(regs, opcode);
  1103. } else {
  1104. if (unlikely(get_user(opcode, epc) < 0))
  1105. status = SIGSEGV;
  1106. if (!cpu_has_llsc && status < 0)
  1107. status = simulate_llsc(regs, opcode);
  1108. if (status < 0)
  1109. status = simulate_rdhwr_normal(regs, opcode);
  1110. }
  1111. if (status < 0)
  1112. status = SIGILL;
  1113. if (unlikely(status > 0)) {
  1114. regs->cp0_epc = old_epc; /* Undo skip-over. */
  1115. regs->regs[31] = old31;
  1116. force_sig(status, current);
  1117. }
  1118. goto out;
  1119. case 3:
  1120. /*
  1121. * Old (MIPS I and MIPS II) processors will set this code
  1122. * for COP1X opcode instructions that replaced the original
  1123. * COP3 space. We don't limit COP1 space instructions in
  1124. * the emulator according to the CPU ISA, so we want to
  1125. * treat COP1X instructions consistently regardless of which
  1126. * code the CPU chose. Therefore we redirect this trap to
  1127. * the FP emulator too.
  1128. *
  1129. * Then some newer FPU-less processors use this code
  1130. * erroneously too, so they are covered by this choice
  1131. * as well.
  1132. */
  1133. if (raw_cpu_has_fpu)
  1134. break;
  1135. /* Fall through. */
  1136. case 1:
  1137. err = enable_restore_fp_context(0);
  1138. if (!raw_cpu_has_fpu || err) {
  1139. int sig;
  1140. void __user *fault_addr = NULL;
  1141. sig = fpu_emulator_cop1Handler(regs,
  1142. &current->thread.fpu,
  1143. 0, &fault_addr);
  1144. if (!process_fpemu_return(sig, fault_addr) && !err)
  1145. mt_ase_fp_affinity();
  1146. }
  1147. goto out;
  1148. case 2:
  1149. raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
  1150. goto out;
  1151. }
  1152. force_sig(SIGILL, current);
  1153. out:
  1154. exception_exit(prev_state);
  1155. }
  1156. asmlinkage void do_msa_fpe(struct pt_regs *regs)
  1157. {
  1158. enum ctx_state prev_state;
  1159. prev_state = exception_enter();
  1160. die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
  1161. force_sig(SIGFPE, current);
  1162. exception_exit(prev_state);
  1163. }
  1164. asmlinkage void do_msa(struct pt_regs *regs)
  1165. {
  1166. enum ctx_state prev_state;
  1167. int err;
  1168. prev_state = exception_enter();
  1169. if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
  1170. force_sig(SIGILL, current);
  1171. goto out;
  1172. }
  1173. die_if_kernel("do_msa invoked from kernel context!", regs);
  1174. err = enable_restore_fp_context(1);
  1175. if (err)
  1176. force_sig(SIGILL, current);
  1177. out:
  1178. exception_exit(prev_state);
  1179. }
  1180. asmlinkage void do_mdmx(struct pt_regs *regs)
  1181. {
  1182. enum ctx_state prev_state;
  1183. prev_state = exception_enter();
  1184. force_sig(SIGILL, current);
  1185. exception_exit(prev_state);
  1186. }
  1187. /*
  1188. * Called with interrupts disabled.
  1189. */
  1190. asmlinkage void do_watch(struct pt_regs *regs)
  1191. {
  1192. enum ctx_state prev_state;
  1193. u32 cause;
  1194. prev_state = exception_enter();
  1195. /*
  1196. * Clear WP (bit 22) bit of cause register so we don't loop
  1197. * forever.
  1198. */
  1199. cause = read_c0_cause();
  1200. cause &= ~(1 << 22);
  1201. write_c0_cause(cause);
  1202. /*
  1203. * If the current thread has the watch registers loaded, save
  1204. * their values and send SIGTRAP. Otherwise another thread
  1205. * left the registers set, clear them and continue.
  1206. */
  1207. if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
  1208. mips_read_watch_registers();
  1209. local_irq_enable();
  1210. force_sig(SIGTRAP, current);
  1211. } else {
  1212. mips_clear_watch_registers();
  1213. local_irq_enable();
  1214. }
  1215. exception_exit(prev_state);
  1216. }
  1217. asmlinkage void do_mcheck(struct pt_regs *regs)
  1218. {
  1219. const int field = 2 * sizeof(unsigned long);
  1220. int multi_match = regs->cp0_status & ST0_TS;
  1221. enum ctx_state prev_state;
  1222. prev_state = exception_enter();
  1223. show_regs(regs);
  1224. if (multi_match) {
  1225. pr_err("Index : %0x\n", read_c0_index());
  1226. pr_err("Pagemask: %0x\n", read_c0_pagemask());
  1227. pr_err("EntryHi : %0*lx\n", field, read_c0_entryhi());
  1228. pr_err("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
  1229. pr_err("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
  1230. pr_err("Wired : %0x\n", read_c0_wired());
  1231. pr_err("Pagegrain: %0x\n", read_c0_pagegrain());
  1232. if (cpu_has_htw) {
  1233. pr_err("PWField : %0*lx\n", field, read_c0_pwfield());
  1234. pr_err("PWSize : %0*lx\n", field, read_c0_pwsize());
  1235. pr_err("PWCtl : %0x\n", read_c0_pwctl());
  1236. }
  1237. pr_err("\n");
  1238. dump_tlb_all();
  1239. }
  1240. show_code((unsigned int __user *) regs->cp0_epc);
  1241. /*
  1242. * Some chips may have other causes of machine check (e.g. SB1
  1243. * graduation timer)
  1244. */
  1245. panic("Caught Machine Check exception - %scaused by multiple "
  1246. "matching entries in the TLB.",
  1247. (multi_match) ? "" : "not ");
  1248. }
  1249. asmlinkage void do_mt(struct pt_regs *regs)
  1250. {
  1251. int subcode;
  1252. subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
  1253. >> VPECONTROL_EXCPT_SHIFT;
  1254. switch (subcode) {
  1255. case 0:
  1256. printk(KERN_DEBUG "Thread Underflow\n");
  1257. break;
  1258. case 1:
  1259. printk(KERN_DEBUG "Thread Overflow\n");
  1260. break;
  1261. case 2:
  1262. printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
  1263. break;
  1264. case 3:
  1265. printk(KERN_DEBUG "Gating Storage Exception\n");
  1266. break;
  1267. case 4:
  1268. printk(KERN_DEBUG "YIELD Scheduler Exception\n");
  1269. break;
  1270. case 5:
  1271. printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
  1272. break;
  1273. default:
  1274. printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
  1275. subcode);
  1276. break;
  1277. }
  1278. die_if_kernel("MIPS MT Thread exception in kernel", regs);
  1279. force_sig(SIGILL, current);
  1280. }
  1281. asmlinkage void do_dsp(struct pt_regs *regs)
  1282. {
  1283. if (cpu_has_dsp)
  1284. panic("Unexpected DSP exception");
  1285. force_sig(SIGILL, current);
  1286. }
  1287. asmlinkage void do_reserved(struct pt_regs *regs)
  1288. {
  1289. /*
  1290. * Game over - no way to handle this if it ever occurs. Most probably
  1291. * caused by a new unknown cpu type or after another deadly
  1292. * hard/software error.
  1293. */
  1294. show_regs(regs);
  1295. panic("Caught reserved exception %ld - should not happen.",
  1296. (regs->cp0_cause & 0x7f) >> 2);
  1297. }
  1298. static int __initdata l1parity = 1;
  1299. static int __init nol1parity(char *s)
  1300. {
  1301. l1parity = 0;
  1302. return 1;
  1303. }
  1304. __setup("nol1par", nol1parity);
  1305. static int __initdata l2parity = 1;
  1306. static int __init nol2parity(char *s)
  1307. {
  1308. l2parity = 0;
  1309. return 1;
  1310. }
  1311. __setup("nol2par", nol2parity);
  1312. /*
  1313. * Some MIPS CPUs can enable/disable for cache parity detection, but do
  1314. * it different ways.
  1315. */
  1316. static inline void parity_protection_init(void)
  1317. {
  1318. switch (current_cpu_type()) {
  1319. case CPU_24K:
  1320. case CPU_34K:
  1321. case CPU_74K:
  1322. case CPU_1004K:
  1323. case CPU_1074K:
  1324. case CPU_INTERAPTIV:
  1325. case CPU_PROAPTIV:
  1326. case CPU_P5600:
  1327. {
  1328. #define ERRCTL_PE 0x80000000
  1329. #define ERRCTL_L2P 0x00800000
  1330. unsigned long errctl;
  1331. unsigned int l1parity_present, l2parity_present;
  1332. errctl = read_c0_ecc();
  1333. errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
  1334. /* probe L1 parity support */
  1335. write_c0_ecc(errctl | ERRCTL_PE);
  1336. back_to_back_c0_hazard();
  1337. l1parity_present = (read_c0_ecc() & ERRCTL_PE);
  1338. /* probe L2 parity support */
  1339. write_c0_ecc(errctl|ERRCTL_L2P);
  1340. back_to_back_c0_hazard();
  1341. l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
  1342. if (l1parity_present && l2parity_present) {
  1343. if (l1parity)
  1344. errctl |= ERRCTL_PE;
  1345. if (l1parity ^ l2parity)
  1346. errctl |= ERRCTL_L2P;
  1347. } else if (l1parity_present) {
  1348. if (l1parity)
  1349. errctl |= ERRCTL_PE;
  1350. } else if (l2parity_present) {
  1351. if (l2parity)
  1352. errctl |= ERRCTL_L2P;
  1353. } else {
  1354. /* No parity available */
  1355. }
  1356. printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
  1357. write_c0_ecc(errctl);
  1358. back_to_back_c0_hazard();
  1359. errctl = read_c0_ecc();
  1360. printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
  1361. if (l1parity_present)
  1362. printk(KERN_INFO "Cache parity protection %sabled\n",
  1363. (errctl & ERRCTL_PE) ? "en" : "dis");
  1364. if (l2parity_present) {
  1365. if (l1parity_present && l1parity)
  1366. errctl ^= ERRCTL_L2P;
  1367. printk(KERN_INFO "L2 cache parity protection %sabled\n",
  1368. (errctl & ERRCTL_L2P) ? "en" : "dis");
  1369. }
  1370. }
  1371. break;
  1372. case CPU_5KC:
  1373. case CPU_5KE:
  1374. case CPU_LOONGSON1:
  1375. write_c0_ecc(0x80000000);
  1376. back_to_back_c0_hazard();
  1377. /* Set the PE bit (bit 31) in the c0_errctl register. */
  1378. printk(KERN_INFO "Cache parity protection %sabled\n",
  1379. (read_c0_ecc() & 0x80000000) ? "en" : "dis");
  1380. break;
  1381. case CPU_20KC:
  1382. case CPU_25KF:
  1383. /* Clear the DE bit (bit 16) in the c0_status register. */
  1384. printk(KERN_INFO "Enable cache parity protection for "
  1385. "MIPS 20KC/25KF CPUs.\n");
  1386. clear_c0_status(ST0_DE);
  1387. break;
  1388. default:
  1389. break;
  1390. }
  1391. }
  1392. asmlinkage void cache_parity_error(void)
  1393. {
  1394. const int field = 2 * sizeof(unsigned long);
  1395. unsigned int reg_val;
  1396. /* For the moment, report the problem and hang. */
  1397. printk("Cache error exception:\n");
  1398. printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
  1399. reg_val = read_c0_cacheerr();
  1400. printk("c0_cacheerr == %08x\n", reg_val);
  1401. printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
  1402. reg_val & (1<<30) ? "secondary" : "primary",
  1403. reg_val & (1<<31) ? "data" : "insn");
  1404. if (cpu_has_mips_r2 &&
  1405. ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
  1406. pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
  1407. reg_val & (1<<29) ? "ED " : "",
  1408. reg_val & (1<<28) ? "ET " : "",
  1409. reg_val & (1<<27) ? "ES " : "",
  1410. reg_val & (1<<26) ? "EE " : "",
  1411. reg_val & (1<<25) ? "EB " : "",
  1412. reg_val & (1<<24) ? "EI " : "",
  1413. reg_val & (1<<23) ? "E1 " : "",
  1414. reg_val & (1<<22) ? "E0 " : "");
  1415. } else {
  1416. pr_err("Error bits: %s%s%s%s%s%s%s\n",
  1417. reg_val & (1<<29) ? "ED " : "",
  1418. reg_val & (1<<28) ? "ET " : "",
  1419. reg_val & (1<<26) ? "EE " : "",
  1420. reg_val & (1<<25) ? "EB " : "",
  1421. reg_val & (1<<24) ? "EI " : "",
  1422. reg_val & (1<<23) ? "E1 " : "",
  1423. reg_val & (1<<22) ? "E0 " : "");
  1424. }
  1425. printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
  1426. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  1427. if (reg_val & (1<<22))
  1428. printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
  1429. if (reg_val & (1<<23))
  1430. printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
  1431. #endif
  1432. panic("Can't handle the cache error!");
  1433. }
  1434. asmlinkage void do_ftlb(void)
  1435. {
  1436. const int field = 2 * sizeof(unsigned long);
  1437. unsigned int reg_val;
  1438. /* For the moment, report the problem and hang. */
  1439. if (cpu_has_mips_r2 &&
  1440. ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
  1441. pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
  1442. read_c0_ecc());
  1443. pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
  1444. reg_val = read_c0_cacheerr();
  1445. pr_err("c0_cacheerr == %08x\n", reg_val);
  1446. if ((reg_val & 0xc0000000) == 0xc0000000) {
  1447. pr_err("Decoded c0_cacheerr: FTLB parity error\n");
  1448. } else {
  1449. pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
  1450. reg_val & (1<<30) ? "secondary" : "primary",
  1451. reg_val & (1<<31) ? "data" : "insn");
  1452. }
  1453. } else {
  1454. pr_err("FTLB error exception\n");
  1455. }
  1456. /* Just print the cacheerr bits for now */
  1457. cache_parity_error();
  1458. }
  1459. /*
  1460. * SDBBP EJTAG debug exception handler.
  1461. * We skip the instruction and return to the next instruction.
  1462. */
  1463. void ejtag_exception_handler(struct pt_regs *regs)
  1464. {
  1465. const int field = 2 * sizeof(unsigned long);
  1466. unsigned long depc, old_epc, old_ra;
  1467. unsigned int debug;
  1468. printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
  1469. depc = read_c0_depc();
  1470. debug = read_c0_debug();
  1471. printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
  1472. if (debug & 0x80000000) {
  1473. /*
  1474. * In branch delay slot.
  1475. * We cheat a little bit here and use EPC to calculate the
  1476. * debug return address (DEPC). EPC is restored after the
  1477. * calculation.
  1478. */
  1479. old_epc = regs->cp0_epc;
  1480. old_ra = regs->regs[31];
  1481. regs->cp0_epc = depc;
  1482. compute_return_epc(regs);
  1483. depc = regs->cp0_epc;
  1484. regs->cp0_epc = old_epc;
  1485. regs->regs[31] = old_ra;
  1486. } else
  1487. depc += 4;
  1488. write_c0_depc(depc);
  1489. #if 0
  1490. printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
  1491. write_c0_debug(debug | 0x100);
  1492. #endif
  1493. }
  1494. /*
  1495. * NMI exception handler.
  1496. * No lock; only written during early bootup by CPU 0.
  1497. */
  1498. static RAW_NOTIFIER_HEAD(nmi_chain);
  1499. int register_nmi_notifier(struct notifier_block *nb)
  1500. {
  1501. return raw_notifier_chain_register(&nmi_chain, nb);
  1502. }
  1503. void __noreturn nmi_exception_handler(struct pt_regs *regs)
  1504. {
  1505. char str[100];
  1506. raw_notifier_call_chain(&nmi_chain, 0, regs);
  1507. bust_spinlocks(1);
  1508. snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
  1509. smp_processor_id(), regs->cp0_epc);
  1510. regs->cp0_epc = read_c0_errorepc();
  1511. die(str, regs);
  1512. }
  1513. #define VECTORSPACING 0x100 /* for EI/VI mode */
  1514. unsigned long ebase;
  1515. unsigned long exception_handlers[32];
  1516. unsigned long vi_handlers[64];
  1517. void __init *set_except_vector(int n, void *addr)
  1518. {
  1519. unsigned long handler = (unsigned long) addr;
  1520. unsigned long old_handler;
  1521. #ifdef CONFIG_CPU_MICROMIPS
  1522. /*
  1523. * Only the TLB handlers are cache aligned with an even
  1524. * address. All other handlers are on an odd address and
  1525. * require no modification. Otherwise, MIPS32 mode will
  1526. * be entered when handling any TLB exceptions. That
  1527. * would be bad...since we must stay in microMIPS mode.
  1528. */
  1529. if (!(handler & 0x1))
  1530. handler |= 1;
  1531. #endif
  1532. old_handler = xchg(&exception_handlers[n], handler);
  1533. if (n == 0 && cpu_has_divec) {
  1534. #ifdef CONFIG_CPU_MICROMIPS
  1535. unsigned long jump_mask = ~((1 << 27) - 1);
  1536. #else
  1537. unsigned long jump_mask = ~((1 << 28) - 1);
  1538. #endif
  1539. u32 *buf = (u32 *)(ebase + 0x200);
  1540. unsigned int k0 = 26;
  1541. if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
  1542. uasm_i_j(&buf, handler & ~jump_mask);
  1543. uasm_i_nop(&buf);
  1544. } else {
  1545. UASM_i_LA(&buf, k0, handler);
  1546. uasm_i_jr(&buf, k0);
  1547. uasm_i_nop(&buf);
  1548. }
  1549. local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
  1550. }
  1551. return (void *)old_handler;
  1552. }
  1553. static void do_default_vi(void)
  1554. {
  1555. show_regs(get_irq_regs());
  1556. panic("Caught unexpected vectored interrupt.");
  1557. }
  1558. static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
  1559. {
  1560. unsigned long handler;
  1561. unsigned long old_handler = vi_handlers[n];
  1562. int srssets = current_cpu_data.srsets;
  1563. u16 *h;
  1564. unsigned char *b;
  1565. BUG_ON(!cpu_has_veic && !cpu_has_vint);
  1566. if (addr == NULL) {
  1567. handler = (unsigned long) do_default_vi;
  1568. srs = 0;
  1569. } else
  1570. handler = (unsigned long) addr;
  1571. vi_handlers[n] = handler;
  1572. b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
  1573. if (srs >= srssets)
  1574. panic("Shadow register set %d not supported", srs);
  1575. if (cpu_has_veic) {
  1576. if (board_bind_eic_interrupt)
  1577. board_bind_eic_interrupt(n, srs);
  1578. } else if (cpu_has_vint) {
  1579. /* SRSMap is only defined if shadow sets are implemented */
  1580. if (srssets > 1)
  1581. change_c0_srsmap(0xf << n*4, srs << n*4);
  1582. }
  1583. if (srs == 0) {
  1584. /*
  1585. * If no shadow set is selected then use the default handler
  1586. * that does normal register saving and standard interrupt exit
  1587. */
  1588. extern char except_vec_vi, except_vec_vi_lui;
  1589. extern char except_vec_vi_ori, except_vec_vi_end;
  1590. extern char rollback_except_vec_vi;
  1591. char *vec_start = using_rollback_handler() ?
  1592. &rollback_except_vec_vi : &except_vec_vi;
  1593. #if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
  1594. const int lui_offset = &except_vec_vi_lui - vec_start + 2;
  1595. const int ori_offset = &except_vec_vi_ori - vec_start + 2;
  1596. #else
  1597. const int lui_offset = &except_vec_vi_lui - vec_start;
  1598. const int ori_offset = &except_vec_vi_ori - vec_start;
  1599. #endif
  1600. const int handler_len = &except_vec_vi_end - vec_start;
  1601. if (handler_len > VECTORSPACING) {
  1602. /*
  1603. * Sigh... panicing won't help as the console
  1604. * is probably not configured :(
  1605. */
  1606. panic("VECTORSPACING too small");
  1607. }
  1608. set_handler(((unsigned long)b - ebase), vec_start,
  1609. #ifdef CONFIG_CPU_MICROMIPS
  1610. (handler_len - 1));
  1611. #else
  1612. handler_len);
  1613. #endif
  1614. h = (u16 *)(b + lui_offset);
  1615. *h = (handler >> 16) & 0xffff;
  1616. h = (u16 *)(b + ori_offset);
  1617. *h = (handler & 0xffff);
  1618. local_flush_icache_range((unsigned long)b,
  1619. (unsigned long)(b+handler_len));
  1620. }
  1621. else {
  1622. /*
  1623. * In other cases jump directly to the interrupt handler. It
  1624. * is the handler's responsibility to save registers if required
  1625. * (eg hi/lo) and return from the exception using "eret".
  1626. */
  1627. u32 insn;
  1628. h = (u16 *)b;
  1629. /* j handler */
  1630. #ifdef CONFIG_CPU_MICROMIPS
  1631. insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
  1632. #else
  1633. insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
  1634. #endif
  1635. h[0] = (insn >> 16) & 0xffff;
  1636. h[1] = insn & 0xffff;
  1637. h[2] = 0;
  1638. h[3] = 0;
  1639. local_flush_icache_range((unsigned long)b,
  1640. (unsigned long)(b+8));
  1641. }
  1642. return (void *)old_handler;
  1643. }
  1644. void *set_vi_handler(int n, vi_handler_t addr)
  1645. {
  1646. return set_vi_srs_handler(n, addr, 0);
  1647. }
  1648. extern void tlb_init(void);
  1649. /*
  1650. * Timer interrupt
  1651. */
  1652. int cp0_compare_irq;
  1653. EXPORT_SYMBOL_GPL(cp0_compare_irq);
  1654. int cp0_compare_irq_shift;
  1655. /*
  1656. * Performance counter IRQ or -1 if shared with timer
  1657. */
  1658. int cp0_perfcount_irq;
  1659. EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
  1660. static int noulri;
  1661. static int __init ulri_disable(char *s)
  1662. {
  1663. pr_info("Disabling ulri\n");
  1664. noulri = 1;
  1665. return 1;
  1666. }
  1667. __setup("noulri", ulri_disable);
  1668. /* configure STATUS register */
  1669. static void configure_status(void)
  1670. {
  1671. /*
  1672. * Disable coprocessors and select 32-bit or 64-bit addressing
  1673. * and the 16/32 or 32/32 FPR register model. Reset the BEV
  1674. * flag that some firmware may have left set and the TS bit (for
  1675. * IP27). Set XX for ISA IV code to work.
  1676. */
  1677. unsigned int status_set = ST0_CU0;
  1678. #ifdef CONFIG_64BIT
  1679. status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
  1680. #endif
  1681. if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
  1682. status_set |= ST0_XX;
  1683. if (cpu_has_dsp)
  1684. status_set |= ST0_MX;
  1685. change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
  1686. status_set);
  1687. }
  1688. /* configure HWRENA register */
  1689. static void configure_hwrena(void)
  1690. {
  1691. unsigned int hwrena = cpu_hwrena_impl_bits;
  1692. if (cpu_has_mips_r2)
  1693. hwrena |= 0x0000000f;
  1694. if (!noulri && cpu_has_userlocal)
  1695. hwrena |= (1 << 29);
  1696. if (hwrena)
  1697. write_c0_hwrena(hwrena);
  1698. }
  1699. static void configure_exception_vector(void)
  1700. {
  1701. if (cpu_has_veic || cpu_has_vint) {
  1702. unsigned long sr = set_c0_status(ST0_BEV);
  1703. write_c0_ebase(ebase);
  1704. write_c0_status(sr);
  1705. /* Setting vector spacing enables EI/VI mode */
  1706. change_c0_intctl(0x3e0, VECTORSPACING);
  1707. }
  1708. if (cpu_has_divec) {
  1709. if (cpu_has_mipsmt) {
  1710. unsigned int vpflags = dvpe();
  1711. set_c0_cause(CAUSEF_IV);
  1712. evpe(vpflags);
  1713. } else
  1714. set_c0_cause(CAUSEF_IV);
  1715. }
  1716. }
  1717. void per_cpu_trap_init(bool is_boot_cpu)
  1718. {
  1719. unsigned int cpu = smp_processor_id();
  1720. configure_status();
  1721. configure_hwrena();
  1722. configure_exception_vector();
  1723. /*
  1724. * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
  1725. *
  1726. * o read IntCtl.IPTI to determine the timer interrupt
  1727. * o read IntCtl.IPPCI to determine the performance counter interrupt
  1728. */
  1729. if (cpu_has_mips_r2) {
  1730. cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
  1731. cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
  1732. cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
  1733. if (cp0_perfcount_irq == cp0_compare_irq)
  1734. cp0_perfcount_irq = -1;
  1735. } else {
  1736. cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
  1737. cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
  1738. cp0_perfcount_irq = -1;
  1739. }
  1740. if (!cpu_data[cpu].asid_cache)
  1741. cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
  1742. atomic_inc(&init_mm.mm_count);
  1743. current->active_mm = &init_mm;
  1744. BUG_ON(current->mm);
  1745. enter_lazy_tlb(&init_mm, current);
  1746. /* Boot CPU's cache setup in setup_arch(). */
  1747. if (!is_boot_cpu)
  1748. cpu_cache_init();
  1749. tlb_init();
  1750. TLBMISS_HANDLER_SETUP();
  1751. }
  1752. /* Install CPU exception handler */
  1753. void set_handler(unsigned long offset, void *addr, unsigned long size)
  1754. {
  1755. #ifdef CONFIG_CPU_MICROMIPS
  1756. memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
  1757. #else
  1758. memcpy((void *)(ebase + offset), addr, size);
  1759. #endif
  1760. local_flush_icache_range(ebase + offset, ebase + offset + size);
  1761. }
  1762. static char panic_null_cerr[] =
  1763. "Trying to set NULL cache error exception handler";
  1764. /*
  1765. * Install uncached CPU exception handler.
  1766. * This is suitable only for the cache error exception which is the only
  1767. * exception handler that is being run uncached.
  1768. */
  1769. void set_uncached_handler(unsigned long offset, void *addr,
  1770. unsigned long size)
  1771. {
  1772. unsigned long uncached_ebase = CKSEG1ADDR(ebase);
  1773. if (!addr)
  1774. panic(panic_null_cerr);
  1775. memcpy((void *)(uncached_ebase + offset), addr, size);
  1776. }
  1777. static int __initdata rdhwr_noopt;
  1778. static int __init set_rdhwr_noopt(char *str)
  1779. {
  1780. rdhwr_noopt = 1;
  1781. return 1;
  1782. }
  1783. __setup("rdhwr_noopt", set_rdhwr_noopt);
  1784. void __init trap_init(void)
  1785. {
  1786. extern char except_vec3_generic;
  1787. extern char except_vec4;
  1788. extern char except_vec3_r4000;
  1789. unsigned long i;
  1790. check_wait();
  1791. #if defined(CONFIG_KGDB)
  1792. if (kgdb_early_setup)
  1793. return; /* Already done */
  1794. #endif
  1795. if (cpu_has_veic || cpu_has_vint) {
  1796. unsigned long size = 0x200 + VECTORSPACING*64;
  1797. ebase = (unsigned long)
  1798. __alloc_bootmem(size, 1 << fls(size), 0);
  1799. } else {
  1800. #ifdef CONFIG_KVM_GUEST
  1801. #define KVM_GUEST_KSEG0 0x40000000
  1802. ebase = KVM_GUEST_KSEG0;
  1803. #else
  1804. ebase = CKSEG0;
  1805. #endif
  1806. if (cpu_has_mips_r2)
  1807. ebase += (read_c0_ebase() & 0x3ffff000);
  1808. }
  1809. if (cpu_has_mmips) {
  1810. unsigned int config3 = read_c0_config3();
  1811. if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
  1812. write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
  1813. else
  1814. write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
  1815. }
  1816. if (board_ebase_setup)
  1817. board_ebase_setup();
  1818. per_cpu_trap_init(true);
  1819. /*
  1820. * Copy the generic exception handlers to their final destination.
  1821. * This will be overriden later as suitable for a particular
  1822. * configuration.
  1823. */
  1824. set_handler(0x180, &except_vec3_generic, 0x80);
  1825. /*
  1826. * Setup default vectors
  1827. */
  1828. for (i = 0; i <= 31; i++)
  1829. set_except_vector(i, handle_reserved);
  1830. /*
  1831. * Copy the EJTAG debug exception vector handler code to it's final
  1832. * destination.
  1833. */
  1834. if (cpu_has_ejtag && board_ejtag_handler_setup)
  1835. board_ejtag_handler_setup();
  1836. /*
  1837. * Only some CPUs have the watch exceptions.
  1838. */
  1839. if (cpu_has_watch)
  1840. set_except_vector(23, handle_watch);
  1841. /*
  1842. * Initialise interrupt handlers
  1843. */
  1844. if (cpu_has_veic || cpu_has_vint) {
  1845. int nvec = cpu_has_veic ? 64 : 8;
  1846. for (i = 0; i < nvec; i++)
  1847. set_vi_handler(i, NULL);
  1848. }
  1849. else if (cpu_has_divec)
  1850. set_handler(0x200, &except_vec4, 0x8);
  1851. /*
  1852. * Some CPUs can enable/disable for cache parity detection, but does
  1853. * it different ways.
  1854. */
  1855. parity_protection_init();
  1856. /*
  1857. * The Data Bus Errors / Instruction Bus Errors are signaled
  1858. * by external hardware. Therefore these two exceptions
  1859. * may have board specific handlers.
  1860. */
  1861. if (board_be_init)
  1862. board_be_init();
  1863. set_except_vector(0, using_rollback_handler() ? rollback_handle_int
  1864. : handle_int);
  1865. set_except_vector(1, handle_tlbm);
  1866. set_except_vector(2, handle_tlbl);
  1867. set_except_vector(3, handle_tlbs);
  1868. set_except_vector(4, handle_adel);
  1869. set_except_vector(5, handle_ades);
  1870. set_except_vector(6, handle_ibe);
  1871. set_except_vector(7, handle_dbe);
  1872. set_except_vector(8, handle_sys);
  1873. set_except_vector(9, handle_bp);
  1874. set_except_vector(10, rdhwr_noopt ? handle_ri :
  1875. (cpu_has_vtag_icache ?
  1876. handle_ri_rdhwr_vivt : handle_ri_rdhwr));
  1877. set_except_vector(11, handle_cpu);
  1878. set_except_vector(12, handle_ov);
  1879. set_except_vector(13, handle_tr);
  1880. set_except_vector(14, handle_msa_fpe);
  1881. if (current_cpu_type() == CPU_R6000 ||
  1882. current_cpu_type() == CPU_R6000A) {
  1883. /*
  1884. * The R6000 is the only R-series CPU that features a machine
  1885. * check exception (similar to the R4000 cache error) and
  1886. * unaligned ldc1/sdc1 exception. The handlers have not been
  1887. * written yet. Well, anyway there is no R6000 machine on the
  1888. * current list of targets for Linux/MIPS.
  1889. * (Duh, crap, there is someone with a triple R6k machine)
  1890. */
  1891. //set_except_vector(14, handle_mc);
  1892. //set_except_vector(15, handle_ndc);
  1893. }
  1894. if (board_nmi_handler_setup)
  1895. board_nmi_handler_setup();
  1896. if (cpu_has_fpu && !cpu_has_nofpuex)
  1897. set_except_vector(15, handle_fpe);
  1898. set_except_vector(16, handle_ftlb);
  1899. if (cpu_has_rixiex) {
  1900. set_except_vector(19, tlb_do_page_fault_0);
  1901. set_except_vector(20, tlb_do_page_fault_0);
  1902. }
  1903. set_except_vector(21, handle_msa);
  1904. set_except_vector(22, handle_mdmx);
  1905. if (cpu_has_mcheck)
  1906. set_except_vector(24, handle_mcheck);
  1907. if (cpu_has_mipsmt)
  1908. set_except_vector(25, handle_mt);
  1909. set_except_vector(26, handle_dsp);
  1910. if (board_cache_error_setup)
  1911. board_cache_error_setup();
  1912. if (cpu_has_vce)
  1913. /* Special exception: R4[04]00 uses also the divec space. */
  1914. set_handler(0x180, &except_vec3_r4000, 0x100);
  1915. else if (cpu_has_4kex)
  1916. set_handler(0x180, &except_vec3_generic, 0x80);
  1917. else
  1918. set_handler(0x080, &except_vec3_generic, 0x80);
  1919. local_flush_icache_range(ebase, ebase + 0x400);
  1920. sort_extable(__start___dbe_table, __stop___dbe_table);
  1921. cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
  1922. }
  1923. static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
  1924. void *v)
  1925. {
  1926. switch (cmd) {
  1927. case CPU_PM_ENTER_FAILED:
  1928. case CPU_PM_EXIT:
  1929. configure_status();
  1930. configure_hwrena();
  1931. configure_exception_vector();
  1932. /* Restore register with CPU number for TLB handlers */
  1933. TLBMISS_HANDLER_RESTORE();
  1934. break;
  1935. }
  1936. return NOTIFY_OK;
  1937. }
  1938. static struct notifier_block trap_pm_notifier_block = {
  1939. .notifier_call = trap_pm_notifier,
  1940. };
  1941. static int __init trap_pm_init(void)
  1942. {
  1943. return cpu_pm_register_notifier(&trap_pm_notifier_block);
  1944. }
  1945. arch_initcall(trap_pm_init);