cpu-probe.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389
  1. /*
  2. * Processor capabilities determination functions.
  3. *
  4. * Copyright (C) xxxx the Anonymous
  5. * Copyright (C) 1994 - 2006 Ralf Baechle
  6. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  7. * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/stddef.h>
  19. #include <linux/export.h>
  20. #include <asm/bugs.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-type.h>
  23. #include <asm/fpu.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/mipsmtregs.h>
  26. #include <asm/msa.h>
  27. #include <asm/watch.h>
  28. #include <asm/elf.h>
  29. #include <asm/pgtable-bits.h>
  30. #include <asm/spram.h>
  31. #include <asm/uaccess.h>
  32. static int mips_fpu_disabled;
  33. static int __init fpu_disable(char *s)
  34. {
  35. cpu_data[0].options &= ~MIPS_CPU_FPU;
  36. mips_fpu_disabled = 1;
  37. return 1;
  38. }
  39. __setup("nofpu", fpu_disable);
  40. int mips_dsp_disabled;
  41. static int __init dsp_disable(char *s)
  42. {
  43. cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  44. mips_dsp_disabled = 1;
  45. return 1;
  46. }
  47. __setup("nodsp", dsp_disable);
  48. static int mips_htw_disabled;
  49. static int __init htw_disable(char *s)
  50. {
  51. mips_htw_disabled = 1;
  52. cpu_data[0].options &= ~MIPS_CPU_HTW;
  53. write_c0_pwctl(read_c0_pwctl() &
  54. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  55. return 1;
  56. }
  57. __setup("nohtw", htw_disable);
  58. static int mips_ftlb_disabled;
  59. static int mips_has_ftlb_configured;
  60. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable);
  61. static int __init ftlb_disable(char *s)
  62. {
  63. unsigned int config4, mmuextdef;
  64. /*
  65. * If the core hasn't done any FTLB configuration, there is nothing
  66. * for us to do here.
  67. */
  68. if (!mips_has_ftlb_configured)
  69. return 1;
  70. /* Disable it in the boot cpu */
  71. set_ftlb_enable(&cpu_data[0], 0);
  72. back_to_back_c0_hazard();
  73. config4 = read_c0_config4();
  74. /* Check that FTLB has been disabled */
  75. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  76. /* MMUSIZEEXT == VTLB ON, FTLB OFF */
  77. if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
  78. /* This should never happen */
  79. pr_warn("FTLB could not be disabled!\n");
  80. return 1;
  81. }
  82. mips_ftlb_disabled = 1;
  83. mips_has_ftlb_configured = 0;
  84. /*
  85. * noftlb is mainly used for debug purposes so print
  86. * an informative message instead of using pr_debug()
  87. */
  88. pr_info("FTLB has been disabled\n");
  89. /*
  90. * Some of these bits are duplicated in the decode_config4.
  91. * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
  92. * once FTLB has been disabled so undo what decode_config4 did.
  93. */
  94. cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
  95. cpu_data[0].tlbsizeftlbsets;
  96. cpu_data[0].tlbsizeftlbsets = 0;
  97. cpu_data[0].tlbsizeftlbways = 0;
  98. return 1;
  99. }
  100. __setup("noftlb", ftlb_disable);
  101. static inline void check_errata(void)
  102. {
  103. struct cpuinfo_mips *c = &current_cpu_data;
  104. switch (current_cpu_type()) {
  105. case CPU_34K:
  106. /*
  107. * Erratum "RPS May Cause Incorrect Instruction Execution"
  108. * This code only handles VPE0, any SMP/RTOS code
  109. * making use of VPE1 will be responsable for that VPE.
  110. */
  111. if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
  112. write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
  113. break;
  114. default:
  115. break;
  116. }
  117. }
  118. void __init check_bugs32(void)
  119. {
  120. check_errata();
  121. }
  122. /*
  123. * Probe whether cpu has config register by trying to play with
  124. * alternate cache bit and see whether it matters.
  125. * It's used by cpu_probe to distinguish between R3000A and R3081.
  126. */
  127. static inline int cpu_has_confreg(void)
  128. {
  129. #ifdef CONFIG_CPU_R3000
  130. extern unsigned long r3k_cache_size(unsigned long);
  131. unsigned long size1, size2;
  132. unsigned long cfg = read_c0_conf();
  133. size1 = r3k_cache_size(ST0_ISC);
  134. write_c0_conf(cfg ^ R30XX_CONF_AC);
  135. size2 = r3k_cache_size(ST0_ISC);
  136. write_c0_conf(cfg);
  137. return size1 != size2;
  138. #else
  139. return 0;
  140. #endif
  141. }
  142. static inline void set_elf_platform(int cpu, const char *plat)
  143. {
  144. if (cpu == 0)
  145. __elf_platform = plat;
  146. }
  147. /*
  148. * Get the FPU Implementation/Revision.
  149. */
  150. static inline unsigned long cpu_get_fpu_id(void)
  151. {
  152. unsigned long tmp, fpu_id;
  153. tmp = read_c0_status();
  154. __enable_fpu(FPU_AS_IS);
  155. fpu_id = read_32bit_cp1_register(CP1_REVISION);
  156. write_c0_status(tmp);
  157. return fpu_id;
  158. }
  159. /*
  160. * Check the CPU has an FPU the official way.
  161. */
  162. static inline int __cpu_has_fpu(void)
  163. {
  164. return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
  165. }
  166. static inline unsigned long cpu_get_msa_id(void)
  167. {
  168. unsigned long status, msa_id;
  169. status = read_c0_status();
  170. __enable_fpu(FPU_64BIT);
  171. enable_msa();
  172. msa_id = read_msa_ir();
  173. disable_msa();
  174. write_c0_status(status);
  175. return msa_id;
  176. }
  177. static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
  178. {
  179. #ifdef __NEED_VMBITS_PROBE
  180. write_c0_entryhi(0x3fffffffffffe000ULL);
  181. back_to_back_c0_hazard();
  182. c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
  183. #endif
  184. }
  185. static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
  186. {
  187. switch (isa) {
  188. case MIPS_CPU_ISA_M64R2:
  189. c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
  190. case MIPS_CPU_ISA_M64R1:
  191. c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
  192. case MIPS_CPU_ISA_V:
  193. c->isa_level |= MIPS_CPU_ISA_V;
  194. case MIPS_CPU_ISA_IV:
  195. c->isa_level |= MIPS_CPU_ISA_IV;
  196. case MIPS_CPU_ISA_III:
  197. c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
  198. break;
  199. case MIPS_CPU_ISA_M32R2:
  200. c->isa_level |= MIPS_CPU_ISA_M32R2;
  201. case MIPS_CPU_ISA_M32R1:
  202. c->isa_level |= MIPS_CPU_ISA_M32R1;
  203. case MIPS_CPU_ISA_II:
  204. c->isa_level |= MIPS_CPU_ISA_II;
  205. break;
  206. }
  207. }
  208. static char unknown_isa[] = KERN_ERR \
  209. "Unsupported ISA type, c0.config0: %d.";
  210. static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
  211. {
  212. unsigned int probability = c->tlbsize / c->tlbsizevtlb;
  213. /*
  214. * 0 = All TLBWR instructions go to FTLB
  215. * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
  216. * FTLB and 1 goes to the VTLB.
  217. * 2 = 7:1: As above with 7:1 ratio.
  218. * 3 = 3:1: As above with 3:1 ratio.
  219. *
  220. * Use the linear midpoint as the probability threshold.
  221. */
  222. if (probability >= 12)
  223. return 1;
  224. else if (probability >= 6)
  225. return 2;
  226. else
  227. /*
  228. * So FTLB is less than 4 times bigger than VTLB.
  229. * A 3:1 ratio can still be useful though.
  230. */
  231. return 3;
  232. }
  233. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
  234. {
  235. unsigned int config6;
  236. /* It's implementation dependent how the FTLB can be enabled */
  237. switch (c->cputype) {
  238. case CPU_PROAPTIV:
  239. case CPU_P5600:
  240. /* proAptiv & related cores use Config6 to enable the FTLB */
  241. config6 = read_c0_config6();
  242. /* Clear the old probability value */
  243. config6 &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
  244. if (enable)
  245. /* Enable FTLB */
  246. write_c0_config6(config6 |
  247. (calculate_ftlb_probability(c)
  248. << MIPS_CONF6_FTLBP_SHIFT)
  249. | MIPS_CONF6_FTLBEN);
  250. else
  251. /* Disable FTLB */
  252. write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
  253. back_to_back_c0_hazard();
  254. break;
  255. }
  256. }
  257. static inline unsigned int decode_config0(struct cpuinfo_mips *c)
  258. {
  259. unsigned int config0;
  260. int isa;
  261. config0 = read_c0_config();
  262. /*
  263. * Look for Standard TLB or Dual VTLB and FTLB
  264. */
  265. if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
  266. (((config0 & MIPS_CONF_MT) >> 7) == 4))
  267. c->options |= MIPS_CPU_TLB;
  268. isa = (config0 & MIPS_CONF_AT) >> 13;
  269. switch (isa) {
  270. case 0:
  271. switch ((config0 & MIPS_CONF_AR) >> 10) {
  272. case 0:
  273. set_isa(c, MIPS_CPU_ISA_M32R1);
  274. break;
  275. case 1:
  276. set_isa(c, MIPS_CPU_ISA_M32R2);
  277. break;
  278. default:
  279. goto unknown;
  280. }
  281. break;
  282. case 2:
  283. switch ((config0 & MIPS_CONF_AR) >> 10) {
  284. case 0:
  285. set_isa(c, MIPS_CPU_ISA_M64R1);
  286. break;
  287. case 1:
  288. set_isa(c, MIPS_CPU_ISA_M64R2);
  289. break;
  290. default:
  291. goto unknown;
  292. }
  293. break;
  294. default:
  295. goto unknown;
  296. }
  297. return config0 & MIPS_CONF_M;
  298. unknown:
  299. panic(unknown_isa, config0);
  300. }
  301. static inline unsigned int decode_config1(struct cpuinfo_mips *c)
  302. {
  303. unsigned int config1;
  304. config1 = read_c0_config1();
  305. if (config1 & MIPS_CONF1_MD)
  306. c->ases |= MIPS_ASE_MDMX;
  307. if (config1 & MIPS_CONF1_WR)
  308. c->options |= MIPS_CPU_WATCH;
  309. if (config1 & MIPS_CONF1_CA)
  310. c->ases |= MIPS_ASE_MIPS16;
  311. if (config1 & MIPS_CONF1_EP)
  312. c->options |= MIPS_CPU_EJTAG;
  313. if (config1 & MIPS_CONF1_FP) {
  314. c->options |= MIPS_CPU_FPU;
  315. c->options |= MIPS_CPU_32FPR;
  316. }
  317. if (cpu_has_tlb) {
  318. c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
  319. c->tlbsizevtlb = c->tlbsize;
  320. c->tlbsizeftlbsets = 0;
  321. }
  322. return config1 & MIPS_CONF_M;
  323. }
  324. static inline unsigned int decode_config2(struct cpuinfo_mips *c)
  325. {
  326. unsigned int config2;
  327. config2 = read_c0_config2();
  328. if (config2 & MIPS_CONF2_SL)
  329. c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
  330. return config2 & MIPS_CONF_M;
  331. }
  332. static inline unsigned int decode_config3(struct cpuinfo_mips *c)
  333. {
  334. unsigned int config3;
  335. config3 = read_c0_config3();
  336. if (config3 & MIPS_CONF3_SM) {
  337. c->ases |= MIPS_ASE_SMARTMIPS;
  338. c->options |= MIPS_CPU_RIXI;
  339. }
  340. if (config3 & MIPS_CONF3_RXI)
  341. c->options |= MIPS_CPU_RIXI;
  342. if (config3 & MIPS_CONF3_DSP)
  343. c->ases |= MIPS_ASE_DSP;
  344. if (config3 & MIPS_CONF3_DSP2P)
  345. c->ases |= MIPS_ASE_DSP2P;
  346. if (config3 & MIPS_CONF3_VINT)
  347. c->options |= MIPS_CPU_VINT;
  348. if (config3 & MIPS_CONF3_VEIC)
  349. c->options |= MIPS_CPU_VEIC;
  350. if (config3 & MIPS_CONF3_MT)
  351. c->ases |= MIPS_ASE_MIPSMT;
  352. if (config3 & MIPS_CONF3_ULRI)
  353. c->options |= MIPS_CPU_ULRI;
  354. if (config3 & MIPS_CONF3_ISA)
  355. c->options |= MIPS_CPU_MICROMIPS;
  356. if (config3 & MIPS_CONF3_VZ)
  357. c->ases |= MIPS_ASE_VZ;
  358. if (config3 & MIPS_CONF3_SC)
  359. c->options |= MIPS_CPU_SEGMENTS;
  360. if (config3 & MIPS_CONF3_MSA)
  361. c->ases |= MIPS_ASE_MSA;
  362. /* Only tested on 32-bit cores */
  363. if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT))
  364. c->options |= MIPS_CPU_HTW;
  365. return config3 & MIPS_CONF_M;
  366. }
  367. static inline unsigned int decode_config4(struct cpuinfo_mips *c)
  368. {
  369. unsigned int config4;
  370. unsigned int newcf4;
  371. unsigned int mmuextdef;
  372. unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
  373. config4 = read_c0_config4();
  374. if (cpu_has_tlb) {
  375. if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
  376. c->options |= MIPS_CPU_TLBINV;
  377. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  378. switch (mmuextdef) {
  379. case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
  380. c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
  381. c->tlbsizevtlb = c->tlbsize;
  382. break;
  383. case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
  384. c->tlbsizevtlb +=
  385. ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
  386. MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
  387. c->tlbsize = c->tlbsizevtlb;
  388. ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
  389. /* fall through */
  390. case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
  391. if (mips_ftlb_disabled)
  392. break;
  393. newcf4 = (config4 & ~ftlb_page) |
  394. (page_size_ftlb(mmuextdef) <<
  395. MIPS_CONF4_FTLBPAGESIZE_SHIFT);
  396. write_c0_config4(newcf4);
  397. back_to_back_c0_hazard();
  398. config4 = read_c0_config4();
  399. if (config4 != newcf4) {
  400. pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
  401. PAGE_SIZE, config4);
  402. /* Switch FTLB off */
  403. set_ftlb_enable(c, 0);
  404. break;
  405. }
  406. c->tlbsizeftlbsets = 1 <<
  407. ((config4 & MIPS_CONF4_FTLBSETS) >>
  408. MIPS_CONF4_FTLBSETS_SHIFT);
  409. c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
  410. MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
  411. c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
  412. mips_has_ftlb_configured = 1;
  413. break;
  414. }
  415. }
  416. c->kscratch_mask = (config4 >> 16) & 0xff;
  417. return config4 & MIPS_CONF_M;
  418. }
  419. static inline unsigned int decode_config5(struct cpuinfo_mips *c)
  420. {
  421. unsigned int config5;
  422. config5 = read_c0_config5();
  423. config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
  424. write_c0_config5(config5);
  425. if (config5 & MIPS_CONF5_EVA)
  426. c->options |= MIPS_CPU_EVA;
  427. if (config5 & MIPS_CONF5_MRP)
  428. c->options |= MIPS_CPU_MAAR;
  429. return config5 & MIPS_CONF_M;
  430. }
  431. static void decode_configs(struct cpuinfo_mips *c)
  432. {
  433. int ok;
  434. /* MIPS32 or MIPS64 compliant CPU. */
  435. c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
  436. MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
  437. c->scache.flags = MIPS_CACHE_NOT_PRESENT;
  438. /* Enable FTLB if present and not disabled */
  439. set_ftlb_enable(c, !mips_ftlb_disabled);
  440. ok = decode_config0(c); /* Read Config registers. */
  441. BUG_ON(!ok); /* Arch spec violation! */
  442. if (ok)
  443. ok = decode_config1(c);
  444. if (ok)
  445. ok = decode_config2(c);
  446. if (ok)
  447. ok = decode_config3(c);
  448. if (ok)
  449. ok = decode_config4(c);
  450. if (ok)
  451. ok = decode_config5(c);
  452. mips_probe_watch_registers(c);
  453. if (cpu_has_rixi) {
  454. /* Enable the RIXI exceptions */
  455. write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
  456. back_to_back_c0_hazard();
  457. /* Verify the IEC bit is set */
  458. if (read_c0_pagegrain() & PG_IEC)
  459. c->options |= MIPS_CPU_RIXIEX;
  460. }
  461. #ifndef CONFIG_MIPS_CPS
  462. if (cpu_has_mips_r2) {
  463. c->core = get_ebase_cpunum();
  464. if (cpu_has_mipsmt)
  465. c->core >>= fls(core_nvpes()) - 1;
  466. }
  467. #endif
  468. }
  469. #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
  470. | MIPS_CPU_COUNTER)
  471. static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
  472. {
  473. switch (c->processor_id & PRID_IMP_MASK) {
  474. case PRID_IMP_R2000:
  475. c->cputype = CPU_R2000;
  476. __cpu_name[cpu] = "R2000";
  477. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  478. MIPS_CPU_NOFPUEX;
  479. if (__cpu_has_fpu())
  480. c->options |= MIPS_CPU_FPU;
  481. c->tlbsize = 64;
  482. break;
  483. case PRID_IMP_R3000:
  484. if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
  485. if (cpu_has_confreg()) {
  486. c->cputype = CPU_R3081E;
  487. __cpu_name[cpu] = "R3081";
  488. } else {
  489. c->cputype = CPU_R3000A;
  490. __cpu_name[cpu] = "R3000A";
  491. }
  492. } else {
  493. c->cputype = CPU_R3000;
  494. __cpu_name[cpu] = "R3000";
  495. }
  496. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  497. MIPS_CPU_NOFPUEX;
  498. if (__cpu_has_fpu())
  499. c->options |= MIPS_CPU_FPU;
  500. c->tlbsize = 64;
  501. break;
  502. case PRID_IMP_R4000:
  503. if (read_c0_config() & CONF_SC) {
  504. if ((c->processor_id & PRID_REV_MASK) >=
  505. PRID_REV_R4400) {
  506. c->cputype = CPU_R4400PC;
  507. __cpu_name[cpu] = "R4400PC";
  508. } else {
  509. c->cputype = CPU_R4000PC;
  510. __cpu_name[cpu] = "R4000PC";
  511. }
  512. } else {
  513. int cca = read_c0_config() & CONF_CM_CMASK;
  514. int mc;
  515. /*
  516. * SC and MC versions can't be reliably told apart,
  517. * but only the latter support coherent caching
  518. * modes so assume the firmware has set the KSEG0
  519. * coherency attribute reasonably (if uncached, we
  520. * assume SC).
  521. */
  522. switch (cca) {
  523. case CONF_CM_CACHABLE_CE:
  524. case CONF_CM_CACHABLE_COW:
  525. case CONF_CM_CACHABLE_CUW:
  526. mc = 1;
  527. break;
  528. default:
  529. mc = 0;
  530. break;
  531. }
  532. if ((c->processor_id & PRID_REV_MASK) >=
  533. PRID_REV_R4400) {
  534. c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
  535. __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
  536. } else {
  537. c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
  538. __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
  539. }
  540. }
  541. set_isa(c, MIPS_CPU_ISA_III);
  542. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  543. MIPS_CPU_WATCH | MIPS_CPU_VCE |
  544. MIPS_CPU_LLSC;
  545. c->tlbsize = 48;
  546. break;
  547. case PRID_IMP_VR41XX:
  548. set_isa(c, MIPS_CPU_ISA_III);
  549. c->options = R4K_OPTS;
  550. c->tlbsize = 32;
  551. switch (c->processor_id & 0xf0) {
  552. case PRID_REV_VR4111:
  553. c->cputype = CPU_VR4111;
  554. __cpu_name[cpu] = "NEC VR4111";
  555. break;
  556. case PRID_REV_VR4121:
  557. c->cputype = CPU_VR4121;
  558. __cpu_name[cpu] = "NEC VR4121";
  559. break;
  560. case PRID_REV_VR4122:
  561. if ((c->processor_id & 0xf) < 0x3) {
  562. c->cputype = CPU_VR4122;
  563. __cpu_name[cpu] = "NEC VR4122";
  564. } else {
  565. c->cputype = CPU_VR4181A;
  566. __cpu_name[cpu] = "NEC VR4181A";
  567. }
  568. break;
  569. case PRID_REV_VR4130:
  570. if ((c->processor_id & 0xf) < 0x4) {
  571. c->cputype = CPU_VR4131;
  572. __cpu_name[cpu] = "NEC VR4131";
  573. } else {
  574. c->cputype = CPU_VR4133;
  575. c->options |= MIPS_CPU_LLSC;
  576. __cpu_name[cpu] = "NEC VR4133";
  577. }
  578. break;
  579. default:
  580. printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
  581. c->cputype = CPU_VR41XX;
  582. __cpu_name[cpu] = "NEC Vr41xx";
  583. break;
  584. }
  585. break;
  586. case PRID_IMP_R4300:
  587. c->cputype = CPU_R4300;
  588. __cpu_name[cpu] = "R4300";
  589. set_isa(c, MIPS_CPU_ISA_III);
  590. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  591. MIPS_CPU_LLSC;
  592. c->tlbsize = 32;
  593. break;
  594. case PRID_IMP_R4600:
  595. c->cputype = CPU_R4600;
  596. __cpu_name[cpu] = "R4600";
  597. set_isa(c, MIPS_CPU_ISA_III);
  598. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  599. MIPS_CPU_LLSC;
  600. c->tlbsize = 48;
  601. break;
  602. #if 0
  603. case PRID_IMP_R4650:
  604. /*
  605. * This processor doesn't have an MMU, so it's not
  606. * "real easy" to run Linux on it. It is left purely
  607. * for documentation. Commented out because it shares
  608. * it's c0_prid id number with the TX3900.
  609. */
  610. c->cputype = CPU_R4650;
  611. __cpu_name[cpu] = "R4650";
  612. set_isa(c, MIPS_CPU_ISA_III);
  613. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
  614. c->tlbsize = 48;
  615. break;
  616. #endif
  617. case PRID_IMP_TX39:
  618. c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
  619. if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
  620. c->cputype = CPU_TX3927;
  621. __cpu_name[cpu] = "TX3927";
  622. c->tlbsize = 64;
  623. } else {
  624. switch (c->processor_id & PRID_REV_MASK) {
  625. case PRID_REV_TX3912:
  626. c->cputype = CPU_TX3912;
  627. __cpu_name[cpu] = "TX3912";
  628. c->tlbsize = 32;
  629. break;
  630. case PRID_REV_TX3922:
  631. c->cputype = CPU_TX3922;
  632. __cpu_name[cpu] = "TX3922";
  633. c->tlbsize = 64;
  634. break;
  635. }
  636. }
  637. break;
  638. case PRID_IMP_R4700:
  639. c->cputype = CPU_R4700;
  640. __cpu_name[cpu] = "R4700";
  641. set_isa(c, MIPS_CPU_ISA_III);
  642. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  643. MIPS_CPU_LLSC;
  644. c->tlbsize = 48;
  645. break;
  646. case PRID_IMP_TX49:
  647. c->cputype = CPU_TX49XX;
  648. __cpu_name[cpu] = "R49XX";
  649. set_isa(c, MIPS_CPU_ISA_III);
  650. c->options = R4K_OPTS | MIPS_CPU_LLSC;
  651. if (!(c->processor_id & 0x08))
  652. c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
  653. c->tlbsize = 48;
  654. break;
  655. case PRID_IMP_R5000:
  656. c->cputype = CPU_R5000;
  657. __cpu_name[cpu] = "R5000";
  658. set_isa(c, MIPS_CPU_ISA_IV);
  659. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  660. MIPS_CPU_LLSC;
  661. c->tlbsize = 48;
  662. break;
  663. case PRID_IMP_R5432:
  664. c->cputype = CPU_R5432;
  665. __cpu_name[cpu] = "R5432";
  666. set_isa(c, MIPS_CPU_ISA_IV);
  667. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  668. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  669. c->tlbsize = 48;
  670. break;
  671. case PRID_IMP_R5500:
  672. c->cputype = CPU_R5500;
  673. __cpu_name[cpu] = "R5500";
  674. set_isa(c, MIPS_CPU_ISA_IV);
  675. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  676. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  677. c->tlbsize = 48;
  678. break;
  679. case PRID_IMP_NEVADA:
  680. c->cputype = CPU_NEVADA;
  681. __cpu_name[cpu] = "Nevada";
  682. set_isa(c, MIPS_CPU_ISA_IV);
  683. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  684. MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
  685. c->tlbsize = 48;
  686. break;
  687. case PRID_IMP_R6000:
  688. c->cputype = CPU_R6000;
  689. __cpu_name[cpu] = "R6000";
  690. set_isa(c, MIPS_CPU_ISA_II);
  691. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  692. MIPS_CPU_LLSC;
  693. c->tlbsize = 32;
  694. break;
  695. case PRID_IMP_R6000A:
  696. c->cputype = CPU_R6000A;
  697. __cpu_name[cpu] = "R6000A";
  698. set_isa(c, MIPS_CPU_ISA_II);
  699. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  700. MIPS_CPU_LLSC;
  701. c->tlbsize = 32;
  702. break;
  703. case PRID_IMP_RM7000:
  704. c->cputype = CPU_RM7000;
  705. __cpu_name[cpu] = "RM7000";
  706. set_isa(c, MIPS_CPU_ISA_IV);
  707. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  708. MIPS_CPU_LLSC;
  709. /*
  710. * Undocumented RM7000: Bit 29 in the info register of
  711. * the RM7000 v2.0 indicates if the TLB has 48 or 64
  712. * entries.
  713. *
  714. * 29 1 => 64 entry JTLB
  715. * 0 => 48 entry JTLB
  716. */
  717. c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
  718. break;
  719. case PRID_IMP_R8000:
  720. c->cputype = CPU_R8000;
  721. __cpu_name[cpu] = "RM8000";
  722. set_isa(c, MIPS_CPU_ISA_IV);
  723. c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
  724. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  725. MIPS_CPU_LLSC;
  726. c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
  727. break;
  728. case PRID_IMP_R10000:
  729. c->cputype = CPU_R10000;
  730. __cpu_name[cpu] = "R10000";
  731. set_isa(c, MIPS_CPU_ISA_IV);
  732. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  733. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  734. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  735. MIPS_CPU_LLSC;
  736. c->tlbsize = 64;
  737. break;
  738. case PRID_IMP_R12000:
  739. c->cputype = CPU_R12000;
  740. __cpu_name[cpu] = "R12000";
  741. set_isa(c, MIPS_CPU_ISA_IV);
  742. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  743. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  744. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  745. MIPS_CPU_LLSC;
  746. c->tlbsize = 64;
  747. break;
  748. case PRID_IMP_R14000:
  749. c->cputype = CPU_R14000;
  750. __cpu_name[cpu] = "R14000";
  751. set_isa(c, MIPS_CPU_ISA_IV);
  752. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  753. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  754. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  755. MIPS_CPU_LLSC;
  756. c->tlbsize = 64;
  757. break;
  758. case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
  759. switch (c->processor_id & PRID_REV_MASK) {
  760. case PRID_REV_LOONGSON2E:
  761. c->cputype = CPU_LOONGSON2;
  762. __cpu_name[cpu] = "ICT Loongson-2";
  763. set_elf_platform(cpu, "loongson2e");
  764. set_isa(c, MIPS_CPU_ISA_III);
  765. break;
  766. case PRID_REV_LOONGSON2F:
  767. c->cputype = CPU_LOONGSON2;
  768. __cpu_name[cpu] = "ICT Loongson-2";
  769. set_elf_platform(cpu, "loongson2f");
  770. set_isa(c, MIPS_CPU_ISA_III);
  771. break;
  772. case PRID_REV_LOONGSON3A:
  773. c->cputype = CPU_LOONGSON3;
  774. __cpu_name[cpu] = "ICT Loongson-3";
  775. set_elf_platform(cpu, "loongson3a");
  776. set_isa(c, MIPS_CPU_ISA_M64R1);
  777. break;
  778. case PRID_REV_LOONGSON3B_R1:
  779. case PRID_REV_LOONGSON3B_R2:
  780. c->cputype = CPU_LOONGSON3;
  781. __cpu_name[cpu] = "ICT Loongson-3";
  782. set_elf_platform(cpu, "loongson3b");
  783. set_isa(c, MIPS_CPU_ISA_M64R1);
  784. break;
  785. }
  786. c->options = R4K_OPTS |
  787. MIPS_CPU_FPU | MIPS_CPU_LLSC |
  788. MIPS_CPU_32FPR;
  789. c->tlbsize = 64;
  790. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  791. break;
  792. case PRID_IMP_LOONGSON_32: /* Loongson-1 */
  793. decode_configs(c);
  794. c->cputype = CPU_LOONGSON1;
  795. switch (c->processor_id & PRID_REV_MASK) {
  796. case PRID_REV_LOONGSON1B:
  797. __cpu_name[cpu] = "Loongson 1B";
  798. break;
  799. }
  800. break;
  801. }
  802. }
  803. static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
  804. {
  805. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  806. switch (c->processor_id & PRID_IMP_MASK) {
  807. case PRID_IMP_4KC:
  808. c->cputype = CPU_4KC;
  809. c->writecombine = _CACHE_UNCACHED;
  810. __cpu_name[cpu] = "MIPS 4Kc";
  811. break;
  812. case PRID_IMP_4KEC:
  813. case PRID_IMP_4KECR2:
  814. c->cputype = CPU_4KEC;
  815. c->writecombine = _CACHE_UNCACHED;
  816. __cpu_name[cpu] = "MIPS 4KEc";
  817. break;
  818. case PRID_IMP_4KSC:
  819. case PRID_IMP_4KSD:
  820. c->cputype = CPU_4KSC;
  821. c->writecombine = _CACHE_UNCACHED;
  822. __cpu_name[cpu] = "MIPS 4KSc";
  823. break;
  824. case PRID_IMP_5KC:
  825. c->cputype = CPU_5KC;
  826. c->writecombine = _CACHE_UNCACHED;
  827. __cpu_name[cpu] = "MIPS 5Kc";
  828. break;
  829. case PRID_IMP_5KE:
  830. c->cputype = CPU_5KE;
  831. c->writecombine = _CACHE_UNCACHED;
  832. __cpu_name[cpu] = "MIPS 5KE";
  833. break;
  834. case PRID_IMP_20KC:
  835. c->cputype = CPU_20KC;
  836. c->writecombine = _CACHE_UNCACHED;
  837. __cpu_name[cpu] = "MIPS 20Kc";
  838. break;
  839. case PRID_IMP_24K:
  840. c->cputype = CPU_24K;
  841. c->writecombine = _CACHE_UNCACHED;
  842. __cpu_name[cpu] = "MIPS 24Kc";
  843. break;
  844. case PRID_IMP_24KE:
  845. c->cputype = CPU_24K;
  846. c->writecombine = _CACHE_UNCACHED;
  847. __cpu_name[cpu] = "MIPS 24KEc";
  848. break;
  849. case PRID_IMP_25KF:
  850. c->cputype = CPU_25KF;
  851. c->writecombine = _CACHE_UNCACHED;
  852. __cpu_name[cpu] = "MIPS 25Kc";
  853. break;
  854. case PRID_IMP_34K:
  855. c->cputype = CPU_34K;
  856. c->writecombine = _CACHE_UNCACHED;
  857. __cpu_name[cpu] = "MIPS 34Kc";
  858. break;
  859. case PRID_IMP_74K:
  860. c->cputype = CPU_74K;
  861. c->writecombine = _CACHE_UNCACHED;
  862. __cpu_name[cpu] = "MIPS 74Kc";
  863. break;
  864. case PRID_IMP_M14KC:
  865. c->cputype = CPU_M14KC;
  866. c->writecombine = _CACHE_UNCACHED;
  867. __cpu_name[cpu] = "MIPS M14Kc";
  868. break;
  869. case PRID_IMP_M14KEC:
  870. c->cputype = CPU_M14KEC;
  871. c->writecombine = _CACHE_UNCACHED;
  872. __cpu_name[cpu] = "MIPS M14KEc";
  873. break;
  874. case PRID_IMP_1004K:
  875. c->cputype = CPU_1004K;
  876. c->writecombine = _CACHE_UNCACHED;
  877. __cpu_name[cpu] = "MIPS 1004Kc";
  878. break;
  879. case PRID_IMP_1074K:
  880. c->cputype = CPU_1074K;
  881. c->writecombine = _CACHE_UNCACHED;
  882. __cpu_name[cpu] = "MIPS 1074Kc";
  883. break;
  884. case PRID_IMP_INTERAPTIV_UP:
  885. c->cputype = CPU_INTERAPTIV;
  886. __cpu_name[cpu] = "MIPS interAptiv";
  887. break;
  888. case PRID_IMP_INTERAPTIV_MP:
  889. c->cputype = CPU_INTERAPTIV;
  890. __cpu_name[cpu] = "MIPS interAptiv (multi)";
  891. break;
  892. case PRID_IMP_PROAPTIV_UP:
  893. c->cputype = CPU_PROAPTIV;
  894. __cpu_name[cpu] = "MIPS proAptiv";
  895. break;
  896. case PRID_IMP_PROAPTIV_MP:
  897. c->cputype = CPU_PROAPTIV;
  898. __cpu_name[cpu] = "MIPS proAptiv (multi)";
  899. break;
  900. case PRID_IMP_P5600:
  901. c->cputype = CPU_P5600;
  902. __cpu_name[cpu] = "MIPS P5600";
  903. break;
  904. case PRID_IMP_M5150:
  905. c->cputype = CPU_M5150;
  906. __cpu_name[cpu] = "MIPS M5150";
  907. break;
  908. }
  909. decode_configs(c);
  910. spram_config();
  911. }
  912. static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
  913. {
  914. decode_configs(c);
  915. switch (c->processor_id & PRID_IMP_MASK) {
  916. case PRID_IMP_AU1_REV1:
  917. case PRID_IMP_AU1_REV2:
  918. c->cputype = CPU_ALCHEMY;
  919. switch ((c->processor_id >> 24) & 0xff) {
  920. case 0:
  921. __cpu_name[cpu] = "Au1000";
  922. break;
  923. case 1:
  924. __cpu_name[cpu] = "Au1500";
  925. break;
  926. case 2:
  927. __cpu_name[cpu] = "Au1100";
  928. break;
  929. case 3:
  930. __cpu_name[cpu] = "Au1550";
  931. break;
  932. case 4:
  933. __cpu_name[cpu] = "Au1200";
  934. if ((c->processor_id & PRID_REV_MASK) == 2)
  935. __cpu_name[cpu] = "Au1250";
  936. break;
  937. case 5:
  938. __cpu_name[cpu] = "Au1210";
  939. break;
  940. default:
  941. __cpu_name[cpu] = "Au1xxx";
  942. break;
  943. }
  944. break;
  945. }
  946. }
  947. static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
  948. {
  949. decode_configs(c);
  950. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  951. switch (c->processor_id & PRID_IMP_MASK) {
  952. case PRID_IMP_SB1:
  953. c->cputype = CPU_SB1;
  954. __cpu_name[cpu] = "SiByte SB1";
  955. /* FPU in pass1 is known to have issues. */
  956. if ((c->processor_id & PRID_REV_MASK) < 0x02)
  957. c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
  958. break;
  959. case PRID_IMP_SB1A:
  960. c->cputype = CPU_SB1A;
  961. __cpu_name[cpu] = "SiByte SB1A";
  962. break;
  963. }
  964. }
  965. static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
  966. {
  967. decode_configs(c);
  968. switch (c->processor_id & PRID_IMP_MASK) {
  969. case PRID_IMP_SR71000:
  970. c->cputype = CPU_SR71000;
  971. __cpu_name[cpu] = "Sandcraft SR71000";
  972. c->scache.ways = 8;
  973. c->tlbsize = 64;
  974. break;
  975. }
  976. }
  977. static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
  978. {
  979. decode_configs(c);
  980. switch (c->processor_id & PRID_IMP_MASK) {
  981. case PRID_IMP_PR4450:
  982. c->cputype = CPU_PR4450;
  983. __cpu_name[cpu] = "Philips PR4450";
  984. set_isa(c, MIPS_CPU_ISA_M32R1);
  985. break;
  986. }
  987. }
  988. static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
  989. {
  990. decode_configs(c);
  991. switch (c->processor_id & PRID_IMP_MASK) {
  992. case PRID_IMP_BMIPS32_REV4:
  993. case PRID_IMP_BMIPS32_REV8:
  994. c->cputype = CPU_BMIPS32;
  995. __cpu_name[cpu] = "Broadcom BMIPS32";
  996. set_elf_platform(cpu, "bmips32");
  997. break;
  998. case PRID_IMP_BMIPS3300:
  999. case PRID_IMP_BMIPS3300_ALT:
  1000. case PRID_IMP_BMIPS3300_BUG:
  1001. c->cputype = CPU_BMIPS3300;
  1002. __cpu_name[cpu] = "Broadcom BMIPS3300";
  1003. set_elf_platform(cpu, "bmips3300");
  1004. break;
  1005. case PRID_IMP_BMIPS43XX: {
  1006. int rev = c->processor_id & PRID_REV_MASK;
  1007. if (rev >= PRID_REV_BMIPS4380_LO &&
  1008. rev <= PRID_REV_BMIPS4380_HI) {
  1009. c->cputype = CPU_BMIPS4380;
  1010. __cpu_name[cpu] = "Broadcom BMIPS4380";
  1011. set_elf_platform(cpu, "bmips4380");
  1012. } else {
  1013. c->cputype = CPU_BMIPS4350;
  1014. __cpu_name[cpu] = "Broadcom BMIPS4350";
  1015. set_elf_platform(cpu, "bmips4350");
  1016. }
  1017. break;
  1018. }
  1019. case PRID_IMP_BMIPS5000:
  1020. case PRID_IMP_BMIPS5200:
  1021. c->cputype = CPU_BMIPS5000;
  1022. __cpu_name[cpu] = "Broadcom BMIPS5000";
  1023. set_elf_platform(cpu, "bmips5000");
  1024. c->options |= MIPS_CPU_ULRI;
  1025. break;
  1026. }
  1027. }
  1028. static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
  1029. {
  1030. decode_configs(c);
  1031. switch (c->processor_id & PRID_IMP_MASK) {
  1032. case PRID_IMP_CAVIUM_CN38XX:
  1033. case PRID_IMP_CAVIUM_CN31XX:
  1034. case PRID_IMP_CAVIUM_CN30XX:
  1035. c->cputype = CPU_CAVIUM_OCTEON;
  1036. __cpu_name[cpu] = "Cavium Octeon";
  1037. goto platform;
  1038. case PRID_IMP_CAVIUM_CN58XX:
  1039. case PRID_IMP_CAVIUM_CN56XX:
  1040. case PRID_IMP_CAVIUM_CN50XX:
  1041. case PRID_IMP_CAVIUM_CN52XX:
  1042. c->cputype = CPU_CAVIUM_OCTEON_PLUS;
  1043. __cpu_name[cpu] = "Cavium Octeon+";
  1044. platform:
  1045. set_elf_platform(cpu, "octeon");
  1046. break;
  1047. case PRID_IMP_CAVIUM_CN61XX:
  1048. case PRID_IMP_CAVIUM_CN63XX:
  1049. case PRID_IMP_CAVIUM_CN66XX:
  1050. case PRID_IMP_CAVIUM_CN68XX:
  1051. case PRID_IMP_CAVIUM_CNF71XX:
  1052. c->cputype = CPU_CAVIUM_OCTEON2;
  1053. __cpu_name[cpu] = "Cavium Octeon II";
  1054. set_elf_platform(cpu, "octeon2");
  1055. break;
  1056. case PRID_IMP_CAVIUM_CN70XX:
  1057. case PRID_IMP_CAVIUM_CN78XX:
  1058. c->cputype = CPU_CAVIUM_OCTEON3;
  1059. __cpu_name[cpu] = "Cavium Octeon III";
  1060. set_elf_platform(cpu, "octeon3");
  1061. break;
  1062. default:
  1063. printk(KERN_INFO "Unknown Octeon chip!\n");
  1064. c->cputype = CPU_UNKNOWN;
  1065. break;
  1066. }
  1067. }
  1068. static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
  1069. {
  1070. decode_configs(c);
  1071. /* JZRISC does not implement the CP0 counter. */
  1072. c->options &= ~MIPS_CPU_COUNTER;
  1073. BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
  1074. switch (c->processor_id & PRID_IMP_MASK) {
  1075. case PRID_IMP_JZRISC:
  1076. c->cputype = CPU_JZRISC;
  1077. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  1078. __cpu_name[cpu] = "Ingenic JZRISC";
  1079. break;
  1080. default:
  1081. panic("Unknown Ingenic Processor ID!");
  1082. break;
  1083. }
  1084. }
  1085. static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
  1086. {
  1087. decode_configs(c);
  1088. if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
  1089. c->cputype = CPU_ALCHEMY;
  1090. __cpu_name[cpu] = "Au1300";
  1091. /* following stuff is not for Alchemy */
  1092. return;
  1093. }
  1094. c->options = (MIPS_CPU_TLB |
  1095. MIPS_CPU_4KEX |
  1096. MIPS_CPU_COUNTER |
  1097. MIPS_CPU_DIVEC |
  1098. MIPS_CPU_WATCH |
  1099. MIPS_CPU_EJTAG |
  1100. MIPS_CPU_LLSC);
  1101. switch (c->processor_id & PRID_IMP_MASK) {
  1102. case PRID_IMP_NETLOGIC_XLP2XX:
  1103. case PRID_IMP_NETLOGIC_XLP9XX:
  1104. case PRID_IMP_NETLOGIC_XLP5XX:
  1105. c->cputype = CPU_XLP;
  1106. __cpu_name[cpu] = "Broadcom XLPII";
  1107. break;
  1108. case PRID_IMP_NETLOGIC_XLP8XX:
  1109. case PRID_IMP_NETLOGIC_XLP3XX:
  1110. c->cputype = CPU_XLP;
  1111. __cpu_name[cpu] = "Netlogic XLP";
  1112. break;
  1113. case PRID_IMP_NETLOGIC_XLR732:
  1114. case PRID_IMP_NETLOGIC_XLR716:
  1115. case PRID_IMP_NETLOGIC_XLR532:
  1116. case PRID_IMP_NETLOGIC_XLR308:
  1117. case PRID_IMP_NETLOGIC_XLR532C:
  1118. case PRID_IMP_NETLOGIC_XLR516C:
  1119. case PRID_IMP_NETLOGIC_XLR508C:
  1120. case PRID_IMP_NETLOGIC_XLR308C:
  1121. c->cputype = CPU_XLR;
  1122. __cpu_name[cpu] = "Netlogic XLR";
  1123. break;
  1124. case PRID_IMP_NETLOGIC_XLS608:
  1125. case PRID_IMP_NETLOGIC_XLS408:
  1126. case PRID_IMP_NETLOGIC_XLS404:
  1127. case PRID_IMP_NETLOGIC_XLS208:
  1128. case PRID_IMP_NETLOGIC_XLS204:
  1129. case PRID_IMP_NETLOGIC_XLS108:
  1130. case PRID_IMP_NETLOGIC_XLS104:
  1131. case PRID_IMP_NETLOGIC_XLS616B:
  1132. case PRID_IMP_NETLOGIC_XLS608B:
  1133. case PRID_IMP_NETLOGIC_XLS416B:
  1134. case PRID_IMP_NETLOGIC_XLS412B:
  1135. case PRID_IMP_NETLOGIC_XLS408B:
  1136. case PRID_IMP_NETLOGIC_XLS404B:
  1137. c->cputype = CPU_XLR;
  1138. __cpu_name[cpu] = "Netlogic XLS";
  1139. break;
  1140. default:
  1141. pr_info("Unknown Netlogic chip id [%02x]!\n",
  1142. c->processor_id);
  1143. c->cputype = CPU_XLR;
  1144. break;
  1145. }
  1146. if (c->cputype == CPU_XLP) {
  1147. set_isa(c, MIPS_CPU_ISA_M64R2);
  1148. c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
  1149. /* This will be updated again after all threads are woken up */
  1150. c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
  1151. } else {
  1152. set_isa(c, MIPS_CPU_ISA_M64R1);
  1153. c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
  1154. }
  1155. c->kscratch_mask = 0xf;
  1156. }
  1157. #ifdef CONFIG_64BIT
  1158. /* For use by uaccess.h */
  1159. u64 __ua_limit;
  1160. EXPORT_SYMBOL(__ua_limit);
  1161. #endif
  1162. const char *__cpu_name[NR_CPUS];
  1163. const char *__elf_platform;
  1164. void cpu_probe(void)
  1165. {
  1166. struct cpuinfo_mips *c = &current_cpu_data;
  1167. unsigned int cpu = smp_processor_id();
  1168. c->processor_id = PRID_IMP_UNKNOWN;
  1169. c->fpu_id = FPIR_IMP_NONE;
  1170. c->cputype = CPU_UNKNOWN;
  1171. c->writecombine = _CACHE_UNCACHED;
  1172. c->processor_id = read_c0_prid();
  1173. switch (c->processor_id & PRID_COMP_MASK) {
  1174. case PRID_COMP_LEGACY:
  1175. cpu_probe_legacy(c, cpu);
  1176. break;
  1177. case PRID_COMP_MIPS:
  1178. cpu_probe_mips(c, cpu);
  1179. break;
  1180. case PRID_COMP_ALCHEMY:
  1181. cpu_probe_alchemy(c, cpu);
  1182. break;
  1183. case PRID_COMP_SIBYTE:
  1184. cpu_probe_sibyte(c, cpu);
  1185. break;
  1186. case PRID_COMP_BROADCOM:
  1187. cpu_probe_broadcom(c, cpu);
  1188. break;
  1189. case PRID_COMP_SANDCRAFT:
  1190. cpu_probe_sandcraft(c, cpu);
  1191. break;
  1192. case PRID_COMP_NXP:
  1193. cpu_probe_nxp(c, cpu);
  1194. break;
  1195. case PRID_COMP_CAVIUM:
  1196. cpu_probe_cavium(c, cpu);
  1197. break;
  1198. case PRID_COMP_INGENIC:
  1199. cpu_probe_ingenic(c, cpu);
  1200. break;
  1201. case PRID_COMP_NETLOGIC:
  1202. cpu_probe_netlogic(c, cpu);
  1203. break;
  1204. }
  1205. BUG_ON(!__cpu_name[cpu]);
  1206. BUG_ON(c->cputype == CPU_UNKNOWN);
  1207. /*
  1208. * Platform code can force the cpu type to optimize code
  1209. * generation. In that case be sure the cpu type is correctly
  1210. * manually setup otherwise it could trigger some nasty bugs.
  1211. */
  1212. BUG_ON(current_cpu_type() != c->cputype);
  1213. if (mips_fpu_disabled)
  1214. c->options &= ~MIPS_CPU_FPU;
  1215. if (mips_dsp_disabled)
  1216. c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  1217. if (mips_htw_disabled) {
  1218. c->options &= ~MIPS_CPU_HTW;
  1219. write_c0_pwctl(read_c0_pwctl() &
  1220. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  1221. }
  1222. if (c->options & MIPS_CPU_FPU) {
  1223. c->fpu_id = cpu_get_fpu_id();
  1224. if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
  1225. MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
  1226. if (c->fpu_id & MIPS_FPIR_3D)
  1227. c->ases |= MIPS_ASE_MIPS3D;
  1228. if (c->fpu_id & MIPS_FPIR_FREP)
  1229. c->options |= MIPS_CPU_FRE;
  1230. }
  1231. }
  1232. if (cpu_has_mips_r2) {
  1233. c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
  1234. /* R2 has Performance Counter Interrupt indicator */
  1235. c->options |= MIPS_CPU_PCI;
  1236. }
  1237. else
  1238. c->srsets = 1;
  1239. if (cpu_has_msa) {
  1240. c->msa_id = cpu_get_msa_id();
  1241. WARN(c->msa_id & MSA_IR_WRPF,
  1242. "Vector register partitioning unimplemented!");
  1243. }
  1244. cpu_probe_vmbits(c);
  1245. #ifdef CONFIG_64BIT
  1246. if (cpu == 0)
  1247. __ua_limit = ~((1ull << cpu_vmbits) - 1);
  1248. #endif
  1249. }
  1250. void cpu_report(void)
  1251. {
  1252. struct cpuinfo_mips *c = &current_cpu_data;
  1253. pr_info("CPU%d revision is: %08x (%s)\n",
  1254. smp_processor_id(), c->processor_id, cpu_name_string());
  1255. if (c->options & MIPS_CPU_FPU)
  1256. printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
  1257. if (cpu_has_msa)
  1258. pr_info("MSA revision is: %08x\n", c->msa_id);
  1259. }