setup-r8a7790.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * r8a7790 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/irq.h>
  17. #include <linux/kernel.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/platform_data/gpio-rcar.h>
  20. #include <linux/platform_data/irq-renesas-irqc.h>
  21. #include <linux/serial_sci.h>
  22. #include <linux/sh_dma.h>
  23. #include <linux/sh_timer.h>
  24. #include <asm/mach/arch.h>
  25. #include "common.h"
  26. #include "dma-register.h"
  27. #include "irqs.h"
  28. #include "r8a7790.h"
  29. #include "rcar-gen2.h"
  30. /* Audio-DMAC */
  31. #define AUDIO_DMAC_SLAVE(_id, _addr, t, r) \
  32. { \
  33. .slave_id = AUDIO_DMAC_SLAVE_## _id ##_TX, \
  34. .addr = _addr + 0x8, \
  35. .chcr = CHCR_TX(XMIT_SZ_32BIT), \
  36. .mid_rid = t, \
  37. }, { \
  38. .slave_id = AUDIO_DMAC_SLAVE_## _id ##_RX, \
  39. .addr = _addr + 0xc, \
  40. .chcr = CHCR_RX(XMIT_SZ_32BIT), \
  41. .mid_rid = r, \
  42. }
  43. static const struct sh_dmae_slave_config r8a7790_audio_dmac_slaves[] = {
  44. AUDIO_DMAC_SLAVE(SSI0, 0xec241000, 0x01, 0x02),
  45. AUDIO_DMAC_SLAVE(SSI1, 0xec241040, 0x03, 0x04),
  46. AUDIO_DMAC_SLAVE(SSI2, 0xec241080, 0x05, 0x06),
  47. AUDIO_DMAC_SLAVE(SSI3, 0xec2410c0, 0x07, 0x08),
  48. AUDIO_DMAC_SLAVE(SSI4, 0xec241100, 0x09, 0x0a),
  49. AUDIO_DMAC_SLAVE(SSI5, 0xec241140, 0x0b, 0x0c),
  50. AUDIO_DMAC_SLAVE(SSI6, 0xec241180, 0x0d, 0x0e),
  51. AUDIO_DMAC_SLAVE(SSI7, 0xec2411c0, 0x0f, 0x10),
  52. AUDIO_DMAC_SLAVE(SSI8, 0xec241200, 0x11, 0x12),
  53. AUDIO_DMAC_SLAVE(SSI9, 0xec241240, 0x13, 0x14),
  54. };
  55. #define DMAE_CHANNEL(a, b) \
  56. { \
  57. .offset = (a) - 0x20, \
  58. .dmars = (a) - 0x20 + 0x40, \
  59. .chclr_bit = (b), \
  60. .chclr_offset = 0x80 - 0x20, \
  61. }
  62. static const struct sh_dmae_channel r8a7790_audio_dmac_channels[] = {
  63. DMAE_CHANNEL(0x8000, 0),
  64. DMAE_CHANNEL(0x8080, 1),
  65. DMAE_CHANNEL(0x8100, 2),
  66. DMAE_CHANNEL(0x8180, 3),
  67. DMAE_CHANNEL(0x8200, 4),
  68. DMAE_CHANNEL(0x8280, 5),
  69. DMAE_CHANNEL(0x8300, 6),
  70. DMAE_CHANNEL(0x8380, 7),
  71. DMAE_CHANNEL(0x8400, 8),
  72. DMAE_CHANNEL(0x8480, 9),
  73. DMAE_CHANNEL(0x8500, 10),
  74. DMAE_CHANNEL(0x8580, 11),
  75. DMAE_CHANNEL(0x8600, 12),
  76. };
  77. static struct sh_dmae_pdata r8a7790_audio_dmac_platform_data = {
  78. .slave = r8a7790_audio_dmac_slaves,
  79. .slave_num = ARRAY_SIZE(r8a7790_audio_dmac_slaves),
  80. .channel = r8a7790_audio_dmac_channels,
  81. .channel_num = ARRAY_SIZE(r8a7790_audio_dmac_channels),
  82. .ts_low_shift = TS_LOW_SHIFT,
  83. .ts_low_mask = TS_LOW_BIT << TS_LOW_SHIFT,
  84. .ts_high_shift = TS_HI_SHIFT,
  85. .ts_high_mask = TS_HI_BIT << TS_HI_SHIFT,
  86. .ts_shift = dma_ts_shift,
  87. .ts_shift_num = ARRAY_SIZE(dma_ts_shift),
  88. .dmaor_init = DMAOR_DME,
  89. .chclr_present = 1,
  90. .chclr_bitwise = 1,
  91. };
  92. static struct resource r8a7790_audio_dmac_resources[] = {
  93. /* Channel registers and DMAOR for low */
  94. DEFINE_RES_MEM(0xec700020, 0x8663 - 0x20),
  95. DEFINE_RES_IRQ(gic_spi(346)),
  96. DEFINE_RES_NAMED(gic_spi(320), 13, NULL, IORESOURCE_IRQ),
  97. /* Channel registers and DMAOR for hi */
  98. DEFINE_RES_MEM(0xec720020, 0x8663 - 0x20), /* hi */
  99. DEFINE_RES_IRQ(gic_spi(347)),
  100. DEFINE_RES_NAMED(gic_spi(333), 13, NULL, IORESOURCE_IRQ),
  101. };
  102. #define r8a7790_register_audio_dmac(id) \
  103. platform_device_register_resndata( \
  104. NULL, "sh-dma-engine", id, \
  105. &r8a7790_audio_dmac_resources[id * 3], 3, \
  106. &r8a7790_audio_dmac_platform_data, \
  107. sizeof(r8a7790_audio_dmac_platform_data))
  108. static const struct resource pfc_resources[] __initconst = {
  109. DEFINE_RES_MEM(0xe6060000, 0x250),
  110. };
  111. #define r8a7790_register_pfc() \
  112. platform_device_register_simple("pfc-r8a7790", -1, pfc_resources, \
  113. ARRAY_SIZE(pfc_resources))
  114. #define R8A7790_GPIO(idx) \
  115. static const struct resource r8a7790_gpio##idx##_resources[] __initconst = { \
  116. DEFINE_RES_MEM(0xe6050000 + 0x1000 * (idx), 0x50), \
  117. DEFINE_RES_IRQ(gic_spi(4 + (idx))), \
  118. }; \
  119. \
  120. static const struct gpio_rcar_config \
  121. r8a7790_gpio##idx##_platform_data __initconst = { \
  122. .gpio_base = 32 * (idx), \
  123. .irq_base = 0, \
  124. .number_of_pins = 32, \
  125. .pctl_name = "pfc-r8a7790", \
  126. .has_both_edge_trigger = 1, \
  127. }; \
  128. R8A7790_GPIO(0);
  129. R8A7790_GPIO(1);
  130. R8A7790_GPIO(2);
  131. R8A7790_GPIO(3);
  132. R8A7790_GPIO(4);
  133. R8A7790_GPIO(5);
  134. #define r8a7790_register_gpio(idx) \
  135. platform_device_register_resndata(NULL, "gpio_rcar", idx, \
  136. r8a7790_gpio##idx##_resources, \
  137. ARRAY_SIZE(r8a7790_gpio##idx##_resources), \
  138. &r8a7790_gpio##idx##_platform_data, \
  139. sizeof(r8a7790_gpio##idx##_platform_data))
  140. static struct resource i2c_resources[] __initdata = {
  141. /* I2C0 */
  142. DEFINE_RES_MEM(0xE6508000, 0x40),
  143. DEFINE_RES_IRQ(gic_spi(287)),
  144. /* I2C1 */
  145. DEFINE_RES_MEM(0xE6518000, 0x40),
  146. DEFINE_RES_IRQ(gic_spi(288)),
  147. /* I2C2 */
  148. DEFINE_RES_MEM(0xE6530000, 0x40),
  149. DEFINE_RES_IRQ(gic_spi(286)),
  150. /* I2C3 */
  151. DEFINE_RES_MEM(0xE6540000, 0x40),
  152. DEFINE_RES_IRQ(gic_spi(290)),
  153. };
  154. #define r8a7790_register_i2c(idx) \
  155. platform_device_register_simple( \
  156. "i2c-rcar_gen2", idx, \
  157. i2c_resources + (2 * idx), 2); \
  158. void __init r8a7790_pinmux_init(void)
  159. {
  160. r8a7790_register_pfc();
  161. r8a7790_register_gpio(0);
  162. r8a7790_register_gpio(1);
  163. r8a7790_register_gpio(2);
  164. r8a7790_register_gpio(3);
  165. r8a7790_register_gpio(4);
  166. r8a7790_register_gpio(5);
  167. }
  168. #define __R8A7790_SCIF(scif_type, _scscr, index, baseaddr, irq) \
  169. static struct plat_sci_port scif##index##_platform_data = { \
  170. .type = scif_type, \
  171. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  172. .scscr = _scscr, \
  173. }; \
  174. \
  175. static struct resource scif##index##_resources[] = { \
  176. DEFINE_RES_MEM(baseaddr, 0x100), \
  177. DEFINE_RES_IRQ(irq), \
  178. }
  179. #define R8A7790_SCIF(index, baseaddr, irq) \
  180. __R8A7790_SCIF(PORT_SCIF, SCSCR_RE | SCSCR_TE, \
  181. index, baseaddr, irq)
  182. #define R8A7790_SCIFA(index, baseaddr, irq) \
  183. __R8A7790_SCIF(PORT_SCIFA, SCSCR_RE | SCSCR_TE | SCSCR_CKE0, \
  184. index, baseaddr, irq)
  185. #define R8A7790_SCIFB(index, baseaddr, irq) \
  186. __R8A7790_SCIF(PORT_SCIFB, SCSCR_RE | SCSCR_TE, \
  187. index, baseaddr, irq)
  188. #define R8A7790_HSCIF(index, baseaddr, irq) \
  189. __R8A7790_SCIF(PORT_HSCIF, SCSCR_RE | SCSCR_TE, \
  190. index, baseaddr, irq)
  191. R8A7790_SCIFA(0, 0xe6c40000, gic_spi(144)); /* SCIFA0 */
  192. R8A7790_SCIFA(1, 0xe6c50000, gic_spi(145)); /* SCIFA1 */
  193. R8A7790_SCIFB(2, 0xe6c20000, gic_spi(148)); /* SCIFB0 */
  194. R8A7790_SCIFB(3, 0xe6c30000, gic_spi(149)); /* SCIFB1 */
  195. R8A7790_SCIFB(4, 0xe6ce0000, gic_spi(150)); /* SCIFB2 */
  196. R8A7790_SCIFA(5, 0xe6c60000, gic_spi(151)); /* SCIFA2 */
  197. R8A7790_SCIF(6, 0xe6e60000, gic_spi(152)); /* SCIF0 */
  198. R8A7790_SCIF(7, 0xe6e68000, gic_spi(153)); /* SCIF1 */
  199. R8A7790_HSCIF(8, 0xe62c0000, gic_spi(154)); /* HSCIF0 */
  200. R8A7790_HSCIF(9, 0xe62c8000, gic_spi(155)); /* HSCIF1 */
  201. #define r8a7790_register_scif(index) \
  202. platform_device_register_resndata(NULL, "sh-sci", index, \
  203. scif##index##_resources, \
  204. ARRAY_SIZE(scif##index##_resources), \
  205. &scif##index##_platform_data, \
  206. sizeof(scif##index##_platform_data))
  207. static const struct renesas_irqc_config irqc0_data __initconst = {
  208. .irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
  209. };
  210. static const struct resource irqc0_resources[] __initconst = {
  211. DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
  212. DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
  213. DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
  214. DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
  215. DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
  216. };
  217. #define r8a7790_register_irqc(idx) \
  218. platform_device_register_resndata(NULL, "renesas_irqc", \
  219. idx, irqc##idx##_resources, \
  220. ARRAY_SIZE(irqc##idx##_resources), \
  221. &irqc##idx##_data, \
  222. sizeof(struct renesas_irqc_config))
  223. static const struct resource thermal_resources[] __initconst = {
  224. DEFINE_RES_MEM(0xe61f0000, 0x14),
  225. DEFINE_RES_MEM(0xe61f0100, 0x38),
  226. DEFINE_RES_IRQ(gic_spi(69)),
  227. };
  228. #define r8a7790_register_thermal() \
  229. platform_device_register_simple("rcar_thermal", -1, \
  230. thermal_resources, \
  231. ARRAY_SIZE(thermal_resources))
  232. static struct sh_timer_config cmt0_platform_data = {
  233. .channels_mask = 0x60,
  234. };
  235. static struct resource cmt0_resources[] = {
  236. DEFINE_RES_MEM(0xffca0000, 0x1004),
  237. DEFINE_RES_IRQ(gic_spi(142)),
  238. };
  239. #define r8a7790_register_cmt(idx) \
  240. platform_device_register_resndata(NULL, "sh-cmt-48-gen2", \
  241. idx, cmt##idx##_resources, \
  242. ARRAY_SIZE(cmt##idx##_resources), \
  243. &cmt##idx##_platform_data, \
  244. sizeof(struct sh_timer_config))
  245. void __init r8a7790_add_standard_devices(void)
  246. {
  247. r8a7790_register_scif(0);
  248. r8a7790_register_scif(1);
  249. r8a7790_register_scif(2);
  250. r8a7790_register_scif(3);
  251. r8a7790_register_scif(4);
  252. r8a7790_register_scif(5);
  253. r8a7790_register_scif(6);
  254. r8a7790_register_scif(7);
  255. r8a7790_register_scif(8);
  256. r8a7790_register_scif(9);
  257. r8a7790_register_cmt(0);
  258. r8a7790_register_irqc(0);
  259. r8a7790_register_thermal();
  260. r8a7790_register_i2c(0);
  261. r8a7790_register_i2c(1);
  262. r8a7790_register_i2c(2);
  263. r8a7790_register_i2c(3);
  264. r8a7790_register_audio_dmac(0);
  265. r8a7790_register_audio_dmac(1);
  266. }
  267. #ifdef CONFIG_USE_OF
  268. static const char * const r8a7790_boards_compat_dt[] __initconst = {
  269. "renesas,r8a7790",
  270. NULL,
  271. };
  272. DT_MACHINE_START(R8A7790_DT, "Generic R8A7790 (Flattened Device Tree)")
  273. .smp = smp_ops(r8a7790_smp_ops),
  274. .init_early = shmobile_init_delay,
  275. .init_time = rcar_gen2_timer_init,
  276. .init_late = shmobile_init_late,
  277. .reserve = rcar_gen2_reserve,
  278. .dt_compat = r8a7790_boards_compat_dt,
  279. MACHINE_END
  280. #endif /* CONFIG_USE_OF */