perf_event.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. #undef DEBUG
  2. /*
  3. * ARM performance counter support.
  4. *
  5. * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
  6. * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
  7. *
  8. * This code is based on the sparc64 perf event code, which is in turn based
  9. * on the x86 code.
  10. */
  11. #define pr_fmt(fmt) "hw perfevents: " fmt
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/irq.h>
  16. #include <linux/irqdesc.h>
  17. #include <asm/irq_regs.h>
  18. #include <asm/pmu.h>
  19. static int
  20. armpmu_map_cache_event(const unsigned (*cache_map)
  21. [PERF_COUNT_HW_CACHE_MAX]
  22. [PERF_COUNT_HW_CACHE_OP_MAX]
  23. [PERF_COUNT_HW_CACHE_RESULT_MAX],
  24. u64 config)
  25. {
  26. unsigned int cache_type, cache_op, cache_result, ret;
  27. cache_type = (config >> 0) & 0xff;
  28. if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
  29. return -EINVAL;
  30. cache_op = (config >> 8) & 0xff;
  31. if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
  32. return -EINVAL;
  33. cache_result = (config >> 16) & 0xff;
  34. if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
  35. return -EINVAL;
  36. ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
  37. if (ret == CACHE_OP_UNSUPPORTED)
  38. return -ENOENT;
  39. return ret;
  40. }
  41. static int
  42. armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
  43. {
  44. int mapping;
  45. if (config >= PERF_COUNT_HW_MAX)
  46. return -EINVAL;
  47. mapping = (*event_map)[config];
  48. return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
  49. }
  50. static int
  51. armpmu_map_raw_event(u32 raw_event_mask, u64 config)
  52. {
  53. return (int)(config & raw_event_mask);
  54. }
  55. int
  56. armpmu_map_event(struct perf_event *event,
  57. const unsigned (*event_map)[PERF_COUNT_HW_MAX],
  58. const unsigned (*cache_map)
  59. [PERF_COUNT_HW_CACHE_MAX]
  60. [PERF_COUNT_HW_CACHE_OP_MAX]
  61. [PERF_COUNT_HW_CACHE_RESULT_MAX],
  62. u32 raw_event_mask)
  63. {
  64. u64 config = event->attr.config;
  65. int type = event->attr.type;
  66. if (type == event->pmu->type)
  67. return armpmu_map_raw_event(raw_event_mask, config);
  68. switch (type) {
  69. case PERF_TYPE_HARDWARE:
  70. return armpmu_map_hw_event(event_map, config);
  71. case PERF_TYPE_HW_CACHE:
  72. return armpmu_map_cache_event(cache_map, config);
  73. case PERF_TYPE_RAW:
  74. return armpmu_map_raw_event(raw_event_mask, config);
  75. }
  76. return -ENOENT;
  77. }
  78. int armpmu_event_set_period(struct perf_event *event)
  79. {
  80. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  81. struct hw_perf_event *hwc = &event->hw;
  82. s64 left = local64_read(&hwc->period_left);
  83. s64 period = hwc->sample_period;
  84. int ret = 0;
  85. if (unlikely(left <= -period)) {
  86. left = period;
  87. local64_set(&hwc->period_left, left);
  88. hwc->last_period = period;
  89. ret = 1;
  90. }
  91. if (unlikely(left <= 0)) {
  92. left += period;
  93. local64_set(&hwc->period_left, left);
  94. hwc->last_period = period;
  95. ret = 1;
  96. }
  97. if (left > (s64)armpmu->max_period)
  98. left = armpmu->max_period;
  99. local64_set(&hwc->prev_count, (u64)-left);
  100. armpmu->write_counter(event, (u64)(-left) & 0xffffffff);
  101. perf_event_update_userpage(event);
  102. return ret;
  103. }
  104. u64 armpmu_event_update(struct perf_event *event)
  105. {
  106. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  107. struct hw_perf_event *hwc = &event->hw;
  108. u64 delta, prev_raw_count, new_raw_count;
  109. again:
  110. prev_raw_count = local64_read(&hwc->prev_count);
  111. new_raw_count = armpmu->read_counter(event);
  112. if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  113. new_raw_count) != prev_raw_count)
  114. goto again;
  115. delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
  116. local64_add(delta, &event->count);
  117. local64_sub(delta, &hwc->period_left);
  118. return new_raw_count;
  119. }
  120. static void
  121. armpmu_read(struct perf_event *event)
  122. {
  123. armpmu_event_update(event);
  124. }
  125. static void
  126. armpmu_stop(struct perf_event *event, int flags)
  127. {
  128. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  129. struct hw_perf_event *hwc = &event->hw;
  130. /*
  131. * ARM pmu always has to update the counter, so ignore
  132. * PERF_EF_UPDATE, see comments in armpmu_start().
  133. */
  134. if (!(hwc->state & PERF_HES_STOPPED)) {
  135. armpmu->disable(event);
  136. armpmu_event_update(event);
  137. hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
  138. }
  139. }
  140. static void armpmu_start(struct perf_event *event, int flags)
  141. {
  142. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  143. struct hw_perf_event *hwc = &event->hw;
  144. /*
  145. * ARM pmu always has to reprogram the period, so ignore
  146. * PERF_EF_RELOAD, see the comment below.
  147. */
  148. if (flags & PERF_EF_RELOAD)
  149. WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
  150. hwc->state = 0;
  151. /*
  152. * Set the period again. Some counters can't be stopped, so when we
  153. * were stopped we simply disabled the IRQ source and the counter
  154. * may have been left counting. If we don't do this step then we may
  155. * get an interrupt too soon or *way* too late if the overflow has
  156. * happened since disabling.
  157. */
  158. armpmu_event_set_period(event);
  159. armpmu->enable(event);
  160. }
  161. static void
  162. armpmu_del(struct perf_event *event, int flags)
  163. {
  164. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  165. struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
  166. struct hw_perf_event *hwc = &event->hw;
  167. int idx = hwc->idx;
  168. armpmu_stop(event, PERF_EF_UPDATE);
  169. hw_events->events[idx] = NULL;
  170. clear_bit(idx, hw_events->used_mask);
  171. if (armpmu->clear_event_idx)
  172. armpmu->clear_event_idx(hw_events, event);
  173. perf_event_update_userpage(event);
  174. }
  175. static int
  176. armpmu_add(struct perf_event *event, int flags)
  177. {
  178. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  179. struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
  180. struct hw_perf_event *hwc = &event->hw;
  181. int idx;
  182. int err = 0;
  183. perf_pmu_disable(event->pmu);
  184. /* If we don't have a space for the counter then finish early. */
  185. idx = armpmu->get_event_idx(hw_events, event);
  186. if (idx < 0) {
  187. err = idx;
  188. goto out;
  189. }
  190. /*
  191. * If there is an event in the counter we are going to use then make
  192. * sure it is disabled.
  193. */
  194. event->hw.idx = idx;
  195. armpmu->disable(event);
  196. hw_events->events[idx] = event;
  197. hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
  198. if (flags & PERF_EF_START)
  199. armpmu_start(event, PERF_EF_RELOAD);
  200. /* Propagate our changes to the userspace mapping. */
  201. perf_event_update_userpage(event);
  202. out:
  203. perf_pmu_enable(event->pmu);
  204. return err;
  205. }
  206. static int
  207. validate_event(struct pmu_hw_events *hw_events,
  208. struct perf_event *event)
  209. {
  210. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  211. if (is_software_event(event))
  212. return 1;
  213. if (event->state < PERF_EVENT_STATE_OFF)
  214. return 1;
  215. if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
  216. return 1;
  217. return armpmu->get_event_idx(hw_events, event) >= 0;
  218. }
  219. static int
  220. validate_group(struct perf_event *event)
  221. {
  222. struct perf_event *sibling, *leader = event->group_leader;
  223. struct pmu_hw_events fake_pmu;
  224. /*
  225. * Initialise the fake PMU. We only need to populate the
  226. * used_mask for the purposes of validation.
  227. */
  228. memset(&fake_pmu.used_mask, 0, sizeof(fake_pmu.used_mask));
  229. if (!validate_event(&fake_pmu, leader))
  230. return -EINVAL;
  231. list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
  232. if (!validate_event(&fake_pmu, sibling))
  233. return -EINVAL;
  234. }
  235. if (!validate_event(&fake_pmu, event))
  236. return -EINVAL;
  237. return 0;
  238. }
  239. static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
  240. {
  241. struct arm_pmu *armpmu;
  242. struct platform_device *plat_device;
  243. struct arm_pmu_platdata *plat;
  244. int ret;
  245. u64 start_clock, finish_clock;
  246. /*
  247. * we request the IRQ with a (possibly percpu) struct arm_pmu**, but
  248. * the handlers expect a struct arm_pmu*. The percpu_irq framework will
  249. * do any necessary shifting, we just need to perform the first
  250. * dereference.
  251. */
  252. armpmu = *(void **)dev;
  253. plat_device = armpmu->plat_device;
  254. plat = dev_get_platdata(&plat_device->dev);
  255. start_clock = sched_clock();
  256. if (plat && plat->handle_irq)
  257. ret = plat->handle_irq(irq, armpmu, armpmu->handle_irq);
  258. else
  259. ret = armpmu->handle_irq(irq, armpmu);
  260. finish_clock = sched_clock();
  261. perf_sample_event_took(finish_clock - start_clock);
  262. return ret;
  263. }
  264. static void
  265. armpmu_release_hardware(struct arm_pmu *armpmu)
  266. {
  267. armpmu->free_irq(armpmu);
  268. pm_runtime_put_sync(&armpmu->plat_device->dev);
  269. }
  270. static int
  271. armpmu_reserve_hardware(struct arm_pmu *armpmu)
  272. {
  273. int err;
  274. struct platform_device *pmu_device = armpmu->plat_device;
  275. if (!pmu_device)
  276. return -ENODEV;
  277. pm_runtime_get_sync(&pmu_device->dev);
  278. err = armpmu->request_irq(armpmu, armpmu_dispatch_irq);
  279. if (err) {
  280. armpmu_release_hardware(armpmu);
  281. return err;
  282. }
  283. return 0;
  284. }
  285. static void
  286. hw_perf_event_destroy(struct perf_event *event)
  287. {
  288. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  289. atomic_t *active_events = &armpmu->active_events;
  290. struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
  291. if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
  292. armpmu_release_hardware(armpmu);
  293. mutex_unlock(pmu_reserve_mutex);
  294. }
  295. }
  296. static int
  297. event_requires_mode_exclusion(struct perf_event_attr *attr)
  298. {
  299. return attr->exclude_idle || attr->exclude_user ||
  300. attr->exclude_kernel || attr->exclude_hv;
  301. }
  302. static int
  303. __hw_perf_event_init(struct perf_event *event)
  304. {
  305. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  306. struct hw_perf_event *hwc = &event->hw;
  307. int mapping;
  308. mapping = armpmu->map_event(event);
  309. if (mapping < 0) {
  310. pr_debug("event %x:%llx not supported\n", event->attr.type,
  311. event->attr.config);
  312. return mapping;
  313. }
  314. /*
  315. * We don't assign an index until we actually place the event onto
  316. * hardware. Use -1 to signify that we haven't decided where to put it
  317. * yet. For SMP systems, each core has it's own PMU so we can't do any
  318. * clever allocation or constraints checking at this point.
  319. */
  320. hwc->idx = -1;
  321. hwc->config_base = 0;
  322. hwc->config = 0;
  323. hwc->event_base = 0;
  324. /*
  325. * Check whether we need to exclude the counter from certain modes.
  326. */
  327. if ((!armpmu->set_event_filter ||
  328. armpmu->set_event_filter(hwc, &event->attr)) &&
  329. event_requires_mode_exclusion(&event->attr)) {
  330. pr_debug("ARM performance counters do not support "
  331. "mode exclusion\n");
  332. return -EOPNOTSUPP;
  333. }
  334. /*
  335. * Store the event encoding into the config_base field.
  336. */
  337. hwc->config_base |= (unsigned long)mapping;
  338. if (!is_sampling_event(event)) {
  339. /*
  340. * For non-sampling runs, limit the sample_period to half
  341. * of the counter width. That way, the new counter value
  342. * is far less likely to overtake the previous one unless
  343. * you have some serious IRQ latency issues.
  344. */
  345. hwc->sample_period = armpmu->max_period >> 1;
  346. hwc->last_period = hwc->sample_period;
  347. local64_set(&hwc->period_left, hwc->sample_period);
  348. }
  349. if (event->group_leader != event) {
  350. if (validate_group(event) != 0)
  351. return -EINVAL;
  352. }
  353. return 0;
  354. }
  355. static int armpmu_event_init(struct perf_event *event)
  356. {
  357. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  358. int err = 0;
  359. atomic_t *active_events = &armpmu->active_events;
  360. /* does not support taken branch sampling */
  361. if (has_branch_stack(event))
  362. return -EOPNOTSUPP;
  363. if (armpmu->map_event(event) == -ENOENT)
  364. return -ENOENT;
  365. event->destroy = hw_perf_event_destroy;
  366. if (!atomic_inc_not_zero(active_events)) {
  367. mutex_lock(&armpmu->reserve_mutex);
  368. if (atomic_read(active_events) == 0)
  369. err = armpmu_reserve_hardware(armpmu);
  370. if (!err)
  371. atomic_inc(active_events);
  372. mutex_unlock(&armpmu->reserve_mutex);
  373. }
  374. if (err)
  375. return err;
  376. err = __hw_perf_event_init(event);
  377. if (err)
  378. hw_perf_event_destroy(event);
  379. return err;
  380. }
  381. static void armpmu_enable(struct pmu *pmu)
  382. {
  383. struct arm_pmu *armpmu = to_arm_pmu(pmu);
  384. struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
  385. int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
  386. if (enabled)
  387. armpmu->start(armpmu);
  388. }
  389. static void armpmu_disable(struct pmu *pmu)
  390. {
  391. struct arm_pmu *armpmu = to_arm_pmu(pmu);
  392. armpmu->stop(armpmu);
  393. }
  394. #ifdef CONFIG_PM
  395. static int armpmu_runtime_resume(struct device *dev)
  396. {
  397. struct arm_pmu_platdata *plat = dev_get_platdata(dev);
  398. if (plat && plat->runtime_resume)
  399. return plat->runtime_resume(dev);
  400. return 0;
  401. }
  402. static int armpmu_runtime_suspend(struct device *dev)
  403. {
  404. struct arm_pmu_platdata *plat = dev_get_platdata(dev);
  405. if (plat && plat->runtime_suspend)
  406. return plat->runtime_suspend(dev);
  407. return 0;
  408. }
  409. #endif
  410. const struct dev_pm_ops armpmu_dev_pm_ops = {
  411. SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
  412. };
  413. static void armpmu_init(struct arm_pmu *armpmu)
  414. {
  415. atomic_set(&armpmu->active_events, 0);
  416. mutex_init(&armpmu->reserve_mutex);
  417. armpmu->pmu = (struct pmu) {
  418. .pmu_enable = armpmu_enable,
  419. .pmu_disable = armpmu_disable,
  420. .event_init = armpmu_event_init,
  421. .add = armpmu_add,
  422. .del = armpmu_del,
  423. .start = armpmu_start,
  424. .stop = armpmu_stop,
  425. .read = armpmu_read,
  426. };
  427. }
  428. int armpmu_register(struct arm_pmu *armpmu, int type)
  429. {
  430. armpmu_init(armpmu);
  431. pm_runtime_enable(&armpmu->plat_device->dev);
  432. pr_info("enabled with %s PMU driver, %d counters available\n",
  433. armpmu->name, armpmu->num_events);
  434. return perf_pmu_register(&armpmu->pmu, armpmu->name, type);
  435. }