arcregs.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef _ASM_ARC_ARCREGS_H
  9. #define _ASM_ARC_ARCREGS_H
  10. /* Build Configuration Registers */
  11. #define ARC_REG_DCCMBASE_BCR 0x61 /* DCCM Base Addr */
  12. #define ARC_REG_CRC_BCR 0x62
  13. #define ARC_REG_VECBASE_BCR 0x68
  14. #define ARC_REG_PERIBASE_BCR 0x69
  15. #define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
  16. #define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
  17. #define ARC_REG_DCCM_BCR 0x74 /* DCCM Present + SZ */
  18. #define ARC_REG_TIMERS_BCR 0x75
  19. #define ARC_REG_AP_BCR 0x76
  20. #define ARC_REG_ICCM_BCR 0x78
  21. #define ARC_REG_XY_MEM_BCR 0x79
  22. #define ARC_REG_MAC_BCR 0x7a
  23. #define ARC_REG_MUL_BCR 0x7b
  24. #define ARC_REG_SWAP_BCR 0x7c
  25. #define ARC_REG_NORM_BCR 0x7d
  26. #define ARC_REG_MIXMAX_BCR 0x7e
  27. #define ARC_REG_BARREL_BCR 0x7f
  28. #define ARC_REG_D_UNCACH_BCR 0x6A
  29. #define ARC_REG_BPU_BCR 0xc0
  30. #define ARC_REG_ISA_CFG_BCR 0xc1
  31. #define ARC_REG_SMART_BCR 0xFF
  32. /* status32 Bits Positions */
  33. #define STATUS_AE_BIT 5 /* Exception active */
  34. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  35. #define STATUS_U_BIT 7 /* User/Kernel mode */
  36. #define STATUS_L_BIT 12 /* Loop inhibit */
  37. /* These masks correspond to the status word(STATUS_32) bits */
  38. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  39. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  40. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  41. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  42. /*
  43. * ECR: Exception Cause Reg bits-n-pieces
  44. * [23:16] = Exception Vector
  45. * [15: 8] = Exception Cause Code
  46. * [ 7: 0] = Exception Parameters (for certain types only)
  47. */
  48. #define ECR_VEC_MASK 0xff0000
  49. #define ECR_CODE_MASK 0x00ff00
  50. #define ECR_PARAM_MASK 0x0000ff
  51. /* Exception Cause Vector Values */
  52. #define ECR_V_INSN_ERR 0x02
  53. #define ECR_V_MACH_CHK 0x20
  54. #define ECR_V_ITLB_MISS 0x21
  55. #define ECR_V_DTLB_MISS 0x22
  56. #define ECR_V_PROTV 0x23
  57. #define ECR_V_TRAP 0x25
  58. /* Protection Violation Exception Cause Code Values */
  59. #define ECR_C_PROTV_INST_FETCH 0x00
  60. #define ECR_C_PROTV_LOAD 0x01
  61. #define ECR_C_PROTV_STORE 0x02
  62. #define ECR_C_PROTV_XCHG 0x03
  63. #define ECR_C_PROTV_MISALIG_DATA 0x04
  64. #define ECR_C_BIT_PROTV_MISALIG_DATA 10
  65. /* Machine Check Cause Code Values */
  66. #define ECR_C_MCHK_DUP_TLB 0x01
  67. /* DTLB Miss Exception Cause Code Values */
  68. #define ECR_C_BIT_DTLB_LD_MISS 8
  69. #define ECR_C_BIT_DTLB_ST_MISS 9
  70. /* Dummy ECR values for Interrupts */
  71. #define event_IRQ1 0x0031abcd
  72. #define event_IRQ2 0x0032abcd
  73. /* Auxiliary registers */
  74. #define AUX_IDENTITY 4
  75. #define AUX_INTR_VEC_BASE 0x25
  76. /*
  77. * Floating Pt Registers
  78. * Status regs are read-only (build-time) so need not be saved/restored
  79. */
  80. #define ARC_AUX_FP_STAT 0x300
  81. #define ARC_AUX_DPFP_1L 0x301
  82. #define ARC_AUX_DPFP_1H 0x302
  83. #define ARC_AUX_DPFP_2L 0x303
  84. #define ARC_AUX_DPFP_2H 0x304
  85. #define ARC_AUX_DPFP_STAT 0x305
  86. #ifndef __ASSEMBLY__
  87. /*
  88. ******************************************************************
  89. * Inline ASM macros to read/write AUX Regs
  90. * Essentially invocation of lr/sr insns from "C"
  91. */
  92. #if 1
  93. #define read_aux_reg(reg) __builtin_arc_lr(reg)
  94. /* gcc builtin sr needs reg param to be long immediate */
  95. #define write_aux_reg(reg_immed, val) \
  96. __builtin_arc_sr((unsigned int)val, reg_immed)
  97. #else
  98. #define read_aux_reg(reg) \
  99. ({ \
  100. unsigned int __ret; \
  101. __asm__ __volatile__( \
  102. " lr %0, [%1]" \
  103. : "=r"(__ret) \
  104. : "i"(reg)); \
  105. __ret; \
  106. })
  107. /*
  108. * Aux Reg address is specified as long immediate by caller
  109. * e.g.
  110. * write_aux_reg(0x69, some_val);
  111. * This generates tightest code.
  112. */
  113. #define write_aux_reg(reg_imm, val) \
  114. ({ \
  115. __asm__ __volatile__( \
  116. " sr %0, [%1] \n" \
  117. : \
  118. : "ir"(val), "i"(reg_imm)); \
  119. })
  120. /*
  121. * Aux Reg address is specified in a variable
  122. * * e.g.
  123. * reg_num = 0x69
  124. * write_aux_reg2(reg_num, some_val);
  125. * This has to generate glue code to load the reg num from
  126. * memory to a reg hence not recommended.
  127. */
  128. #define write_aux_reg2(reg_in_var, val) \
  129. ({ \
  130. unsigned int tmp; \
  131. \
  132. __asm__ __volatile__( \
  133. " ld %0, [%2] \n\t" \
  134. " sr %1, [%0] \n\t" \
  135. : "=&r"(tmp) \
  136. : "r"(val), "memory"(&reg_in_var)); \
  137. })
  138. #endif
  139. #define READ_BCR(reg, into) \
  140. { \
  141. unsigned int tmp; \
  142. tmp = read_aux_reg(reg); \
  143. if (sizeof(tmp) == sizeof(into)) { \
  144. into = *((typeof(into) *)&tmp); \
  145. } else { \
  146. extern void bogus_undefined(void); \
  147. bogus_undefined(); \
  148. } \
  149. }
  150. #define WRITE_BCR(reg, into) \
  151. { \
  152. unsigned int tmp; \
  153. if (sizeof(tmp) == sizeof(into)) { \
  154. tmp = (*(unsigned int *)(into)); \
  155. write_aux_reg(reg, tmp); \
  156. } else { \
  157. extern void bogus_undefined(void); \
  158. bogus_undefined(); \
  159. } \
  160. }
  161. /* Helpers */
  162. #define TO_KB(bytes) ((bytes) >> 10)
  163. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  164. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  165. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  166. /*
  167. ***************************************************************
  168. * Build Configuration Registers, with encoded hardware config
  169. */
  170. struct bcr_identity {
  171. #ifdef CONFIG_CPU_BIG_ENDIAN
  172. unsigned int chip_id:16, cpu_id:8, family:8;
  173. #else
  174. unsigned int family:8, cpu_id:8, chip_id:16;
  175. #endif
  176. };
  177. struct bcr_isa {
  178. #ifdef CONFIG_CPU_BIG_ENDIAN
  179. unsigned int pad1:23, atomic1:1, ver:8;
  180. #else
  181. unsigned int ver:8, atomic1:1, pad1:23;
  182. #endif
  183. };
  184. struct bcr_mpy {
  185. #ifdef CONFIG_CPU_BIG_ENDIAN
  186. unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
  187. #else
  188. unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
  189. #endif
  190. };
  191. struct bcr_extn_xymem {
  192. #ifdef CONFIG_CPU_BIG_ENDIAN
  193. unsigned int ram_org:2, num_banks:4, bank_sz:4, ver:8;
  194. #else
  195. unsigned int ver:8, bank_sz:4, num_banks:4, ram_org:2;
  196. #endif
  197. };
  198. struct bcr_perip {
  199. #ifdef CONFIG_CPU_BIG_ENDIAN
  200. unsigned int start:8, pad2:8, sz:8, pad:8;
  201. #else
  202. unsigned int pad:8, sz:8, pad2:8, start:8;
  203. #endif
  204. };
  205. struct bcr_iccm {
  206. #ifdef CONFIG_CPU_BIG_ENDIAN
  207. unsigned int base:16, pad:5, sz:3, ver:8;
  208. #else
  209. unsigned int ver:8, sz:3, pad:5, base:16;
  210. #endif
  211. };
  212. /* DCCM Base Address Register: ARC_REG_DCCMBASE_BCR */
  213. struct bcr_dccm_base {
  214. #ifdef CONFIG_CPU_BIG_ENDIAN
  215. unsigned int addr:24, ver:8;
  216. #else
  217. unsigned int ver:8, addr:24;
  218. #endif
  219. };
  220. /* DCCM RAM Configuration Register: ARC_REG_DCCM_BCR */
  221. struct bcr_dccm {
  222. #ifdef CONFIG_CPU_BIG_ENDIAN
  223. unsigned int res:21, sz:3, ver:8;
  224. #else
  225. unsigned int ver:8, sz:3, res:21;
  226. #endif
  227. };
  228. /* ARCompact: Both SP and DP FPU BCRs have same format */
  229. struct bcr_fp_arcompact {
  230. #ifdef CONFIG_CPU_BIG_ENDIAN
  231. unsigned int fast:1, ver:8;
  232. #else
  233. unsigned int ver:8, fast:1;
  234. #endif
  235. };
  236. struct bcr_timer {
  237. #ifdef CONFIG_CPU_BIG_ENDIAN
  238. unsigned int pad2:15, rtsc:1, pad1:6, t1:1, t0:1, ver:8;
  239. #else
  240. unsigned int ver:8, t0:1, t1:1, pad1:6, rtsc:1, pad2:15;
  241. #endif
  242. };
  243. struct bcr_bpu_arcompact {
  244. #ifdef CONFIG_CPU_BIG_ENDIAN
  245. unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
  246. #else
  247. unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
  248. #endif
  249. };
  250. struct bcr_generic {
  251. #ifdef CONFIG_CPU_BIG_ENDIAN
  252. unsigned int pad:24, ver:8;
  253. #else
  254. unsigned int ver:8, pad:24;
  255. #endif
  256. };
  257. /*
  258. *******************************************************************
  259. * Generic structures to hold build configuration used at runtime
  260. */
  261. struct cpuinfo_arc_mmu {
  262. unsigned int ver, pg_sz, sets, ways, u_dtlb, u_itlb, num_tlb;
  263. };
  264. struct cpuinfo_arc_cache {
  265. unsigned int sz_k:8, line_len:8, assoc:4, ver:4, alias:1, vipt:1, pad:6;
  266. };
  267. struct cpuinfo_arc_bpu {
  268. unsigned int ver, full, num_cache, num_pred;
  269. };
  270. struct cpuinfo_arc_ccm {
  271. unsigned int base_addr, sz;
  272. };
  273. struct cpuinfo_arc {
  274. struct cpuinfo_arc_cache icache, dcache;
  275. struct cpuinfo_arc_mmu mmu;
  276. struct cpuinfo_arc_bpu bpu;
  277. struct bcr_identity core;
  278. struct bcr_isa isa;
  279. struct bcr_timer timers;
  280. unsigned int vec_base;
  281. unsigned int uncached_base;
  282. struct cpuinfo_arc_ccm iccm, dccm;
  283. struct {
  284. unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, pad1:3,
  285. fpu_sp:1, fpu_dp:1, pad2:6,
  286. debug:1, ap:1, smart:1, rtt:1, pad3:4,
  287. pad4:8;
  288. } extn;
  289. struct bcr_mpy extn_mpy;
  290. struct bcr_extn_xymem extn_xymem;
  291. };
  292. extern struct cpuinfo_arc cpuinfo_arc700[];
  293. #endif /* __ASEMBLY__ */
  294. #endif /* _ASM_ARC_ARCREGS_H */