|
@@ -27,29 +27,6 @@
|
|
|
clock-output-names = "xin24m";
|
|
|
};
|
|
|
|
|
|
- scu@1013c000 {
|
|
|
- compatible = "arm,cortex-a9-scu";
|
|
|
- reg = <0x1013c000 0x100>;
|
|
|
- };
|
|
|
-
|
|
|
- pmu: pmu@20004000 {
|
|
|
- compatible = "rockchip,rk3066-pmu", "syscon";
|
|
|
- reg = <0x20004000 0x100>;
|
|
|
- };
|
|
|
-
|
|
|
- grf: grf@20008000 {
|
|
|
- compatible = "syscon";
|
|
|
- reg = <0x20008000 0x200>;
|
|
|
- };
|
|
|
-
|
|
|
- gic: interrupt-controller@1013d000 {
|
|
|
- compatible = "arm,cortex-a9-gic";
|
|
|
- interrupt-controller;
|
|
|
- #interrupt-cells = <3>;
|
|
|
- reg = <0x1013d000 0x1000>,
|
|
|
- <0x1013c100 0x0100>;
|
|
|
- };
|
|
|
-
|
|
|
L2: l2-cache-controller@10138000 {
|
|
|
compatible = "arm,pl310-cache";
|
|
|
reg = <0x10138000 0x1000>;
|
|
@@ -57,6 +34,11 @@
|
|
|
cache-level = <2>;
|
|
|
};
|
|
|
|
|
|
+ scu@1013c000 {
|
|
|
+ compatible = "arm,cortex-a9-scu";
|
|
|
+ reg = <0x1013c000 0x100>;
|
|
|
+ };
|
|
|
+
|
|
|
global_timer: global-timer@1013c200 {
|
|
|
compatible = "arm,cortex-a9-global-timer";
|
|
|
reg = <0x1013c200 0x20>;
|
|
@@ -71,6 +53,14 @@
|
|
|
clocks = <&cru CORE_PERI>;
|
|
|
};
|
|
|
|
|
|
+ gic: interrupt-controller@1013d000 {
|
|
|
+ compatible = "arm,cortex-a9-gic";
|
|
|
+ interrupt-controller;
|
|
|
+ #interrupt-cells = <3>;
|
|
|
+ reg = <0x1013d000 0x1000>,
|
|
|
+ <0x1013c100 0x0100>;
|
|
|
+ };
|
|
|
+
|
|
|
uart0: serial@10124000 {
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
reg = <0x10124000 0x400>;
|
|
@@ -91,26 +81,6 @@
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|
|
|
- uart2: serial@20064000 {
|
|
|
- compatible = "snps,dw-apb-uart";
|
|
|
- reg = <0x20064000 0x400>;
|
|
|
- interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
- reg-shift = <2>;
|
|
|
- reg-io-width = <1>;
|
|
|
- clocks = <&cru SCLK_UART2>;
|
|
|
- status = "disabled";
|
|
|
- };
|
|
|
-
|
|
|
- uart3: serial@20068000 {
|
|
|
- compatible = "snps,dw-apb-uart";
|
|
|
- reg = <0x20068000 0x400>;
|
|
|
- interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
- reg-shift = <2>;
|
|
|
- reg-io-width = <1>;
|
|
|
- clocks = <&cru SCLK_UART3>;
|
|
|
- status = "disabled";
|
|
|
- };
|
|
|
-
|
|
|
mmc0: dwmmc@10214000 {
|
|
|
compatible = "rockchip,rk2928-dw-mshc";
|
|
|
reg = <0x10214000 0x1000>;
|
|
@@ -136,4 +106,34 @@
|
|
|
|
|
|
status = "disabled";
|
|
|
};
|
|
|
+
|
|
|
+ pmu: pmu@20004000 {
|
|
|
+ compatible = "rockchip,rk3066-pmu", "syscon";
|
|
|
+ reg = <0x20004000 0x100>;
|
|
|
+ };
|
|
|
+
|
|
|
+ grf: grf@20008000 {
|
|
|
+ compatible = "syscon";
|
|
|
+ reg = <0x20008000 0x200>;
|
|
|
+ };
|
|
|
+
|
|
|
+ uart2: serial@20064000 {
|
|
|
+ compatible = "snps,dw-apb-uart";
|
|
|
+ reg = <0x20064000 0x400>;
|
|
|
+ interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ reg-shift = <2>;
|
|
|
+ reg-io-width = <1>;
|
|
|
+ clocks = <&cru SCLK_UART2>;
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
+
|
|
|
+ uart3: serial@20068000 {
|
|
|
+ compatible = "snps,dw-apb-uart";
|
|
|
+ reg = <0x20068000 0x400>;
|
|
|
+ interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ reg-shift = <2>;
|
|
|
+ reg-io-width = <1>;
|
|
|
+ clocks = <&cru SCLK_UART3>;
|
|
|
+ status = "disabled";
|
|
|
+ };
|
|
|
};
|