|
@@ -2050,6 +2050,16 @@ static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
|
|
}
|
|
}
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+static void i9xx_set_default_submission(struct intel_engine_cs *engine)
|
|
|
|
+{
|
|
|
|
+ engine->submit_request = i9xx_submit_request;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static void gen6_bsd_set_default_submission(struct intel_engine_cs *engine)
|
|
|
|
+{
|
|
|
|
+ engine->submit_request = gen6_bsd_submit_request;
|
|
|
|
+}
|
|
|
|
+
|
|
static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
|
|
static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
|
|
struct intel_engine_cs *engine)
|
|
struct intel_engine_cs *engine)
|
|
{
|
|
{
|
|
@@ -2080,7 +2090,8 @@ static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
|
|
engine->emit_breadcrumb_sz++;
|
|
engine->emit_breadcrumb_sz++;
|
|
}
|
|
}
|
|
}
|
|
}
|
|
- engine->submit_request = i9xx_submit_request;
|
|
|
|
|
|
+
|
|
|
|
+ engine->set_default_submission = i9xx_set_default_submission;
|
|
|
|
|
|
if (INTEL_GEN(dev_priv) >= 8)
|
|
if (INTEL_GEN(dev_priv) >= 8)
|
|
engine->emit_bb_start = gen8_emit_bb_start;
|
|
engine->emit_bb_start = gen8_emit_bb_start;
|
|
@@ -2165,7 +2176,7 @@ int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
|
|
if (INTEL_GEN(dev_priv) >= 6) {
|
|
if (INTEL_GEN(dev_priv) >= 6) {
|
|
/* gen6 bsd needs a special wa for tail updates */
|
|
/* gen6 bsd needs a special wa for tail updates */
|
|
if (IS_GEN6(dev_priv))
|
|
if (IS_GEN6(dev_priv))
|
|
- engine->submit_request = gen6_bsd_submit_request;
|
|
|
|
|
|
+ engine->set_default_submission = gen6_bsd_set_default_submission;
|
|
engine->emit_flush = gen6_bsd_ring_flush;
|
|
engine->emit_flush = gen6_bsd_ring_flush;
|
|
if (INTEL_GEN(dev_priv) < 8)
|
|
if (INTEL_GEN(dev_priv) < 8)
|
|
engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
|
|
engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
|