|
@@ -4214,3 +4214,332 @@ i40e_status i40e_aq_configure_partition_bw(struct i40e_hw *hw,
|
|
|
|
|
|
return status;
|
|
|
}
|
|
|
+
|
|
|
+/**
|
|
|
+ * i40e_read_phy_register
|
|
|
+ * @hw: pointer to the HW structure
|
|
|
+ * @page: registers page number
|
|
|
+ * @reg: register address in the page
|
|
|
+ * @phy_adr: PHY address on MDIO interface
|
|
|
+ * @value: PHY register value
|
|
|
+ *
|
|
|
+ * Reads specified PHY register value
|
|
|
+ **/
|
|
|
+i40e_status i40e_read_phy_register(struct i40e_hw *hw,
|
|
|
+ u8 page, u16 reg, u8 phy_addr,
|
|
|
+ u16 *value)
|
|
|
+{
|
|
|
+ i40e_status status = I40E_ERR_TIMEOUT;
|
|
|
+ u32 command = 0;
|
|
|
+ u16 retry = 1000;
|
|
|
+ u8 port_num = hw->func_caps.mdio_port_num;
|
|
|
+
|
|
|
+ command = (reg << I40E_GLGEN_MSCA_MDIADD_SHIFT) |
|
|
|
+ (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
|
|
|
+ (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
|
|
|
+ (I40E_MDIO_OPCODE_ADDRESS) |
|
|
|
+ (I40E_MDIO_STCODE) |
|
|
|
+ (I40E_GLGEN_MSCA_MDICMD_MASK) |
|
|
|
+ (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
|
|
|
+ wr32(hw, I40E_GLGEN_MSCA(port_num), command);
|
|
|
+ do {
|
|
|
+ command = rd32(hw, I40E_GLGEN_MSCA(port_num));
|
|
|
+ if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
|
|
|
+ status = 0;
|
|
|
+ break;
|
|
|
+ }
|
|
|
+ usleep_range(10, 20);
|
|
|
+ retry--;
|
|
|
+ } while (retry);
|
|
|
+
|
|
|
+ if (status) {
|
|
|
+ i40e_debug(hw, I40E_DEBUG_PHY,
|
|
|
+ "PHY: Can't write command to external PHY.\n");
|
|
|
+ goto phy_read_end;
|
|
|
+ }
|
|
|
+
|
|
|
+ command = (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
|
|
|
+ (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
|
|
|
+ (I40E_MDIO_OPCODE_READ) |
|
|
|
+ (I40E_MDIO_STCODE) |
|
|
|
+ (I40E_GLGEN_MSCA_MDICMD_MASK) |
|
|
|
+ (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
|
|
|
+ status = I40E_ERR_TIMEOUT;
|
|
|
+ retry = 1000;
|
|
|
+ wr32(hw, I40E_GLGEN_MSCA(port_num), command);
|
|
|
+ do {
|
|
|
+ command = rd32(hw, I40E_GLGEN_MSCA(port_num));
|
|
|
+ if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
|
|
|
+ status = 0;
|
|
|
+ break;
|
|
|
+ }
|
|
|
+ usleep_range(10, 20);
|
|
|
+ retry--;
|
|
|
+ } while (retry);
|
|
|
+
|
|
|
+ if (!status) {
|
|
|
+ command = rd32(hw, I40E_GLGEN_MSRWD(port_num));
|
|
|
+ *value = (command & I40E_GLGEN_MSRWD_MDIRDDATA_MASK) >>
|
|
|
+ I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT;
|
|
|
+ } else {
|
|
|
+ i40e_debug(hw, I40E_DEBUG_PHY,
|
|
|
+ "PHY: Can't read register value from external PHY.\n");
|
|
|
+ }
|
|
|
+
|
|
|
+phy_read_end:
|
|
|
+ return status;
|
|
|
+}
|
|
|
+
|
|
|
+/**
|
|
|
+ * i40e_write_phy_register
|
|
|
+ * @hw: pointer to the HW structure
|
|
|
+ * @page: registers page number
|
|
|
+ * @reg: register address in the page
|
|
|
+ * @phy_adr: PHY address on MDIO interface
|
|
|
+ * @value: PHY register value
|
|
|
+ *
|
|
|
+ * Writes value to specified PHY register
|
|
|
+ **/
|
|
|
+i40e_status i40e_write_phy_register(struct i40e_hw *hw,
|
|
|
+ u8 page, u16 reg, u8 phy_addr,
|
|
|
+ u16 value)
|
|
|
+{
|
|
|
+ i40e_status status = I40E_ERR_TIMEOUT;
|
|
|
+ u32 command = 0;
|
|
|
+ u16 retry = 1000;
|
|
|
+ u8 port_num = hw->func_caps.mdio_port_num;
|
|
|
+
|
|
|
+ command = (reg << I40E_GLGEN_MSCA_MDIADD_SHIFT) |
|
|
|
+ (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
|
|
|
+ (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
|
|
|
+ (I40E_MDIO_OPCODE_ADDRESS) |
|
|
|
+ (I40E_MDIO_STCODE) |
|
|
|
+ (I40E_GLGEN_MSCA_MDICMD_MASK) |
|
|
|
+ (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
|
|
|
+ wr32(hw, I40E_GLGEN_MSCA(port_num), command);
|
|
|
+ do {
|
|
|
+ command = rd32(hw, I40E_GLGEN_MSCA(port_num));
|
|
|
+ if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
|
|
|
+ status = 0;
|
|
|
+ break;
|
|
|
+ }
|
|
|
+ usleep_range(10, 20);
|
|
|
+ retry--;
|
|
|
+ } while (retry);
|
|
|
+ if (status) {
|
|
|
+ i40e_debug(hw, I40E_DEBUG_PHY,
|
|
|
+ "PHY: Can't write command to external PHY.\n");
|
|
|
+ goto phy_write_end;
|
|
|
+ }
|
|
|
+
|
|
|
+ command = value << I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT;
|
|
|
+ wr32(hw, I40E_GLGEN_MSRWD(port_num), command);
|
|
|
+
|
|
|
+ command = (page << I40E_GLGEN_MSCA_DEVADD_SHIFT) |
|
|
|
+ (phy_addr << I40E_GLGEN_MSCA_PHYADD_SHIFT) |
|
|
|
+ (I40E_MDIO_OPCODE_WRITE) |
|
|
|
+ (I40E_MDIO_STCODE) |
|
|
|
+ (I40E_GLGEN_MSCA_MDICMD_MASK) |
|
|
|
+ (I40E_GLGEN_MSCA_MDIINPROGEN_MASK);
|
|
|
+ status = I40E_ERR_TIMEOUT;
|
|
|
+ retry = 1000;
|
|
|
+ wr32(hw, I40E_GLGEN_MSCA(port_num), command);
|
|
|
+ do {
|
|
|
+ command = rd32(hw, I40E_GLGEN_MSCA(port_num));
|
|
|
+ if (!(command & I40E_GLGEN_MSCA_MDICMD_MASK)) {
|
|
|
+ status = 0;
|
|
|
+ break;
|
|
|
+ }
|
|
|
+ usleep_range(10, 20);
|
|
|
+ retry--;
|
|
|
+ } while (retry);
|
|
|
+
|
|
|
+phy_write_end:
|
|
|
+ return status;
|
|
|
+}
|
|
|
+
|
|
|
+/**
|
|
|
+ * i40e_get_phy_address
|
|
|
+ * @hw: pointer to the HW structure
|
|
|
+ * @dev_num: PHY port num that address we want
|
|
|
+ * @phy_addr: Returned PHY address
|
|
|
+ *
|
|
|
+ * Gets PHY address for current port
|
|
|
+ **/
|
|
|
+u8 i40e_get_phy_address(struct i40e_hw *hw, u8 dev_num)
|
|
|
+{
|
|
|
+ u8 port_num = hw->func_caps.mdio_port_num;
|
|
|
+ u32 reg_val = rd32(hw, I40E_GLGEN_MDIO_I2C_SEL(port_num));
|
|
|
+
|
|
|
+ return (u8)(reg_val >> ((dev_num + 1) * 5)) & 0x1f;
|
|
|
+}
|
|
|
+
|
|
|
+/**
|
|
|
+ * i40e_blink_phy_led
|
|
|
+ * @hw: pointer to the HW structure
|
|
|
+ * @time: time how long led will blinks in secs
|
|
|
+ * @interval: gap between LED on and off in msecs
|
|
|
+ *
|
|
|
+ * Blinks PHY link LED
|
|
|
+ **/
|
|
|
+i40e_status i40e_blink_phy_link_led(struct i40e_hw *hw,
|
|
|
+ u32 time, u32 interval)
|
|
|
+{
|
|
|
+ i40e_status status = 0;
|
|
|
+ u32 i;
|
|
|
+ u16 led_ctl;
|
|
|
+ u16 gpio_led_port;
|
|
|
+ u16 led_reg;
|
|
|
+ u16 led_addr = I40E_PHY_LED_PROV_REG_1;
|
|
|
+ u8 phy_addr = 0;
|
|
|
+ u8 port_num;
|
|
|
+
|
|
|
+ i = rd32(hw, I40E_PFGEN_PORTNUM);
|
|
|
+ port_num = (u8)(i & I40E_PFGEN_PORTNUM_PORT_NUM_MASK);
|
|
|
+ phy_addr = i40e_get_phy_address(hw, port_num);
|
|
|
+
|
|
|
+ for (gpio_led_port = 0; gpio_led_port < 3; gpio_led_port++,
|
|
|
+ led_addr++) {
|
|
|
+ status = i40e_read_phy_register(hw, I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr, &led_reg);
|
|
|
+ if (status)
|
|
|
+ goto phy_blinking_end;
|
|
|
+ led_ctl = led_reg;
|
|
|
+ if (led_reg & I40E_PHY_LED_LINK_MODE_MASK) {
|
|
|
+ led_reg = 0;
|
|
|
+ status = i40e_write_phy_register(hw,
|
|
|
+ I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr,
|
|
|
+ led_reg);
|
|
|
+ if (status)
|
|
|
+ goto phy_blinking_end;
|
|
|
+ break;
|
|
|
+ }
|
|
|
+ }
|
|
|
+
|
|
|
+ if (time > 0 && interval > 0) {
|
|
|
+ for (i = 0; i < time * 1000; i += interval) {
|
|
|
+ status = i40e_read_phy_register(hw,
|
|
|
+ I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr,
|
|
|
+ &led_reg);
|
|
|
+ if (status)
|
|
|
+ goto restore_config;
|
|
|
+ if (led_reg & I40E_PHY_LED_MANUAL_ON)
|
|
|
+ led_reg = 0;
|
|
|
+ else
|
|
|
+ led_reg = I40E_PHY_LED_MANUAL_ON;
|
|
|
+ status = i40e_write_phy_register(hw,
|
|
|
+ I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr,
|
|
|
+ led_reg);
|
|
|
+ if (status)
|
|
|
+ goto restore_config;
|
|
|
+ msleep(interval);
|
|
|
+ }
|
|
|
+ }
|
|
|
+
|
|
|
+restore_config:
|
|
|
+ status = i40e_write_phy_register(hw, I40E_PHY_COM_REG_PAGE, led_addr,
|
|
|
+ phy_addr, led_ctl);
|
|
|
+
|
|
|
+phy_blinking_end:
|
|
|
+ return status;
|
|
|
+}
|
|
|
+
|
|
|
+/**
|
|
|
+ * i40e_led_get_phy - return current on/off mode
|
|
|
+ * @hw: pointer to the hw struct
|
|
|
+ * @led_addr: address of led register to use
|
|
|
+ * @val: original value of register to use
|
|
|
+ *
|
|
|
+ **/
|
|
|
+i40e_status i40e_led_get_phy(struct i40e_hw *hw, u16 *led_addr,
|
|
|
+ u16 *val)
|
|
|
+{
|
|
|
+ i40e_status status = 0;
|
|
|
+ u16 gpio_led_port;
|
|
|
+ u8 phy_addr = 0;
|
|
|
+ u16 reg_val;
|
|
|
+ u16 temp_addr;
|
|
|
+ u8 port_num;
|
|
|
+ u32 i;
|
|
|
+
|
|
|
+ temp_addr = I40E_PHY_LED_PROV_REG_1;
|
|
|
+ i = rd32(hw, I40E_PFGEN_PORTNUM);
|
|
|
+ port_num = (u8)(i & I40E_PFGEN_PORTNUM_PORT_NUM_MASK);
|
|
|
+ phy_addr = i40e_get_phy_address(hw, port_num);
|
|
|
+
|
|
|
+ for (gpio_led_port = 0; gpio_led_port < 3; gpio_led_port++,
|
|
|
+ temp_addr++) {
|
|
|
+ status = i40e_read_phy_register(hw, I40E_PHY_COM_REG_PAGE,
|
|
|
+ temp_addr, phy_addr, ®_val);
|
|
|
+ if (status)
|
|
|
+ return status;
|
|
|
+ *val = reg_val;
|
|
|
+ if (reg_val & I40E_PHY_LED_LINK_MODE_MASK) {
|
|
|
+ *led_addr = temp_addr;
|
|
|
+ break;
|
|
|
+ }
|
|
|
+ }
|
|
|
+ return status;
|
|
|
+}
|
|
|
+
|
|
|
+/**
|
|
|
+ * i40e_led_set_phy
|
|
|
+ * @hw: pointer to the HW structure
|
|
|
+ * @on: true or false
|
|
|
+ * @mode: original val plus bit for set or ignore
|
|
|
+ * Set led's on or off when controlled by the PHY
|
|
|
+ *
|
|
|
+ **/
|
|
|
+i40e_status i40e_led_set_phy(struct i40e_hw *hw, bool on,
|
|
|
+ u16 led_addr, u32 mode)
|
|
|
+{
|
|
|
+ i40e_status status = 0;
|
|
|
+ u16 led_ctl = 0;
|
|
|
+ u16 led_reg = 0;
|
|
|
+ u8 phy_addr = 0;
|
|
|
+ u8 port_num;
|
|
|
+ u32 i;
|
|
|
+
|
|
|
+ i = rd32(hw, I40E_PFGEN_PORTNUM);
|
|
|
+ port_num = (u8)(i & I40E_PFGEN_PORTNUM_PORT_NUM_MASK);
|
|
|
+ phy_addr = i40e_get_phy_address(hw, port_num);
|
|
|
+
|
|
|
+ status = i40e_read_phy_register(hw, I40E_PHY_COM_REG_PAGE, led_addr,
|
|
|
+ phy_addr, &led_reg);
|
|
|
+ if (status)
|
|
|
+ return status;
|
|
|
+ led_ctl = led_reg;
|
|
|
+ if (led_reg & I40E_PHY_LED_LINK_MODE_MASK) {
|
|
|
+ led_reg = 0;
|
|
|
+ status = i40e_write_phy_register(hw, I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr, led_reg);
|
|
|
+ if (status)
|
|
|
+ return status;
|
|
|
+ }
|
|
|
+ status = i40e_read_phy_register(hw, I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr, &led_reg);
|
|
|
+ if (status)
|
|
|
+ goto restore_config;
|
|
|
+ if (on)
|
|
|
+ led_reg = I40E_PHY_LED_MANUAL_ON;
|
|
|
+ else
|
|
|
+ led_reg = 0;
|
|
|
+ status = i40e_write_phy_register(hw, I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr, led_reg);
|
|
|
+ if (status)
|
|
|
+ goto restore_config;
|
|
|
+ if (mode & I40E_PHY_LED_MODE_ORIG) {
|
|
|
+ led_ctl = (mode & I40E_PHY_LED_MODE_MASK);
|
|
|
+ status = i40e_write_phy_register(hw,
|
|
|
+ I40E_PHY_COM_REG_PAGE,
|
|
|
+ led_addr, phy_addr, led_ctl);
|
|
|
+ }
|
|
|
+ return status;
|
|
|
+restore_config:
|
|
|
+ status = i40e_write_phy_register(hw, I40E_PHY_COM_REG_PAGE, led_addr,
|
|
|
+ phy_addr, led_ctl);
|
|
|
+ return status;
|
|
|
+}
|