|
@@ -44,7 +44,7 @@ struct render_mmio {
|
|
u32 value;
|
|
u32 value;
|
|
};
|
|
};
|
|
|
|
|
|
-static struct render_mmio gen8_render_mmio_list[] = {
|
|
|
|
|
|
+static struct render_mmio gen8_render_mmio_list[] __cacheline_aligned = {
|
|
{RCS, _MMIO(0x229c), 0xffff, false},
|
|
{RCS, _MMIO(0x229c), 0xffff, false},
|
|
{RCS, _MMIO(0x2248), 0x0, false},
|
|
{RCS, _MMIO(0x2248), 0x0, false},
|
|
{RCS, _MMIO(0x2098), 0x0, false},
|
|
{RCS, _MMIO(0x2098), 0x0, false},
|
|
@@ -75,7 +75,7 @@ static struct render_mmio gen8_render_mmio_list[] = {
|
|
{BCS, _MMIO(0x22028), 0x0, false},
|
|
{BCS, _MMIO(0x22028), 0x0, false},
|
|
};
|
|
};
|
|
|
|
|
|
-static struct render_mmio gen9_render_mmio_list[] = {
|
|
|
|
|
|
+static struct render_mmio gen9_render_mmio_list[] __cacheline_aligned = {
|
|
{RCS, _MMIO(0x229c), 0xffff, false},
|
|
{RCS, _MMIO(0x229c), 0xffff, false},
|
|
{RCS, _MMIO(0x2248), 0x0, false},
|
|
{RCS, _MMIO(0x2248), 0x0, false},
|
|
{RCS, _MMIO(0x2098), 0x0, false},
|
|
{RCS, _MMIO(0x2098), 0x0, false},
|
|
@@ -204,9 +204,6 @@ static void load_mocs(struct intel_vgpu *vgpu, int ring_id)
|
|
if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
|
|
if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
|
|
return;
|
|
return;
|
|
|
|
|
|
- if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
|
|
|
|
- return;
|
|
|
|
-
|
|
|
|
offset.reg = regs[ring_id];
|
|
offset.reg = regs[ring_id];
|
|
for (i = 0; i < 64; i++) {
|
|
for (i = 0; i < 64; i++) {
|
|
gen9_render_mocs[ring_id][i] = I915_READ(offset);
|
|
gen9_render_mocs[ring_id][i] = I915_READ(offset);
|
|
@@ -242,9 +239,6 @@ static void restore_mocs(struct intel_vgpu *vgpu, int ring_id)
|
|
if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
|
|
if (WARN_ON(ring_id >= ARRAY_SIZE(regs)))
|
|
return;
|
|
return;
|
|
|
|
|
|
- if (!(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)))
|
|
|
|
- return;
|
|
|
|
-
|
|
|
|
offset.reg = regs[ring_id];
|
|
offset.reg = regs[ring_id];
|
|
for (i = 0; i < 64; i++) {
|
|
for (i = 0; i < 64; i++) {
|
|
vgpu_vreg(vgpu, offset) = I915_READ(offset);
|
|
vgpu_vreg(vgpu, offset) = I915_READ(offset);
|