|
@@ -2718,6 +2718,18 @@ bool amd_iommu_v2_supported(void)
|
|
|
}
|
|
|
EXPORT_SYMBOL(amd_iommu_v2_supported);
|
|
|
|
|
|
+struct amd_iommu *get_amd_iommu(unsigned int idx)
|
|
|
+{
|
|
|
+ unsigned int i = 0;
|
|
|
+ struct amd_iommu *iommu;
|
|
|
+
|
|
|
+ for_each_iommu(iommu)
|
|
|
+ if (i++ == idx)
|
|
|
+ return iommu;
|
|
|
+ return NULL;
|
|
|
+}
|
|
|
+EXPORT_SYMBOL(get_amd_iommu);
|
|
|
+
|
|
|
/****************************************************************************
|
|
|
*
|
|
|
* IOMMU EFR Performance Counter support functionality. This code allows
|
|
@@ -2725,17 +2737,14 @@ EXPORT_SYMBOL(amd_iommu_v2_supported);
|
|
|
*
|
|
|
****************************************************************************/
|
|
|
|
|
|
-u8 amd_iommu_pc_get_max_banks(u16 devid)
|
|
|
+u8 amd_iommu_pc_get_max_banks(unsigned int idx)
|
|
|
{
|
|
|
- struct amd_iommu *iommu;
|
|
|
- u8 ret = 0;
|
|
|
+ struct amd_iommu *iommu = get_amd_iommu(idx);
|
|
|
|
|
|
- /* locate the iommu governing the devid */
|
|
|
- iommu = amd_iommu_rlookup_table[devid];
|
|
|
if (iommu)
|
|
|
- ret = iommu->max_banks;
|
|
|
+ return iommu->max_banks;
|
|
|
|
|
|
- return ret;
|
|
|
+ return 0;
|
|
|
}
|
|
|
EXPORT_SYMBOL(amd_iommu_pc_get_max_banks);
|
|
|
|
|
@@ -2745,17 +2754,14 @@ bool amd_iommu_pc_supported(void)
|
|
|
}
|
|
|
EXPORT_SYMBOL(amd_iommu_pc_supported);
|
|
|
|
|
|
-u8 amd_iommu_pc_get_max_counters(u16 devid)
|
|
|
+u8 amd_iommu_pc_get_max_counters(unsigned int idx)
|
|
|
{
|
|
|
- struct amd_iommu *iommu;
|
|
|
- u8 ret = 0;
|
|
|
+ struct amd_iommu *iommu = get_amd_iommu(idx);
|
|
|
|
|
|
- /* locate the iommu governing the devid */
|
|
|
- iommu = amd_iommu_rlookup_table[devid];
|
|
|
if (iommu)
|
|
|
- ret = iommu->max_counters;
|
|
|
+ return iommu->max_counters;
|
|
|
|
|
|
- return ret;
|
|
|
+ return 0;
|
|
|
}
|
|
|
EXPORT_SYMBOL(amd_iommu_pc_get_max_counters);
|
|
|
|