|
@@ -895,11 +895,11 @@ static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
|
|
|
HDMI_PHY_CONF0_ENTMDS_MASK);
|
|
|
}
|
|
|
|
|
|
-static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
|
|
|
+static void dw_hdmi_phy_enable_svsret(struct dw_hdmi *hdmi, u8 enable)
|
|
|
{
|
|
|
hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
|
|
|
- HDMI_PHY_CONF0_SPARECTRL_OFFSET,
|
|
|
- HDMI_PHY_CONF0_SPARECTRL_MASK);
|
|
|
+ HDMI_PHY_CONF0_SVSRET_OFFSET,
|
|
|
+ HDMI_PHY_CONF0_SVSRET_MASK);
|
|
|
}
|
|
|
|
|
|
static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
|
|
@@ -1014,7 +1014,7 @@ static int hdmi_phy_configure(struct dw_hdmi *hdmi, int cscon)
|
|
|
dw_hdmi_phy_gen2_pddq(hdmi, 0);
|
|
|
|
|
|
if (hdmi->dev_type == RK3288_HDMI)
|
|
|
- dw_hdmi_phy_enable_spare(hdmi, 1);
|
|
|
+ dw_hdmi_phy_enable_svsret(hdmi, 1);
|
|
|
|
|
|
/*Wait for PHY PLL lock */
|
|
|
msec = 5;
|