|
@@ -40,10 +40,13 @@
|
|
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_PCIE>,
|
|
clocks = <&tegra_car TEGRA30_CLK_PCIE>,
|
|
<&tegra_car TEGRA30_CLK_AFI>,
|
|
<&tegra_car TEGRA30_CLK_AFI>,
|
|
- <&tegra_car TEGRA30_CLK_PCIEX>,
|
|
|
|
<&tegra_car TEGRA30_CLK_PLL_E>,
|
|
<&tegra_car TEGRA30_CLK_PLL_E>,
|
|
<&tegra_car TEGRA30_CLK_CML0>;
|
|
<&tegra_car TEGRA30_CLK_CML0>;
|
|
- clock-names = "pex", "afi", "pcie_xclk", "pll_e", "cml";
|
|
|
|
|
|
+ clock-names = "pex", "afi", "pll_e", "cml";
|
|
|
|
+ resets = <&tegra_car 70>,
|
|
|
|
+ <&tegra_car 72>,
|
|
|
|
+ <&tegra_car 74>;
|
|
|
|
+ reset-names = "pex", "afi", "pcie_x";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
|
|
|
|
pci@1,0 {
|
|
pci@1,0 {
|
|
@@ -92,6 +95,8 @@
|
|
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
|
|
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
|
|
<GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
|
|
<GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
|
|
clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
|
|
clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
|
|
|
|
+ resets = <&tegra_car 28>;
|
|
|
|
+ reset-names = "host1x";
|
|
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
@@ -103,6 +108,8 @@
|
|
reg = <0x54040000 0x00040000>;
|
|
reg = <0x54040000 0x00040000>;
|
|
interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_MPE>;
|
|
clocks = <&tegra_car TEGRA30_CLK_MPE>;
|
|
|
|
+ resets = <&tegra_car 60>;
|
|
|
|
+ reset-names = "mpe";
|
|
};
|
|
};
|
|
|
|
|
|
vi {
|
|
vi {
|
|
@@ -110,6 +117,8 @@
|
|
reg = <0x54080000 0x00040000>;
|
|
reg = <0x54080000 0x00040000>;
|
|
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_VI>;
|
|
clocks = <&tegra_car TEGRA30_CLK_VI>;
|
|
|
|
+ resets = <&tegra_car 20>;
|
|
|
|
+ reset-names = "vi";
|
|
};
|
|
};
|
|
|
|
|
|
epp {
|
|
epp {
|
|
@@ -117,6 +126,8 @@
|
|
reg = <0x540c0000 0x00040000>;
|
|
reg = <0x540c0000 0x00040000>;
|
|
interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_EPP>;
|
|
clocks = <&tegra_car TEGRA30_CLK_EPP>;
|
|
|
|
+ resets = <&tegra_car 19>;
|
|
|
|
+ reset-names = "epp";
|
|
};
|
|
};
|
|
|
|
|
|
isp {
|
|
isp {
|
|
@@ -124,12 +135,16 @@
|
|
reg = <0x54100000 0x00040000>;
|
|
reg = <0x54100000 0x00040000>;
|
|
interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_ISP>;
|
|
clocks = <&tegra_car TEGRA30_CLK_ISP>;
|
|
|
|
+ resets = <&tegra_car 23>;
|
|
|
|
+ reset-names = "isp";
|
|
};
|
|
};
|
|
|
|
|
|
gr2d {
|
|
gr2d {
|
|
compatible = "nvidia,tegra30-gr2d";
|
|
compatible = "nvidia,tegra30-gr2d";
|
|
reg = <0x54140000 0x00040000>;
|
|
reg = <0x54140000 0x00040000>;
|
|
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
+ resets = <&tegra_car 21>;
|
|
|
|
+ reset-names = "2d";
|
|
clocks = <&tegra_car TEGRA30_CLK_GR2D>;
|
|
clocks = <&tegra_car TEGRA30_CLK_GR2D>;
|
|
};
|
|
};
|
|
|
|
|
|
@@ -139,6 +154,9 @@
|
|
clocks = <&tegra_car TEGRA30_CLK_GR3D
|
|
clocks = <&tegra_car TEGRA30_CLK_GR3D
|
|
&tegra_car TEGRA30_CLK_GR3D2>;
|
|
&tegra_car TEGRA30_CLK_GR3D2>;
|
|
clock-names = "3d", "3d2";
|
|
clock-names = "3d", "3d2";
|
|
|
|
+ resets = <&tegra_car 24>,
|
|
|
|
+ <&tegra_car 98>;
|
|
|
|
+ reset-names = "3d", "3d2";
|
|
};
|
|
};
|
|
|
|
|
|
dc@54200000 {
|
|
dc@54200000 {
|
|
@@ -147,7 +165,9 @@
|
|
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_DISP1>,
|
|
clocks = <&tegra_car TEGRA30_CLK_DISP1>,
|
|
<&tegra_car TEGRA30_CLK_PLL_P>;
|
|
<&tegra_car TEGRA30_CLK_PLL_P>;
|
|
- clock-names = "disp1", "parent";
|
|
|
|
|
|
+ clock-names = "dc", "parent";
|
|
|
|
+ resets = <&tegra_car 27>;
|
|
|
|
+ reset-names = "dc";
|
|
|
|
|
|
rgb {
|
|
rgb {
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -160,7 +180,9 @@
|
|
interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_DISP2>,
|
|
clocks = <&tegra_car TEGRA30_CLK_DISP2>,
|
|
<&tegra_car TEGRA30_CLK_PLL_P>;
|
|
<&tegra_car TEGRA30_CLK_PLL_P>;
|
|
- clock-names = "disp2", "parent";
|
|
|
|
|
|
+ clock-names = "dc", "parent";
|
|
|
|
+ resets = <&tegra_car 26>;
|
|
|
|
+ reset-names = "dc";
|
|
|
|
|
|
rgb {
|
|
rgb {
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -174,6 +196,8 @@
|
|
clocks = <&tegra_car TEGRA30_CLK_HDMI>,
|
|
clocks = <&tegra_car TEGRA30_CLK_HDMI>,
|
|
<&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
|
|
<&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
|
|
clock-names = "hdmi", "parent";
|
|
clock-names = "hdmi", "parent";
|
|
|
|
+ resets = <&tegra_car 51>;
|
|
|
|
+ reset-names = "hdmi";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -189,6 +213,8 @@
|
|
compatible = "nvidia,tegra30-dsi";
|
|
compatible = "nvidia,tegra30-dsi";
|
|
reg = <0x54300000 0x00040000>;
|
|
reg = <0x54300000 0x00040000>;
|
|
clocks = <&tegra_car TEGRA30_CLK_DSIA>;
|
|
clocks = <&tegra_car TEGRA30_CLK_DSIA>;
|
|
|
|
+ resets = <&tegra_car 48>;
|
|
|
|
+ reset-names = "dsi";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
};
|
|
};
|
|
@@ -234,6 +260,7 @@
|
|
compatible = "nvidia,tegra30-car";
|
|
compatible = "nvidia,tegra30-car";
|
|
reg = <0x60006000 0x1000>;
|
|
reg = <0x60006000 0x1000>;
|
|
#clock-cells = <1>;
|
|
#clock-cells = <1>;
|
|
|
|
+ #reset-cells = <1>;
|
|
};
|
|
};
|
|
|
|
|
|
apbdma: dma {
|
|
apbdma: dma {
|
|
@@ -272,6 +299,9 @@
|
|
<GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
|
<GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
|
|
clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
|
|
|
|
+ resets = <&tegra_car 34>;
|
|
|
|
+ reset-names = "dma";
|
|
|
|
+ #dma-cells = <1>;
|
|
};
|
|
};
|
|
|
|
|
|
ahb: ahb {
|
|
ahb: ahb {
|
|
@@ -315,8 +345,11 @@
|
|
reg = <0x70006000 0x40>;
|
|
reg = <0x70006000 0x40>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 8>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTA>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTA>;
|
|
|
|
+ resets = <&tegra_car 6>;
|
|
|
|
+ reset-names = "serial";
|
|
|
|
+ dmas = <&apbdma 8>, <&apbdma 8>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -325,8 +358,11 @@
|
|
reg = <0x70006040 0x40>;
|
|
reg = <0x70006040 0x40>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 9>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTB>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTB>;
|
|
|
|
+ resets = <&tegra_car 7>;
|
|
|
|
+ reset-names = "serial";
|
|
|
|
+ dmas = <&apbdma 9>, <&apbdma 9>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -335,8 +371,11 @@
|
|
reg = <0x70006200 0x100>;
|
|
reg = <0x70006200 0x100>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 10>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTC>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTC>;
|
|
|
|
+ resets = <&tegra_car 55>;
|
|
|
|
+ reset-names = "serial";
|
|
|
|
+ dmas = <&apbdma 10>, <&apbdma 10>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -345,8 +384,11 @@
|
|
reg = <0x70006300 0x100>;
|
|
reg = <0x70006300 0x100>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 19>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTD>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTD>;
|
|
|
|
+ resets = <&tegra_car 65>;
|
|
|
|
+ reset-names = "serial";
|
|
|
|
+ dmas = <&apbdma 19>, <&apbdma 19>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -355,8 +397,11 @@
|
|
reg = <0x70006400 0x100>;
|
|
reg = <0x70006400 0x100>;
|
|
reg-shift = <2>;
|
|
reg-shift = <2>;
|
|
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 20>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTE>;
|
|
clocks = <&tegra_car TEGRA30_CLK_UARTE>;
|
|
|
|
+ resets = <&tegra_car 66>;
|
|
|
|
+ reset-names = "serial";
|
|
|
|
+ dmas = <&apbdma 20>, <&apbdma 20>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -365,6 +410,8 @@
|
|
reg = <0x7000a000 0x100>;
|
|
reg = <0x7000a000 0x100>;
|
|
#pwm-cells = <2>;
|
|
#pwm-cells = <2>;
|
|
clocks = <&tegra_car TEGRA30_CLK_PWM>;
|
|
clocks = <&tegra_car TEGRA30_CLK_PWM>;
|
|
|
|
+ resets = <&tegra_car 17>;
|
|
|
|
+ reset-names = "pwm";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -384,6 +431,10 @@
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C1>,
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C1>,
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
clock-names = "div-clk", "fast-clk";
|
|
clock-names = "div-clk", "fast-clk";
|
|
|
|
+ resets = <&tegra_car 12>;
|
|
|
|
+ reset-names = "i2c";
|
|
|
|
+ dmas = <&apbdma 21>, <&apbdma 21>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -396,6 +447,10 @@
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C2>,
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C2>,
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
clock-names = "div-clk", "fast-clk";
|
|
clock-names = "div-clk", "fast-clk";
|
|
|
|
+ resets = <&tegra_car 54>;
|
|
|
|
+ reset-names = "i2c";
|
|
|
|
+ dmas = <&apbdma 22>, <&apbdma 22>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -408,6 +463,10 @@
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C3>,
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C3>,
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
clock-names = "div-clk", "fast-clk";
|
|
clock-names = "div-clk", "fast-clk";
|
|
|
|
+ resets = <&tegra_car 67>;
|
|
|
|
+ reset-names = "i2c";
|
|
|
|
+ dmas = <&apbdma 23>, <&apbdma 23>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -419,7 +478,11 @@
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C4>,
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C4>,
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
|
|
+ resets = <&tegra_car 103>;
|
|
|
|
+ reset-names = "i2c";
|
|
clock-names = "div-clk", "fast-clk";
|
|
clock-names = "div-clk", "fast-clk";
|
|
|
|
+ dmas = <&apbdma 26>, <&apbdma 26>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -432,6 +495,10 @@
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C5>,
|
|
clocks = <&tegra_car TEGRA30_CLK_I2C5>,
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
<&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
|
|
clock-names = "div-clk", "fast-clk";
|
|
clock-names = "div-clk", "fast-clk";
|
|
|
|
+ resets = <&tegra_car 47>;
|
|
|
|
+ reset-names = "i2c";
|
|
|
|
+ dmas = <&apbdma 24>, <&apbdma 24>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -439,10 +506,13 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000d400 0x200>;
|
|
reg = <0x7000d400 0x200>;
|
|
interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 15>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC1>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC1>;
|
|
|
|
+ resets = <&tegra_car 41>;
|
|
|
|
+ reset-names = "spi";
|
|
|
|
+ dmas = <&apbdma 15>, <&apbdma 15>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -450,10 +520,13 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000d600 0x200>;
|
|
reg = <0x7000d600 0x200>;
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 16>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC2>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC2>;
|
|
|
|
+ resets = <&tegra_car 44>;
|
|
|
|
+ reset-names = "spi";
|
|
|
|
+ dmas = <&apbdma 16>, <&apbdma 16>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -461,10 +534,13 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000d800 0x200>;
|
|
reg = <0x7000d800 0x200>;
|
|
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 17>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC3>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC3>;
|
|
|
|
+ resets = <&tegra_car 46>;
|
|
|
|
+ reset-names = "spi";
|
|
|
|
+ dmas = <&apbdma 17>, <&apbdma 17>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -472,10 +548,13 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000da00 0x200>;
|
|
reg = <0x7000da00 0x200>;
|
|
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 18>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC4>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC4>;
|
|
|
|
+ resets = <&tegra_car 68>;
|
|
|
|
+ reset-names = "spi";
|
|
|
|
+ dmas = <&apbdma 18>, <&apbdma 18>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -483,10 +562,13 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000dc00 0x200>;
|
|
reg = <0x7000dc00 0x200>;
|
|
interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 27>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC5>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC5>;
|
|
|
|
+ resets = <&tegra_car 104>;
|
|
|
|
+ reset-names = "spi";
|
|
|
|
+ dmas = <&apbdma 27>, <&apbdma 27>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -494,10 +576,13 @@
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
|
|
reg = <0x7000de00 0x200>;
|
|
reg = <0x7000de00 0x200>;
|
|
interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 28>;
|
|
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC6>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SBC6>;
|
|
|
|
+ resets = <&tegra_car 106>;
|
|
|
|
+ reset-names = "spi";
|
|
|
|
+ dmas = <&apbdma 28>, <&apbdma 28>;
|
|
|
|
+ dma-names = "rx", "tx";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -506,6 +591,8 @@
|
|
reg = <0x7000e200 0x100>;
|
|
reg = <0x7000e200 0x100>;
|
|
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_KBC>;
|
|
clocks = <&tegra_car TEGRA30_CLK_KBC>;
|
|
|
|
+ resets = <&tegra_car 36>;
|
|
|
|
+ reset-names = "kbc";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -540,21 +627,29 @@
|
|
reg = <0x70080000 0x200
|
|
reg = <0x70080000 0x200
|
|
0x70080200 0x100>;
|
|
0x70080200 0x100>;
|
|
interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
|
|
- nvidia,dma-request-selector = <&apbdma 1>;
|
|
|
|
clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
|
|
clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
|
|
- <&tegra_car TEGRA30_CLK_APBIF>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_I2S0>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_I2S1>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_I2S2>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_I2S3>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_I2S4>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_DAM0>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_DAM1>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_DAM2>,
|
|
|
|
- <&tegra_car TEGRA30_CLK_SPDIF_IN>;
|
|
|
|
- clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
|
|
|
|
|
|
+ <&tegra_car TEGRA30_CLK_APBIF>;
|
|
|
|
+ clock-names = "d_audio", "apbif";
|
|
|
|
+ resets = <&tegra_car 106>, /* d_audio */
|
|
|
|
+ <&tegra_car 107>, /* apbif */
|
|
|
|
+ <&tegra_car 30>, /* i2s0 */
|
|
|
|
+ <&tegra_car 11>, /* i2s1 */
|
|
|
|
+ <&tegra_car 18>, /* i2s2 */
|
|
|
|
+ <&tegra_car 101>, /* i2s3 */
|
|
|
|
+ <&tegra_car 102>, /* i2s4 */
|
|
|
|
+ <&tegra_car 108>, /* dam0 */
|
|
|
|
+ <&tegra_car 109>, /* dam1 */
|
|
|
|
+ <&tegra_car 110>, /* dam2 */
|
|
|
|
+ <&tegra_car 10>; /* spdif */
|
|
|
|
+ reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
|
|
"i2s3", "i2s4", "dam0", "dam1", "dam2",
|
|
"i2s3", "i2s4", "dam0", "dam1", "dam2",
|
|
- "spdif_in";
|
|
|
|
|
|
+ "spdif";
|
|
|
|
+ dmas = <&apbdma 1>, <&apbdma 1>,
|
|
|
|
+ <&apbdma 2>, <&apbdma 2>,
|
|
|
|
+ <&apbdma 3>, <&apbdma 3>,
|
|
|
|
+ <&apbdma 4>, <&apbdma 4>;
|
|
|
|
+ dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
|
|
|
|
+ "rx3", "tx3";
|
|
ranges;
|
|
ranges;
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
@@ -564,6 +659,8 @@
|
|
reg = <0x70080300 0x100>;
|
|
reg = <0x70080300 0x100>;
|
|
nvidia,ahub-cif-ids = <4 4>;
|
|
nvidia,ahub-cif-ids = <4 4>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S0>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S0>;
|
|
|
|
+ resets = <&tegra_car 30>;
|
|
|
|
+ reset-names = "i2s";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -572,6 +669,8 @@
|
|
reg = <0x70080400 0x100>;
|
|
reg = <0x70080400 0x100>;
|
|
nvidia,ahub-cif-ids = <5 5>;
|
|
nvidia,ahub-cif-ids = <5 5>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S1>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S1>;
|
|
|
|
+ resets = <&tegra_car 11>;
|
|
|
|
+ reset-names = "i2s";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -580,6 +679,8 @@
|
|
reg = <0x70080500 0x100>;
|
|
reg = <0x70080500 0x100>;
|
|
nvidia,ahub-cif-ids = <6 6>;
|
|
nvidia,ahub-cif-ids = <6 6>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S2>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S2>;
|
|
|
|
+ resets = <&tegra_car 18>;
|
|
|
|
+ reset-names = "i2s";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -588,6 +689,8 @@
|
|
reg = <0x70080600 0x100>;
|
|
reg = <0x70080600 0x100>;
|
|
nvidia,ahub-cif-ids = <7 7>;
|
|
nvidia,ahub-cif-ids = <7 7>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S3>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S3>;
|
|
|
|
+ resets = <&tegra_car 101>;
|
|
|
|
+ reset-names = "i2s";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -596,6 +699,8 @@
|
|
reg = <0x70080700 0x100>;
|
|
reg = <0x70080700 0x100>;
|
|
nvidia,ahub-cif-ids = <8 8>;
|
|
nvidia,ahub-cif-ids = <8 8>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S4>;
|
|
clocks = <&tegra_car TEGRA30_CLK_I2S4>;
|
|
|
|
+ resets = <&tegra_car 102>;
|
|
|
|
+ reset-names = "i2s";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
};
|
|
};
|
|
@@ -605,6 +710,8 @@
|
|
reg = <0x78000000 0x200>;
|
|
reg = <0x78000000 0x200>;
|
|
interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
|
|
|
|
+ resets = <&tegra_car 14>;
|
|
|
|
+ reset-names = "sdhci";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -613,6 +720,8 @@
|
|
reg = <0x78000200 0x200>;
|
|
reg = <0x78000200 0x200>;
|
|
interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
|
|
|
|
+ resets = <&tegra_car 9>;
|
|
|
|
+ reset-names = "sdhci";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -621,6 +730,8 @@
|
|
reg = <0x78000400 0x200>;
|
|
reg = <0x78000400 0x200>;
|
|
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
|
|
|
|
+ resets = <&tegra_car 69>;
|
|
|
|
+ reset-names = "sdhci";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -629,6 +740,8 @@
|
|
reg = <0x78000600 0x200>;
|
|
reg = <0x78000600 0x200>;
|
|
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
|
|
clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
|
|
|
|
+ resets = <&tegra_car 15>;
|
|
|
|
+ reset-names = "sdhci";
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
@@ -638,6 +751,8 @@
|
|
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
|
|
phy_type = "utmi";
|
|
phy_type = "utmi";
|
|
clocks = <&tegra_car TEGRA30_CLK_USBD>;
|
|
clocks = <&tegra_car TEGRA30_CLK_USBD>;
|
|
|
|
+ resets = <&tegra_car 22>;
|
|
|
|
+ reset-names = "usb";
|
|
nvidia,needs-double-reset;
|
|
nvidia,needs-double-reset;
|
|
nvidia,phy = <&phy1>;
|
|
nvidia,phy = <&phy1>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
@@ -671,6 +786,8 @@
|
|
interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
|
|
phy_type = "ulpi";
|
|
phy_type = "ulpi";
|
|
clocks = <&tegra_car TEGRA30_CLK_USB2>;
|
|
clocks = <&tegra_car TEGRA30_CLK_USB2>;
|
|
|
|
+ resets = <&tegra_car 58>;
|
|
|
|
+ reset-names = "usb";
|
|
nvidia,phy = <&phy2>;
|
|
nvidia,phy = <&phy2>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
@@ -692,6 +809,8 @@
|
|
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
|
|
phy_type = "utmi";
|
|
phy_type = "utmi";
|
|
clocks = <&tegra_car TEGRA30_CLK_USB3>;
|
|
clocks = <&tegra_car TEGRA30_CLK_USB3>;
|
|
|
|
+ resets = <&tegra_car 59>;
|
|
|
|
+ reset-names = "usb";
|
|
nvidia,phy = <&phy3>;
|
|
nvidia,phy = <&phy3>;
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|