|
@@ -1080,10 +1080,6 @@ force:
|
|
/* update display watermarks based on new power state */
|
|
/* update display watermarks based on new power state */
|
|
radeon_bandwidth_update(rdev);
|
|
radeon_bandwidth_update(rdev);
|
|
|
|
|
|
- rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
|
|
|
|
- rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
|
|
|
|
- rdev->pm.dpm.single_display = single_display;
|
|
|
|
-
|
|
|
|
/* wait for the rings to drain */
|
|
/* wait for the rings to drain */
|
|
for (i = 0; i < RADEON_NUM_RINGS; i++) {
|
|
for (i = 0; i < RADEON_NUM_RINGS; i++) {
|
|
struct radeon_ring *ring = &rdev->ring[i];
|
|
struct radeon_ring *ring = &rdev->ring[i];
|
|
@@ -1102,6 +1098,10 @@ force:
|
|
/* update displays */
|
|
/* update displays */
|
|
radeon_dpm_display_configuration_changed(rdev);
|
|
radeon_dpm_display_configuration_changed(rdev);
|
|
|
|
|
|
|
|
+ rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
|
|
|
|
+ rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
|
|
|
|
+ rdev->pm.dpm.single_display = single_display;
|
|
|
|
+
|
|
if (rdev->asic->dpm.force_performance_level) {
|
|
if (rdev->asic->dpm.force_performance_level) {
|
|
if (rdev->pm.dpm.thermal_active) {
|
|
if (rdev->pm.dpm.thermal_active) {
|
|
enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
|
|
enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
|