|
@@ -846,14 +846,12 @@ static void __init tegra20_periph_clk_init(void)
|
|
|
NULL);
|
|
|
|
|
|
/* cdev1 */
|
|
|
- clk = clk_register_fixed_rate(NULL, "cdev1_fixed", NULL, 0, 26000000);
|
|
|
- clk = tegra_clk_register_periph_gate("cdev1", "cdev1_fixed", 0,
|
|
|
+ clk = tegra_clk_register_periph_gate("cdev1", "cdev1_mux", 0,
|
|
|
clk_base, 0, 94, periph_clk_enb_refcnt);
|
|
|
clks[TEGRA20_CLK_CDEV1] = clk;
|
|
|
|
|
|
/* cdev2 */
|
|
|
- clk = clk_register_fixed_rate(NULL, "cdev2_fixed", NULL, 0, 26000000);
|
|
|
- clk = tegra_clk_register_periph_gate("cdev2", "cdev2_fixed", 0,
|
|
|
+ clk = tegra_clk_register_periph_gate("cdev2", "cdev2_mux", 0,
|
|
|
clk_base, 0, 93, periph_clk_enb_refcnt);
|
|
|
clks[TEGRA20_CLK_CDEV2] = clk;
|
|
|
|