|
@@ -242,6 +242,24 @@
|
|
|
|
|
|
#define IMX6Q_GPR5_L2_CLK_STOP BIT(8)
|
|
#define IMX6Q_GPR5_L2_CLK_STOP BIT(8)
|
|
|
|
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID00_WR_QOS_MASK (0xf << 0)
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID01_WR_QOS_MASK (0xf << 4)
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID10_WR_QOS_MASK (0xf << 8)
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID11_WR_QOS_MASK (0xf << 12)
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID00_RD_QOS_MASK (0xf << 16)
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID01_RD_QOS_MASK (0xf << 20)
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID10_RD_QOS_MASK (0xf << 24)
|
|
|
|
+#define IMX6Q_GPR6_IPU1_ID11_RD_QOS_MASK (0xf << 28)
|
|
|
|
+
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID00_WR_QOS_MASK (0xf << 0)
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID01_WR_QOS_MASK (0xf << 4)
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID10_WR_QOS_MASK (0xf << 8)
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID11_WR_QOS_MASK (0xf << 12)
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID00_RD_QOS_MASK (0xf << 16)
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID01_RD_QOS_MASK (0xf << 20)
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID10_RD_QOS_MASK (0xf << 24)
|
|
|
|
+#define IMX6Q_GPR7_IPU2_ID11_RD_QOS_MASK (0xf << 28)
|
|
|
|
+
|
|
#define IMX6Q_GPR8_TX_SWING_LOW (0x7f << 25)
|
|
#define IMX6Q_GPR8_TX_SWING_LOW (0x7f << 25)
|
|
#define IMX6Q_GPR8_TX_SWING_FULL (0x7f << 18)
|
|
#define IMX6Q_GPR8_TX_SWING_FULL (0x7f << 18)
|
|
#define IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB (0x3f << 12)
|
|
#define IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB (0x3f << 12)
|