|
@@ -35,28 +35,28 @@
|
|
|
#address-cells = <1>;
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
- cpu@0 {
|
|
|
+ cpu_atlas0: cpu@0 {
|
|
|
device_type = "cpu";
|
|
|
compatible = "arm,cortex-a57", "arm,armv8";
|
|
|
reg = <0x0>;
|
|
|
enable-method = "psci";
|
|
|
};
|
|
|
|
|
|
- cpu@1 {
|
|
|
+ cpu_atlas1: cpu@1 {
|
|
|
device_type = "cpu";
|
|
|
compatible = "arm,cortex-a57", "arm,armv8";
|
|
|
reg = <0x1>;
|
|
|
enable-method = "psci";
|
|
|
};
|
|
|
|
|
|
- cpu@2 {
|
|
|
+ cpu_atlas2: cpu@2 {
|
|
|
device_type = "cpu";
|
|
|
compatible = "arm,cortex-a57", "arm,armv8";
|
|
|
reg = <0x2>;
|
|
|
enable-method = "psci";
|
|
|
};
|
|
|
|
|
|
- cpu@3 {
|
|
|
+ cpu_atlas3: cpu@3 {
|
|
|
device_type = "cpu";
|
|
|
compatible = "arm,cortex-a57", "arm,armv8";
|
|
|
reg = <0x3>;
|
|
@@ -472,6 +472,16 @@
|
|
|
status = "disabled";
|
|
|
};
|
|
|
|
|
|
+ arm-pmu {
|
|
|
+ compatible = "arm,cortex-a57-pmu", "arm,armv8-pmuv3";
|
|
|
+ interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
+ <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
+ <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
+ <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ interrupt-affinity = <&cpu_atlas0>, <&cpu_atlas1>,
|
|
|
+ <&cpu_atlas2>, <&cpu_atlas3>;
|
|
|
+ };
|
|
|
+
|
|
|
timer {
|
|
|
compatible = "arm,armv8-timer";
|
|
|
interrupts = <GIC_PPI 13
|