|
@@ -85,10 +85,8 @@
|
|
#define AT91_PMC (0xfffffc00 - AT91_BASE_SYS)
|
|
#define AT91_PMC (0xfffffc00 - AT91_BASE_SYS)
|
|
#define AT91_RSTC (0xfffffd00 - AT91_BASE_SYS)
|
|
#define AT91_RSTC (0xfffffd00 - AT91_BASE_SYS)
|
|
#define AT91_SHDWC (0xfffffd10 - AT91_BASE_SYS)
|
|
#define AT91_SHDWC (0xfffffd10 - AT91_BASE_SYS)
|
|
-#define AT91_RTT0 (0xfffffd20 - AT91_BASE_SYS)
|
|
|
|
#define AT91_PIT (0xfffffd30 - AT91_BASE_SYS)
|
|
#define AT91_PIT (0xfffffd30 - AT91_BASE_SYS)
|
|
#define AT91_WDT (0xfffffd40 - AT91_BASE_SYS)
|
|
#define AT91_WDT (0xfffffd40 - AT91_BASE_SYS)
|
|
-#define AT91_RTT1 (0xfffffd50 - AT91_BASE_SYS)
|
|
|
|
#define AT91_GPBR (0xfffffd60 - AT91_BASE_SYS)
|
|
#define AT91_GPBR (0xfffffd60 - AT91_BASE_SYS)
|
|
|
|
|
|
#define AT91SAM9263_BASE_ECC0 0xffffe000
|
|
#define AT91SAM9263_BASE_ECC0 0xffffe000
|
|
@@ -98,6 +96,8 @@
|
|
#define AT91SAM9263_BASE_PIOC 0xfffff600
|
|
#define AT91SAM9263_BASE_PIOC 0xfffff600
|
|
#define AT91SAM9263_BASE_PIOD 0xfffff800
|
|
#define AT91SAM9263_BASE_PIOD 0xfffff800
|
|
#define AT91SAM9263_BASE_PIOE 0xfffffa00
|
|
#define AT91SAM9263_BASE_PIOE 0xfffffa00
|
|
|
|
+#define AT91SAM9263_BASE_RTT0 0xfffffd20
|
|
|
|
+#define AT91SAM9263_BASE_RTT1 0xfffffd50
|
|
|
|
|
|
#define AT91_USART0 AT91SAM9263_BASE_US0
|
|
#define AT91_USART0 AT91SAM9263_BASE_US0
|
|
#define AT91_USART1 AT91SAM9263_BASE_US1
|
|
#define AT91_USART1 AT91SAM9263_BASE_US1
|