|
@@ -244,6 +244,28 @@ static const struct clockgen_muxinfo clockgen2_cmux_cgb = {
|
|
|
},
|
|
|
};
|
|
|
|
|
|
+static const struct clockgen_muxinfo ls1043a_hwa1 = {
|
|
|
+ {
|
|
|
+ {},
|
|
|
+ {},
|
|
|
+ { CLKSEL_VALID, CGA_PLL1, PLL_DIV2 },
|
|
|
+ { CLKSEL_VALID, CGA_PLL1, PLL_DIV3 },
|
|
|
+ {},
|
|
|
+ {},
|
|
|
+ { CLKSEL_VALID, CGA_PLL2, PLL_DIV2 },
|
|
|
+ { CLKSEL_VALID, CGA_PLL2, PLL_DIV3 },
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+static const struct clockgen_muxinfo ls1043a_hwa2 = {
|
|
|
+ {
|
|
|
+ {},
|
|
|
+ { CLKSEL_VALID, CGA_PLL2, PLL_DIV1 },
|
|
|
+ {},
|
|
|
+ { CLKSEL_VALID, CGA_PLL2, PLL_DIV3 },
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
static const struct clockgen_muxinfo t1023_hwa1 = {
|
|
|
{
|
|
|
{},
|
|
@@ -451,6 +473,21 @@ static const struct clockgen_chipinfo chipinfo[] = {
|
|
|
},
|
|
|
.pll_mask = 0x03,
|
|
|
},
|
|
|
+ {
|
|
|
+ .compat = "fsl,ls1043a-clockgen",
|
|
|
+ .init_periph = t2080_init_periph,
|
|
|
+ .cmux_groups = {
|
|
|
+ &t1040_cmux
|
|
|
+ },
|
|
|
+ .hwaccel = {
|
|
|
+ &ls1043a_hwa1, &ls1043a_hwa2
|
|
|
+ },
|
|
|
+ .cmux_to_group = {
|
|
|
+ 0, -1
|
|
|
+ },
|
|
|
+ .pll_mask = 0x07,
|
|
|
+ .flags = CG_PLL_8BIT,
|
|
|
+ },
|
|
|
{
|
|
|
.compat = "fsl,ls2080a-clockgen",
|
|
|
.cmux_groups = {
|
|
@@ -1227,6 +1264,7 @@ err:
|
|
|
CLK_OF_DECLARE(qoriq_clockgen_1, "fsl,qoriq-clockgen-1.0", clockgen_init);
|
|
|
CLK_OF_DECLARE(qoriq_clockgen_2, "fsl,qoriq-clockgen-2.0", clockgen_init);
|
|
|
CLK_OF_DECLARE(qoriq_clockgen_ls1021a, "fsl,ls1021a-clockgen", clockgen_init);
|
|
|
+CLK_OF_DECLARE(qoriq_clockgen_ls1043a, "fsl,ls1043a-clockgen", clockgen_init);
|
|
|
CLK_OF_DECLARE(qoriq_clockgen_ls2080a, "fsl,ls2080a-clockgen", clockgen_init);
|
|
|
|
|
|
/* Legacy nodes */
|