|
@@ -843,6 +843,22 @@
|
|
clock-frequency = <0>;
|
|
clock-frequency = <0>;
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+ /* External USB clock - can be overridden by the board */
|
|
|
|
+ usb_extal_clk: usb_extal {
|
|
|
|
+ compatible = "fixed-clock";
|
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ clock-frequency = <48000000>;
|
|
|
|
+ };
|
|
|
|
+
|
|
|
|
+ /* External CAN clock */
|
|
|
|
+ can_clk: can {
|
|
|
|
+ compatible = "fixed-clock";
|
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ /* This value must be overridden by the board. */
|
|
|
|
+ clock-frequency = <0>;
|
|
|
|
+ status = "disabled";
|
|
|
|
+ };
|
|
|
|
+
|
|
/* External SCIF clock */
|
|
/* External SCIF clock */
|
|
scif_clk: scif {
|
|
scif_clk: scif {
|
|
compatible = "fixed-clock";
|
|
compatible = "fixed-clock";
|
|
@@ -857,10 +873,11 @@
|
|
compatible = "renesas,r8a7794-cpg-clocks",
|
|
compatible = "renesas,r8a7794-cpg-clocks",
|
|
"renesas,rcar-gen2-cpg-clocks";
|
|
"renesas,rcar-gen2-cpg-clocks";
|
|
reg = <0 0xe6150000 0 0x1000>;
|
|
reg = <0 0xe6150000 0 0x1000>;
|
|
- clocks = <&extal_clk>;
|
|
|
|
|
|
+ clocks = <&extal_clk &usb_extal_clk>;
|
|
#clock-cells = <1>;
|
|
#clock-cells = <1>;
|
|
clock-output-names = "main", "pll0", "pll1", "pll3",
|
|
clock-output-names = "main", "pll0", "pll1", "pll3",
|
|
- "lb", "qspi", "sdh", "sd0", "z";
|
|
|
|
|
|
+ "lb", "qspi", "sdh", "sd0", "z",
|
|
|
|
+ "rcan";
|
|
#power-domain-cells = <0>;
|
|
#power-domain-cells = <0>;
|
|
};
|
|
};
|
|
/* Variable factor clocks */
|
|
/* Variable factor clocks */
|
|
@@ -1115,20 +1132,22 @@
|
|
compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
|
|
reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
|
|
clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>, <&cp_clk>,
|
|
clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>, <&cp_clk>,
|
|
- <&cp_clk>, <&cp_clk>, <&cp_clk>,
|
|
|
|
- <&cpg_clocks R8A7794_CLK_QSPI>, <&hp_clk>, <&hp_clk>,
|
|
|
|
- <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
|
|
|
|
|
|
+ <&cp_clk>, <&cp_clk>, <&cp_clk>, <&p_clk>,
|
|
|
|
+ <&p_clk>, <&cpg_clocks R8A7794_CLK_QSPI>,
|
|
|
|
+ <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>,
|
|
|
|
+ <&hp_clk>, <&hp_clk>;
|
|
#clock-cells = <1>;
|
|
#clock-cells = <1>;
|
|
clock-indices = <R8A7794_CLK_GPIO6 R8A7794_CLK_GPIO5
|
|
clock-indices = <R8A7794_CLK_GPIO6 R8A7794_CLK_GPIO5
|
|
R8A7794_CLK_GPIO4 R8A7794_CLK_GPIO3
|
|
R8A7794_CLK_GPIO4 R8A7794_CLK_GPIO3
|
|
R8A7794_CLK_GPIO2 R8A7794_CLK_GPIO1
|
|
R8A7794_CLK_GPIO2 R8A7794_CLK_GPIO1
|
|
- R8A7794_CLK_GPIO0 R8A7794_CLK_QSPI_MOD
|
|
|
|
|
|
+ R8A7794_CLK_GPIO0 R8A7794_CLK_RCAN1
|
|
|
|
+ R8A7794_CLK_RCAN0 R8A7794_CLK_QSPI_MOD
|
|
R8A7794_CLK_I2C5 R8A7794_CLK_I2C4
|
|
R8A7794_CLK_I2C5 R8A7794_CLK_I2C4
|
|
R8A7794_CLK_I2C3 R8A7794_CLK_I2C2
|
|
R8A7794_CLK_I2C3 R8A7794_CLK_I2C2
|
|
R8A7794_CLK_I2C1 R8A7794_CLK_I2C0>;
|
|
R8A7794_CLK_I2C1 R8A7794_CLK_I2C0>;
|
|
clock-output-names =
|
|
clock-output-names =
|
|
"gpio6", "gpio5", "gpio4", "gpio3", "gpio2",
|
|
"gpio6", "gpio5", "gpio4", "gpio3", "gpio2",
|
|
- "gpio1", "gpio0", "qspi_mod",
|
|
|
|
|
|
+ "gpio1", "gpio0", "rcan1", "rcan0", "qspi_mod",
|
|
"i2c5", "i2c4", "i2c3", "i2c2", "i2c1", "i2c0";
|
|
"i2c5", "i2c4", "i2c3", "i2c2", "i2c1", "i2c0";
|
|
};
|
|
};
|
|
mstp11_clks: mstp11_clks@e615099c {
|
|
mstp11_clks: mstp11_clks@e615099c {
|