|
@@ -39,6 +39,7 @@ static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size
|
|
|
|
|
|
switch (size) {
|
|
switch (size) {
|
|
#if __LINUX_ARM_ARCH__ >= 6
|
|
#if __LINUX_ARM_ARCH__ >= 6
|
|
|
|
+#ifndef CONFIG_CPU_V6 /* MIN ARCH >= V6K */
|
|
case 1:
|
|
case 1:
|
|
asm volatile("@ __xchg1\n"
|
|
asm volatile("@ __xchg1\n"
|
|
"1: ldrexb %0, [%3]\n"
|
|
"1: ldrexb %0, [%3]\n"
|
|
@@ -49,6 +50,17 @@ static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size
|
|
: "r" (x), "r" (ptr)
|
|
: "r" (x), "r" (ptr)
|
|
: "memory", "cc");
|
|
: "memory", "cc");
|
|
break;
|
|
break;
|
|
|
|
+ case 2:
|
|
|
|
+ asm volatile("@ __xchg2\n"
|
|
|
|
+ "1: ldrexh %0, [%3]\n"
|
|
|
|
+ " strexh %1, %2, [%3]\n"
|
|
|
|
+ " teq %1, #0\n"
|
|
|
|
+ " bne 1b"
|
|
|
|
+ : "=&r" (ret), "=&r" (tmp)
|
|
|
|
+ : "r" (x), "r" (ptr)
|
|
|
|
+ : "memory", "cc");
|
|
|
|
+ break;
|
|
|
|
+#endif
|
|
case 4:
|
|
case 4:
|
|
asm volatile("@ __xchg4\n"
|
|
asm volatile("@ __xchg4\n"
|
|
"1: ldrex %0, [%3]\n"
|
|
"1: ldrex %0, [%3]\n"
|