|
@@ -431,6 +431,7 @@ static void esdhc_of_set_clock(struct sdhci_host *host, unsigned int clock)
|
|
|
struct sdhci_esdhc *esdhc = sdhci_pltfm_priv(pltfm_host);
|
|
|
int pre_div = 1;
|
|
|
int div = 1;
|
|
|
+ u32 timeout;
|
|
|
u32 temp;
|
|
|
|
|
|
host->mmc->actual_clock = 0;
|
|
@@ -451,8 +452,8 @@ static void esdhc_of_set_clock(struct sdhci_host *host, unsigned int clock)
|
|
|
}
|
|
|
|
|
|
temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
|
|
|
- temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
|
|
|
- | ESDHC_CLOCK_MASK);
|
|
|
+ temp &= ~(ESDHC_CLOCK_SDCLKEN | ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN |
|
|
|
+ ESDHC_CLOCK_PEREN | ESDHC_CLOCK_MASK);
|
|
|
sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
|
|
|
|
|
|
while (host->max_clk / pre_div / 16 > clock && pre_div < 256)
|
|
@@ -472,7 +473,21 @@ static void esdhc_of_set_clock(struct sdhci_host *host, unsigned int clock)
|
|
|
| (div << ESDHC_DIVIDER_SHIFT)
|
|
|
| (pre_div << ESDHC_PREDIV_SHIFT));
|
|
|
sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
|
|
|
- mdelay(1);
|
|
|
+
|
|
|
+ /* Wait max 20 ms */
|
|
|
+ timeout = 20;
|
|
|
+ while (!(sdhci_readl(host, ESDHC_PRSSTAT) & ESDHC_CLOCK_STABLE)) {
|
|
|
+ if (timeout == 0) {
|
|
|
+ pr_err("%s: Internal clock never stabilised.\n",
|
|
|
+ mmc_hostname(host->mmc));
|
|
|
+ return;
|
|
|
+ }
|
|
|
+ timeout--;
|
|
|
+ mdelay(1);
|
|
|
+ }
|
|
|
+
|
|
|
+ temp |= ESDHC_CLOCK_SDCLKEN;
|
|
|
+ sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
|
|
|
}
|
|
|
|
|
|
static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
|