|
|
@@ -535,7 +535,7 @@ ENTRY(cpu_xscale_do_suspend)
|
|
|
mrc p15, 0, r5, c15, c1, 0 @ CP access reg
|
|
|
mrc p15, 0, r6, c13, c0, 0 @ PID
|
|
|
mrc p15, 0, r7, c3, c0, 0 @ domain ID
|
|
|
- mrc p15, 0, r8, c1, c1, 0 @ auxiliary control reg
|
|
|
+ mrc p15, 0, r8, c1, c0, 1 @ auxiliary control reg
|
|
|
mrc p15, 0, r9, c1, c0, 0 @ control reg
|
|
|
bic r4, r4, #2 @ clear frequency change bit
|
|
|
stmia r0, {r4 - r9} @ store cp regs
|
|
|
@@ -552,7 +552,7 @@ ENTRY(cpu_xscale_do_resume)
|
|
|
mcr p15, 0, r6, c13, c0, 0 @ PID
|
|
|
mcr p15, 0, r7, c3, c0, 0 @ domain ID
|
|
|
mcr p15, 0, r1, c2, c0, 0 @ translation table base addr
|
|
|
- mcr p15, 0, r8, c1, c1, 0 @ auxiliary control reg
|
|
|
+ mcr p15, 0, r8, c1, c0, 1 @ auxiliary control reg
|
|
|
mov r0, r9 @ control register
|
|
|
b cpu_resume_mmu
|
|
|
ENDPROC(cpu_xscale_do_resume)
|