|
@@ -17,7 +17,7 @@
|
|
|
|
|
|
#include "clk-uniphier.h"
|
|
|
|
|
|
-#define UNIPHIER_SLD3_SYS_CLK_SD \
|
|
|
+#define UNIPHIER_LD4_SYS_CLK_SD \
|
|
|
UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 8), \
|
|
|
UNIPHIER_CLK_FACTOR("sd-133m", -1, "vpll27a", 1, 2)
|
|
|
|
|
@@ -30,7 +30,7 @@
|
|
|
UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 15)
|
|
|
|
|
|
/* Denali driver requires clk_x rate (clk: 50MHz, clk_x & ecc_clk: 200MHz) */
|
|
|
-#define UNIPHIER_SLD3_SYS_CLK_NAND(idx) \
|
|
|
+#define UNIPHIER_LD4_SYS_CLK_NAND(idx) \
|
|
|
UNIPHIER_CLK_FACTOR("nand-200m", -1, "spll", 1, 8), \
|
|
|
UNIPHIER_CLK_GATE("nand", (idx), "nand-200m", 0x2104, 2)
|
|
|
|
|
@@ -45,7 +45,7 @@
|
|
|
#define UNIPHIER_LD11_SYS_CLK_EMMC(idx) \
|
|
|
UNIPHIER_CLK_GATE("emmc", (idx), NULL, 0x210c, 2)
|
|
|
|
|
|
-#define UNIPHIER_SLD3_SYS_CLK_STDMAC(idx) \
|
|
|
+#define UNIPHIER_LD4_SYS_CLK_STDMAC(idx) \
|
|
|
UNIPHIER_CLK_GATE("stdmac", (idx), NULL, 0x2104, 10)
|
|
|
|
|
|
#define UNIPHIER_LD11_SYS_CLK_STDMAC(idx) \
|
|
@@ -57,20 +57,6 @@
|
|
|
#define UNIPHIER_PRO4_SYS_CLK_USB3(idx, ch) \
|
|
|
UNIPHIER_CLK_GATE("usb3" #ch, (idx), NULL, 0x2104, 16 + (ch))
|
|
|
|
|
|
-const struct uniphier_clk_data uniphier_sld3_sys_clk_data[] = {
|
|
|
- UNIPHIER_CLK_FACTOR("spll", -1, "ref", 65, 1), /* 1597.44 MHz */
|
|
|
- UNIPHIER_CLK_FACTOR("upll", -1, "ref", 6000, 512), /* 288 MHz */
|
|
|
- UNIPHIER_CLK_FACTOR("a2pll", -1, "ref", 24, 1), /* 589.824 MHz */
|
|
|
- UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 5625, 512), /* 270 MHz */
|
|
|
- UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 16),
|
|
|
- UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_NAND(2),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_SD,
|
|
|
- UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_STDMAC(8),
|
|
|
- { /* sentinel */ }
|
|
|
-};
|
|
|
-
|
|
|
const struct uniphier_clk_data uniphier_ld4_sys_clk_data[] = {
|
|
|
UNIPHIER_CLK_FACTOR("spll", -1, "ref", 65, 1), /* 1597.44 MHz */
|
|
|
UNIPHIER_CLK_FACTOR("upll", -1, "ref", 6000, 512), /* 288 MHz */
|
|
@@ -78,10 +64,10 @@ const struct uniphier_clk_data uniphier_ld4_sys_clk_data[] = {
|
|
|
UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 5625, 512), /* 270 MHz */
|
|
|
UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 16),
|
|
|
UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_NAND(2),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_SD,
|
|
|
+ UNIPHIER_LD4_SYS_CLK_NAND(2),
|
|
|
+ UNIPHIER_LD4_SYS_CLK_SD,
|
|
|
UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
|
|
|
+ UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
|
|
|
{ /* sentinel */ }
|
|
|
};
|
|
|
|
|
@@ -92,10 +78,10 @@ const struct uniphier_clk_data uniphier_pro4_sys_clk_data[] = {
|
|
|
UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
|
|
|
UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 8),
|
|
|
UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 32),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_NAND(2),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_SD,
|
|
|
+ UNIPHIER_LD4_SYS_CLK_NAND(2),
|
|
|
+ UNIPHIER_LD4_SYS_CLK_SD,
|
|
|
UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */
|
|
|
+ UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */
|
|
|
UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */
|
|
|
UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
|
|
|
UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
|
|
@@ -108,10 +94,10 @@ const struct uniphier_clk_data uniphier_sld8_sys_clk_data[] = {
|
|
|
UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
|
|
|
UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 20),
|
|
|
UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_NAND(2),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_SD,
|
|
|
+ UNIPHIER_LD4_SYS_CLK_NAND(2),
|
|
|
+ UNIPHIER_LD4_SYS_CLK_SD,
|
|
|
UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
|
|
|
- UNIPHIER_SLD3_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
|
|
|
+ UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
|
|
|
{ /* sentinel */ }
|
|
|
};
|
|
|
|
|
@@ -123,7 +109,7 @@ const struct uniphier_clk_data uniphier_pro5_sys_clk_data[] = {
|
|
|
UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48),
|
|
|
UNIPHIER_PRO5_SYS_CLK_NAND(2),
|
|
|
UNIPHIER_PRO5_SYS_CLK_SD,
|
|
|
- UNIPHIER_SLD3_SYS_CLK_STDMAC(8), /* HSC */
|
|
|
+ UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC */
|
|
|
UNIPHIER_PRO4_SYS_CLK_GIO(12), /* PCIe, USB3 */
|
|
|
UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
|
|
|
UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
|
|
@@ -136,7 +122,7 @@ const struct uniphier_clk_data uniphier_pxs2_sys_clk_data[] = {
|
|
|
UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48),
|
|
|
UNIPHIER_PRO5_SYS_CLK_NAND(2),
|
|
|
UNIPHIER_PRO5_SYS_CLK_SD,
|
|
|
- UNIPHIER_SLD3_SYS_CLK_STDMAC(8), /* HSC, RLE */
|
|
|
+ UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, RLE */
|
|
|
/* GIO is always clock-enabled: no function for 0x2104 bit6 */
|
|
|
UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
|
|
|
UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
|