|
@@ -81,6 +81,7 @@
|
|
|
#define AT91_DDRSDRC_LPCB_POWER_DOWN 2
|
|
|
#define AT91_DDRSDRC_LPCB_DEEP_POWER_DOWN 3
|
|
|
#define AT91_DDRSDRC_CLKFR (1 << 2) /* Clock Frozen */
|
|
|
+#define AT91_DDRSDRC_LPDDR2_PWOFF (1 << 3) /* LPDDR Power Off */
|
|
|
#define AT91_DDRSDRC_PASR (7 << 4) /* Partial Array Self Refresh */
|
|
|
#define AT91_DDRSDRC_TCSR (3 << 8) /* Temperature Compensated Self Refresh */
|
|
|
#define AT91_DDRSDRC_DS (3 << 10) /* Drive Strength */
|
|
@@ -96,7 +97,9 @@
|
|
|
#define AT91_DDRSDRC_MD_SDR 0
|
|
|
#define AT91_DDRSDRC_MD_LOW_POWER_SDR 1
|
|
|
#define AT91_DDRSDRC_MD_LOW_POWER_DDR 3
|
|
|
+#define AT91_DDRSDRC_MD_LPDDR3 5
|
|
|
#define AT91_DDRSDRC_MD_DDR2 6 /* [SAM9 Only] */
|
|
|
+#define AT91_DDRSDRC_MD_LPDDR2 7
|
|
|
#define AT91_DDRSDRC_DBW (1 << 4) /* Data Bus Width */
|
|
|
#define AT91_DDRSDRC_DBW_32BITS (0 << 4)
|
|
|
#define AT91_DDRSDRC_DBW_16BITS (1 << 4)
|