|
@@ -56,14 +56,14 @@ void imx_gpc_post_resume(void)
|
|
|
|
|
|
static int imx_gpc_irq_set_wake(struct irq_data *d, unsigned int on)
|
|
|
{
|
|
|
- unsigned int idx = d->irq / 32 - 1;
|
|
|
+ unsigned int idx = d->hwirq / 32 - 1;
|
|
|
u32 mask;
|
|
|
|
|
|
/* Sanity check for SPI irq */
|
|
|
- if (d->irq < 32)
|
|
|
+ if (d->hwirq < 32)
|
|
|
return -EINVAL;
|
|
|
|
|
|
- mask = 1 << d->irq % 32;
|
|
|
+ mask = 1 << d->hwirq % 32;
|
|
|
gpc_wake_irqs[idx] = on ? gpc_wake_irqs[idx] | mask :
|
|
|
gpc_wake_irqs[idx] & ~mask;
|
|
|
|
|
@@ -97,12 +97,12 @@ void imx_gpc_irq_unmask(struct irq_data *d)
|
|
|
u32 val;
|
|
|
|
|
|
/* Sanity check for SPI irq */
|
|
|
- if (d->irq < 32)
|
|
|
+ if (d->hwirq < 32)
|
|
|
return;
|
|
|
|
|
|
- reg = gpc_base + GPC_IMR1 + (d->irq / 32 - 1) * 4;
|
|
|
+ reg = gpc_base + GPC_IMR1 + (d->hwirq / 32 - 1) * 4;
|
|
|
val = readl_relaxed(reg);
|
|
|
- val &= ~(1 << d->irq % 32);
|
|
|
+ val &= ~(1 << d->hwirq % 32);
|
|
|
writel_relaxed(val, reg);
|
|
|
}
|
|
|
|
|
@@ -112,12 +112,12 @@ void imx_gpc_irq_mask(struct irq_data *d)
|
|
|
u32 val;
|
|
|
|
|
|
/* Sanity check for SPI irq */
|
|
|
- if (d->irq < 32)
|
|
|
+ if (d->hwirq < 32)
|
|
|
return;
|
|
|
|
|
|
- reg = gpc_base + GPC_IMR1 + (d->irq / 32 - 1) * 4;
|
|
|
+ reg = gpc_base + GPC_IMR1 + (d->hwirq / 32 - 1) * 4;
|
|
|
val = readl_relaxed(reg);
|
|
|
- val |= 1 << (d->irq % 32);
|
|
|
+ val |= 1 << (d->hwirq % 32);
|
|
|
writel_relaxed(val, reg);
|
|
|
}
|
|
|
|