|
@@ -767,16 +767,17 @@
|
|
#define MTL_Q_RQOMR 0x40
|
|
#define MTL_Q_RQOMR 0x40
|
|
#define MTL_Q_RQMPOCR 0x44
|
|
#define MTL_Q_RQMPOCR 0x44
|
|
#define MTL_Q_RQDR 0x4c
|
|
#define MTL_Q_RQDR 0x4c
|
|
|
|
+#define MTL_Q_RQFCR 0x50
|
|
#define MTL_Q_IER 0x70
|
|
#define MTL_Q_IER 0x70
|
|
#define MTL_Q_ISR 0x74
|
|
#define MTL_Q_ISR 0x74
|
|
|
|
|
|
/* MTL queue register entry bit positions and sizes */
|
|
/* MTL queue register entry bit positions and sizes */
|
|
|
|
+#define MTL_Q_RQFCR_RFA_INDEX 1
|
|
|
|
+#define MTL_Q_RQFCR_RFA_WIDTH 6
|
|
|
|
+#define MTL_Q_RQFCR_RFD_INDEX 17
|
|
|
|
+#define MTL_Q_RQFCR_RFD_WIDTH 6
|
|
#define MTL_Q_RQOMR_EHFC_INDEX 7
|
|
#define MTL_Q_RQOMR_EHFC_INDEX 7
|
|
#define MTL_Q_RQOMR_EHFC_WIDTH 1
|
|
#define MTL_Q_RQOMR_EHFC_WIDTH 1
|
|
-#define MTL_Q_RQOMR_RFA_INDEX 8
|
|
|
|
-#define MTL_Q_RQOMR_RFA_WIDTH 3
|
|
|
|
-#define MTL_Q_RQOMR_RFD_INDEX 13
|
|
|
|
-#define MTL_Q_RQOMR_RFD_WIDTH 3
|
|
|
|
#define MTL_Q_RQOMR_RQS_INDEX 16
|
|
#define MTL_Q_RQOMR_RQS_INDEX 16
|
|
#define MTL_Q_RQOMR_RQS_WIDTH 9
|
|
#define MTL_Q_RQOMR_RQS_WIDTH 9
|
|
#define MTL_Q_RQOMR_RSF_INDEX 5
|
|
#define MTL_Q_RQOMR_RSF_INDEX 5
|