|
@@ -4927,7 +4927,7 @@ static void evergreen_irq_ack(struct radeon_device *rdev)
|
|
|
WREG32(DC_HPD5_INT_CONTROL, tmp);
|
|
|
}
|
|
|
if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
|
|
|
- tmp = RREG32(DC_HPD5_INT_CONTROL);
|
|
|
+ tmp = RREG32(DC_HPD6_INT_CONTROL);
|
|
|
tmp |= DC_HPDx_INT_ACK;
|
|
|
WREG32(DC_HPD6_INT_CONTROL, tmp);
|
|
|
}
|
|
@@ -4958,7 +4958,7 @@ static void evergreen_irq_ack(struct radeon_device *rdev)
|
|
|
WREG32(DC_HPD5_INT_CONTROL, tmp);
|
|
|
}
|
|
|
if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_RX_INTERRUPT) {
|
|
|
- tmp = RREG32(DC_HPD5_INT_CONTROL);
|
|
|
+ tmp = RREG32(DC_HPD6_INT_CONTROL);
|
|
|
tmp |= DC_HPDx_RX_INT_ACK;
|
|
|
WREG32(DC_HPD6_INT_CONTROL, tmp);
|
|
|
}
|