|
@@ -105,6 +105,7 @@ enum fw_wr_opcodes {
|
|
|
FW_RI_INV_LSTAG_WR = 0x1a,
|
|
|
FW_ISCSI_TX_DATA_WR = 0x45,
|
|
|
FW_PTP_TX_PKT_WR = 0x46,
|
|
|
+ FW_TLSTX_DATA_WR = 0x68,
|
|
|
FW_CRYPTO_LOOKASIDE_WR = 0X6d,
|
|
|
FW_LASTC2E_WR = 0x70,
|
|
|
FW_FILTER2_WR = 0x77
|
|
@@ -635,6 +636,30 @@ struct fw_ofld_connection_wr {
|
|
|
#define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F \
|
|
|
FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U)
|
|
|
|
|
|
+enum fw_flowc_mnem_tcpstate {
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_CLOSED = 0, /* illegal */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_LISTEN = 1, /* illegal */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_SYNSENT = 2, /* illegal */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_SYNRECEIVED = 3, /* illegal */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_ESTABLISHED = 4, /* default */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_CLOSEWAIT = 5, /* got peer close already */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_FINWAIT1 = 6, /* haven't gotten ACK for FIN and
|
|
|
+ * will resend FIN - equiv ESTAB
|
|
|
+ */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_CLOSING = 7, /* haven't gotten ACK for FIN and
|
|
|
+ * will resend FIN but have
|
|
|
+ * received FIN
|
|
|
+ */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_LASTACK = 8, /* haven't gotten ACK for FIN and
|
|
|
+ * will resend FIN but have
|
|
|
+ * received FIN
|
|
|
+ */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_FINWAIT2 = 9, /* sent FIN and got FIN + ACK,
|
|
|
+ * waiting for FIN
|
|
|
+ */
|
|
|
+ FW_FLOWC_MNEM_TCPSTATE_TIMEWAIT = 10, /* not expected */
|
|
|
+};
|
|
|
+
|
|
|
enum fw_flowc_mnem {
|
|
|
FW_FLOWC_MNEM_PFNVFN, /* PFN [15:8] VFN [7:0] */
|
|
|
FW_FLOWC_MNEM_CH,
|
|
@@ -651,6 +676,8 @@ enum fw_flowc_mnem {
|
|
|
FW_FLOWC_MNEM_DCBPRIO,
|
|
|
FW_FLOWC_MNEM_SND_SCALE,
|
|
|
FW_FLOWC_MNEM_RCV_SCALE,
|
|
|
+ FW_FLOWC_MNEM_ULD_MODE,
|
|
|
+ FW_FLOWC_MNEM_MAX,
|
|
|
};
|
|
|
|
|
|
struct fw_flowc_mnemval {
|
|
@@ -675,6 +702,14 @@ struct fw_ofld_tx_data_wr {
|
|
|
__be32 tunnel_to_proxy;
|
|
|
};
|
|
|
|
|
|
+#define FW_OFLD_TX_DATA_WR_ALIGNPLD_S 30
|
|
|
+#define FW_OFLD_TX_DATA_WR_ALIGNPLD_V(x) ((x) << FW_OFLD_TX_DATA_WR_ALIGNPLD_S)
|
|
|
+#define FW_OFLD_TX_DATA_WR_ALIGNPLD_F FW_OFLD_TX_DATA_WR_ALIGNPLD_V(1U)
|
|
|
+
|
|
|
+#define FW_OFLD_TX_DATA_WR_SHOVE_S 29
|
|
|
+#define FW_OFLD_TX_DATA_WR_SHOVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
|
|
|
+#define FW_OFLD_TX_DATA_WR_SHOVE_F FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
|
|
|
+
|
|
|
#define FW_OFLD_TX_DATA_WR_TUNNEL_S 19
|
|
|
#define FW_OFLD_TX_DATA_WR_TUNNEL_V(x) ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S)
|
|
|
|
|
@@ -691,10 +726,6 @@ struct fw_ofld_tx_data_wr {
|
|
|
#define FW_OFLD_TX_DATA_WR_MORE_S 15
|
|
|
#define FW_OFLD_TX_DATA_WR_MORE_V(x) ((x) << FW_OFLD_TX_DATA_WR_MORE_S)
|
|
|
|
|
|
-#define FW_OFLD_TX_DATA_WR_SHOVE_S 14
|
|
|
-#define FW_OFLD_TX_DATA_WR_SHOVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
|
|
|
-#define FW_OFLD_TX_DATA_WR_SHOVE_F FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
|
|
|
-
|
|
|
#define FW_OFLD_TX_DATA_WR_ULPMODE_S 10
|
|
|
#define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S)
|
|
|
|
|
@@ -1121,6 +1152,12 @@ enum fw_caps_config_iscsi {
|
|
|
FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
|
|
|
};
|
|
|
|
|
|
+enum fw_caps_config_crypto {
|
|
|
+ FW_CAPS_CONFIG_CRYPTO_LOOKASIDE = 0x00000001,
|
|
|
+ FW_CAPS_CONFIG_TLS_INLINE = 0x00000002,
|
|
|
+ FW_CAPS_CONFIG_IPSEC_INLINE = 0x00000004,
|
|
|
+};
|
|
|
+
|
|
|
enum fw_caps_config_fcoe {
|
|
|
FW_CAPS_CONFIG_FCOE_INITIATOR = 0x00000001,
|
|
|
FW_CAPS_CONFIG_FCOE_TARGET = 0x00000002,
|
|
@@ -1266,6 +1303,8 @@ enum fw_params_param_pfvf {
|
|
|
FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
|
|
|
FW_PARAMS_PARAM_PFVF_HPFILTER_START = 0x32,
|
|
|
FW_PARAMS_PARAM_PFVF_HPFILTER_END = 0x33,
|
|
|
+ FW_PARAMS_PARAM_PFVF_TLS_START = 0x34,
|
|
|
+ FW_PARAMS_PARAM_PFVF_TLS_END = 0x35,
|
|
|
FW_PARAMS_PARAM_PFVF_NCRYPTO_LOOKASIDE = 0x39,
|
|
|
FW_PARAMS_PARAM_PFVF_PORT_CAPS32 = 0x3A,
|
|
|
};
|
|
@@ -3839,4 +3878,122 @@ struct fw_crypto_lookaside_wr {
|
|
|
(((x) >> FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S) & \
|
|
|
FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M)
|
|
|
|
|
|
+struct fw_tlstx_data_wr {
|
|
|
+ __be32 op_to_immdlen;
|
|
|
+ __be32 flowid_len16;
|
|
|
+ __be32 plen;
|
|
|
+ __be32 lsodisable_to_flags;
|
|
|
+ __be32 r5;
|
|
|
+ __be32 ctxloc_to_exp;
|
|
|
+ __be16 mfs;
|
|
|
+ __be16 adjustedplen_pkd;
|
|
|
+ __be16 expinplenmax_pkd;
|
|
|
+ u8 pdusinplenmax_pkd;
|
|
|
+ u8 r10;
|
|
|
+};
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_OPCODE_S 24
|
|
|
+#define FW_TLSTX_DATA_WR_OPCODE_M 0xff
|
|
|
+#define FW_TLSTX_DATA_WR_OPCODE_V(x) ((x) << FW_TLSTX_DATA_WR_OPCODE_S)
|
|
|
+#define FW_TLSTX_DATA_WR_OPCODE_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_OPCODE_S) & FW_TLSTX_DATA_WR_OPCODE_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_COMPL_S 21
|
|
|
+#define FW_TLSTX_DATA_WR_COMPL_M 0x1
|
|
|
+#define FW_TLSTX_DATA_WR_COMPL_V(x) ((x) << FW_TLSTX_DATA_WR_COMPL_S)
|
|
|
+#define FW_TLSTX_DATA_WR_COMPL_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_COMPL_S) & FW_TLSTX_DATA_WR_COMPL_M)
|
|
|
+#define FW_TLSTX_DATA_WR_COMPL_F FW_TLSTX_DATA_WR_COMPL_V(1U)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_IMMDLEN_S 0
|
|
|
+#define FW_TLSTX_DATA_WR_IMMDLEN_M 0xff
|
|
|
+#define FW_TLSTX_DATA_WR_IMMDLEN_V(x) ((x) << FW_TLSTX_DATA_WR_IMMDLEN_S)
|
|
|
+#define FW_TLSTX_DATA_WR_IMMDLEN_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_IMMDLEN_S) & FW_TLSTX_DATA_WR_IMMDLEN_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_FLOWID_S 8
|
|
|
+#define FW_TLSTX_DATA_WR_FLOWID_M 0xfffff
|
|
|
+#define FW_TLSTX_DATA_WR_FLOWID_V(x) ((x) << FW_TLSTX_DATA_WR_FLOWID_S)
|
|
|
+#define FW_TLSTX_DATA_WR_FLOWID_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_FLOWID_S) & FW_TLSTX_DATA_WR_FLOWID_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_LEN16_S 0
|
|
|
+#define FW_TLSTX_DATA_WR_LEN16_M 0xff
|
|
|
+#define FW_TLSTX_DATA_WR_LEN16_V(x) ((x) << FW_TLSTX_DATA_WR_LEN16_S)
|
|
|
+#define FW_TLSTX_DATA_WR_LEN16_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_LEN16_S) & FW_TLSTX_DATA_WR_LEN16_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_LSODISABLE_S 31
|
|
|
+#define FW_TLSTX_DATA_WR_LSODISABLE_M 0x1
|
|
|
+#define FW_TLSTX_DATA_WR_LSODISABLE_V(x) \
|
|
|
+ ((x) << FW_TLSTX_DATA_WR_LSODISABLE_S)
|
|
|
+#define FW_TLSTX_DATA_WR_LSODISABLE_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_LSODISABLE_S) & FW_TLSTX_DATA_WR_LSODISABLE_M)
|
|
|
+#define FW_TLSTX_DATA_WR_LSODISABLE_F FW_TLSTX_DATA_WR_LSODISABLE_V(1U)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLD_S 30
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLD_M 0x1
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLD_V(x) ((x) << FW_TLSTX_DATA_WR_ALIGNPLD_S)
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLD_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_ALIGNPLD_S) & FW_TLSTX_DATA_WR_ALIGNPLD_M)
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLD_F FW_TLSTX_DATA_WR_ALIGNPLD_V(1U)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S 29
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_M 0x1
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_V(x) \
|
|
|
+ ((x) << FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S)
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S) & \
|
|
|
+ FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_M)
|
|
|
+#define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_F FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_V(1U)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_FLAGS_S 0
|
|
|
+#define FW_TLSTX_DATA_WR_FLAGS_M 0xfffffff
|
|
|
+#define FW_TLSTX_DATA_WR_FLAGS_V(x) ((x) << FW_TLSTX_DATA_WR_FLAGS_S)
|
|
|
+#define FW_TLSTX_DATA_WR_FLAGS_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_FLAGS_S) & FW_TLSTX_DATA_WR_FLAGS_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_CTXLOC_S 30
|
|
|
+#define FW_TLSTX_DATA_WR_CTXLOC_M 0x3
|
|
|
+#define FW_TLSTX_DATA_WR_CTXLOC_V(x) ((x) << FW_TLSTX_DATA_WR_CTXLOC_S)
|
|
|
+#define FW_TLSTX_DATA_WR_CTXLOC_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_CTXLOC_S) & FW_TLSTX_DATA_WR_CTXLOC_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_IVDSGL_S 29
|
|
|
+#define FW_TLSTX_DATA_WR_IVDSGL_M 0x1
|
|
|
+#define FW_TLSTX_DATA_WR_IVDSGL_V(x) ((x) << FW_TLSTX_DATA_WR_IVDSGL_S)
|
|
|
+#define FW_TLSTX_DATA_WR_IVDSGL_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_IVDSGL_S) & FW_TLSTX_DATA_WR_IVDSGL_M)
|
|
|
+#define FW_TLSTX_DATA_WR_IVDSGL_F FW_TLSTX_DATA_WR_IVDSGL_V(1U)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_KEYSIZE_S 24
|
|
|
+#define FW_TLSTX_DATA_WR_KEYSIZE_M 0x1f
|
|
|
+#define FW_TLSTX_DATA_WR_KEYSIZE_V(x) ((x) << FW_TLSTX_DATA_WR_KEYSIZE_S)
|
|
|
+#define FW_TLSTX_DATA_WR_KEYSIZE_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_KEYSIZE_S) & FW_TLSTX_DATA_WR_KEYSIZE_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_NUMIVS_S 14
|
|
|
+#define FW_TLSTX_DATA_WR_NUMIVS_M 0xff
|
|
|
+#define FW_TLSTX_DATA_WR_NUMIVS_V(x) ((x) << FW_TLSTX_DATA_WR_NUMIVS_S)
|
|
|
+#define FW_TLSTX_DATA_WR_NUMIVS_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_NUMIVS_S) & FW_TLSTX_DATA_WR_NUMIVS_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_EXP_S 0
|
|
|
+#define FW_TLSTX_DATA_WR_EXP_M 0x3fff
|
|
|
+#define FW_TLSTX_DATA_WR_EXP_V(x) ((x) << FW_TLSTX_DATA_WR_EXP_S)
|
|
|
+#define FW_TLSTX_DATA_WR_EXP_G(x) \
|
|
|
+ (((x) >> FW_TLSTX_DATA_WR_EXP_S) & FW_TLSTX_DATA_WR_EXP_M)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_ADJUSTEDPLEN_S 1
|
|
|
+#define FW_TLSTX_DATA_WR_ADJUSTEDPLEN_V(x) \
|
|
|
+ ((x) << FW_TLSTX_DATA_WR_ADJUSTEDPLEN_S)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_EXPINPLENMAX_S 4
|
|
|
+#define FW_TLSTX_DATA_WR_EXPINPLENMAX_V(x) \
|
|
|
+ ((x) << FW_TLSTX_DATA_WR_EXPINPLENMAX_S)
|
|
|
+
|
|
|
+#define FW_TLSTX_DATA_WR_PDUSINPLENMAX_S 2
|
|
|
+#define FW_TLSTX_DATA_WR_PDUSINPLENMAX_V(x) \
|
|
|
+ ((x) << FW_TLSTX_DATA_WR_PDUSINPLENMAX_S)
|
|
|
+
|
|
|
#endif /* _T4FW_INTERFACE_H_ */
|