|
@@ -40,6 +40,7 @@
|
|
|
#define MXC_CPU_IMX6Q 0x63
|
|
|
#define MXC_CPU_IMX6UL 0x64
|
|
|
#define MXC_CPU_IMX6ULL 0x65
|
|
|
+#define MXC_CPU_IMX6SLL 0x67
|
|
|
#define MXC_CPU_IMX7D 0x72
|
|
|
|
|
|
#define IMX_DDR_TYPE_LPDDR2 1
|
|
@@ -79,6 +80,11 @@ static inline bool cpu_is_imx6ull(void)
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6ULL;
|
|
|
}
|
|
|
|
|
|
+static inline bool cpu_is_imx6sll(void)
|
|
|
+{
|
|
|
+ return __mxc_cpu_type == MXC_CPU_IMX6SLL;
|
|
|
+}
|
|
|
+
|
|
|
static inline bool cpu_is_imx6q(void)
|
|
|
{
|
|
|
return __mxc_cpu_type == MXC_CPU_IMX6Q;
|