|
@@ -500,7 +500,8 @@ enum i40e_rx_desc_status_bits {
|
|
I40E_RX_DESC_STATUS_L2TAG1P_SHIFT = 2,
|
|
I40E_RX_DESC_STATUS_L2TAG1P_SHIFT = 2,
|
|
I40E_RX_DESC_STATUS_L3L4P_SHIFT = 3,
|
|
I40E_RX_DESC_STATUS_L3L4P_SHIFT = 3,
|
|
I40E_RX_DESC_STATUS_CRCP_SHIFT = 4,
|
|
I40E_RX_DESC_STATUS_CRCP_SHIFT = 4,
|
|
- I40E_RX_DESC_STATUS_TSYNINDX_SHIFT = 5, /* 3 BITS */
|
|
|
|
|
|
+ I40E_RX_DESC_STATUS_TSYNINDX_SHIFT = 5, /* 2 BITS */
|
|
|
|
+ I40E_RX_DESC_STATUS_TSYNVALID_SHIFT = 7,
|
|
I40E_RX_DESC_STATUS_PIF_SHIFT = 8,
|
|
I40E_RX_DESC_STATUS_PIF_SHIFT = 8,
|
|
I40E_RX_DESC_STATUS_UMBCAST_SHIFT = 9, /* 2 BITS */
|
|
I40E_RX_DESC_STATUS_UMBCAST_SHIFT = 9, /* 2 BITS */
|
|
I40E_RX_DESC_STATUS_FLM_SHIFT = 11,
|
|
I40E_RX_DESC_STATUS_FLM_SHIFT = 11,
|
|
@@ -509,9 +510,13 @@ enum i40e_rx_desc_status_bits {
|
|
};
|
|
};
|
|
|
|
|
|
#define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
|
|
#define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
|
|
-#define I40E_RXD_QW1_STATUS_TSYNINDX_MASK (0x7UL << \
|
|
|
|
|
|
+#define I40E_RXD_QW1_STATUS_TSYNINDX_MASK (0x3UL << \
|
|
I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT)
|
|
I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT)
|
|
|
|
|
|
|
|
+#define I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT I40E_RX_DESC_STATUS_TSYNVALID_SHIFT
|
|
|
|
+#define I40E_RXD_QW1_STATUS_TSYNVALID_MASK (0x1UL << \
|
|
|
|
+ I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT)
|
|
|
|
+
|
|
enum i40e_rx_desc_fltstat_values {
|
|
enum i40e_rx_desc_fltstat_values {
|
|
I40E_RX_DESC_FLTSTAT_NO_DATA = 0,
|
|
I40E_RX_DESC_FLTSTAT_NO_DATA = 0,
|
|
I40E_RX_DESC_FLTSTAT_RSV_FD_ID = 1, /* 16byte desc? FD_ID : RSV */
|
|
I40E_RX_DESC_FLTSTAT_RSV_FD_ID = 1, /* 16byte desc? FD_ID : RSV */
|