|
@@ -295,6 +295,15 @@ int sun4i_backend_update_layer_formats(struct sun4i_backend *backend,
|
|
|
DRM_DEBUG_DRIVER("Switching display backend interlaced mode %s\n",
|
|
|
interlaced ? "on" : "off");
|
|
|
|
|
|
+ val = SUN4I_BACKEND_ATTCTL_REG0_LAY_GLBALPHA(state->alpha >> 8);
|
|
|
+ if (state->alpha != DRM_BLEND_ALPHA_OPAQUE)
|
|
|
+ val |= SUN4I_BACKEND_ATTCTL_REG0_LAY_GLBALPHA_EN;
|
|
|
+ regmap_update_bits(backend->engine.regs,
|
|
|
+ SUN4I_BACKEND_ATTCTL_REG0(layer),
|
|
|
+ SUN4I_BACKEND_ATTCTL_REG0_LAY_GLBALPHA_MASK |
|
|
|
+ SUN4I_BACKEND_ATTCTL_REG0_LAY_GLBALPHA_EN,
|
|
|
+ val);
|
|
|
+
|
|
|
if (sun4i_backend_format_is_yuv(fb->format->format))
|
|
|
return sun4i_backend_update_yuv_format(backend, layer, plane);
|
|
|
|
|
@@ -490,7 +499,7 @@ static int sun4i_backend_atomic_check(struct sunxi_engine *engine,
|
|
|
DRM_DEBUG_DRIVER("Plane FB format is %s\n",
|
|
|
drm_get_format_name(fb->format->format,
|
|
|
&format_name));
|
|
|
- if (fb->format->has_alpha)
|
|
|
+ if (fb->format->has_alpha || (plane_state->alpha != DRM_BLEND_ALPHA_OPAQUE))
|
|
|
num_alpha_planes++;
|
|
|
|
|
|
if (sun4i_backend_format_is_yuv(fb->format->format)) {
|
|
@@ -548,7 +557,8 @@ static int sun4i_backend_atomic_check(struct sunxi_engine *engine,
|
|
|
}
|
|
|
|
|
|
/* We can't have an alpha plane at the lowest position */
|
|
|
- if (plane_states[0]->fb->format->has_alpha)
|
|
|
+ if (plane_states[0]->fb->format->has_alpha ||
|
|
|
+ (plane_states[0]->alpha != DRM_BLEND_ALPHA_OPAQUE))
|
|
|
return -EINVAL;
|
|
|
|
|
|
for (i = 1; i < num_planes; i++) {
|
|
@@ -560,7 +570,7 @@ static int sun4i_backend_atomic_check(struct sunxi_engine *engine,
|
|
|
* The only alpha position is the lowest plane of the
|
|
|
* second pipe.
|
|
|
*/
|
|
|
- if (fb->format->has_alpha)
|
|
|
+ if (fb->format->has_alpha || (p_state->alpha != DRM_BLEND_ALPHA_OPAQUE))
|
|
|
current_pipe++;
|
|
|
|
|
|
s_state->pipe = current_pipe;
|