|
@@ -413,12 +413,17 @@ static int dw_mipi_dsi_phy_init(struct dw_mipi_dsi *dsi)
|
|
|
|
|
|
dw_mipi_dsi_phy_write(dsi, 0x44, HSFREQRANGE_SEL(testdin));
|
|
|
|
|
|
- dw_mipi_dsi_phy_write(dsi, 0x19, PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
|
|
|
dw_mipi_dsi_phy_write(dsi, 0x17, INPUT_DIVIDER(dsi->input_div));
|
|
|
dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_LOW_SEL(dsi->feedback_div) |
|
|
|
LOW_PROGRAM_EN);
|
|
|
dw_mipi_dsi_phy_write(dsi, 0x18, LOOP_DIV_HIGH_SEL(dsi->feedback_div) |
|
|
|
HIGH_PROGRAM_EN);
|
|
|
+ dw_mipi_dsi_phy_write(dsi, 0x19, PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
|
|
|
+
|
|
|
+ dw_mipi_dsi_phy_write(dsi, 0x22, LOW_PROGRAM_EN |
|
|
|
+ BIASEXTR_SEL(BIASEXTR_127_7));
|
|
|
+ dw_mipi_dsi_phy_write(dsi, 0x22, HIGH_PROGRAM_EN |
|
|
|
+ BANDGAP_SEL(BANDGAP_96_10));
|
|
|
|
|
|
dw_mipi_dsi_phy_write(dsi, 0x20, POWER_CONTROL | INTERNAL_REG_CURRENT |
|
|
|
BIAS_BLOCK_ON | BANDGAP_ON);
|
|
@@ -429,10 +434,6 @@ static int dw_mipi_dsi_phy_init(struct dw_mipi_dsi *dsi)
|
|
|
SETRD_MAX | POWER_MANAGE |
|
|
|
TER_RESISTORS_ON);
|
|
|
|
|
|
- dw_mipi_dsi_phy_write(dsi, 0x22, LOW_PROGRAM_EN |
|
|
|
- BIASEXTR_SEL(BIASEXTR_127_7));
|
|
|
- dw_mipi_dsi_phy_write(dsi, 0x22, HIGH_PROGRAM_EN |
|
|
|
- BANDGAP_SEL(BANDGAP_96_10));
|
|
|
|
|
|
dw_mipi_dsi_phy_write(dsi, 0x70, TLP_PROGRAM_EN | 0xf);
|
|
|
dw_mipi_dsi_phy_write(dsi, 0x71, THS_PRE_PROGRAM_EN | 0x55);
|